



SBOS235E - MARCH 2002- REVISED MAY 2009

# 250MHz, Rail-to-Rail I/O, CMOS Operational Amplifier with Shutdown

### **FEATURES**

UNITY-GAIN BANDWIDTH: 250MHz
 WIDE BANDWIDTH: 100MHz GBW

HIGH SLEW RATE: 150V/μs

● LOW NOISE: 6.5nV/√Hz

• RAIL-TO-RAIL I/O

HIGH OUTPUT CURRENT: > 100mA

EXCELLENT VIDEO PERFORMANCE:
 Diff Gain: 0.02%, Diff Phase: 0.09°
 0.1dB Gain Flatness: 40MHz

LOW INPUT BIAS CURRENT: 3pA

QUIESCENT CURRENT: 4.9mA

THERMAL SHUTDOWN

• SUPPLY RANGE: 2.5V to 5.5V

SHUTDOWN I<sub>Q</sub> < 6μA</li>

■ MicroSIZE AND PowerPAD™ PACKAGES

### **APPLICATIONS**

- VIDEO PROCESSING
- ULTRASOUND
- OPTICAL NETWORKING, TUNABLE LASERS
- PHOTODIODE TRANSIMPEDANCE AMPS
- ACTIVE FILTERS
- HIGH-SPEED INTEGRATORS
- ANALOG-TO-DIGITAL (A/D) CONVERTER INPUT BUFFERS
- DIGITAL-TO-ANALOG (D/A) CONVERTER OUTPUT AMPLIFIERS
- BARCODE SCANNERS
- COMMUNICATIONS

# -V<sub>IN</sub> O-PA357 V<sub>OUT</sub> +V<sub>IN</sub> O-Enable

### DESCRIPTION

The OPA357 series of high-speed, voltage-feedback CMOS operational amplifiers are designed for video and other applications requiring wide bandwidth. They are unity-gain stable and can drive large output currents. Differential gain is 0.02% and differential phase is 0.09°. Quiescent current is only 4.9mA per channel.

The OPA357 series op amps are optimized for operation on single or dual supplies as low as  $2.5V~(\pm 1.25V)$  and up to  $5.5V~(\pm 2.75V)$ . Common-mode input range extends beyond the supplies. The output swing is within 100mV of the rails, supporting wide dynamic range.

For applications requiring the full 100mA continuous output current, the single SO-8 PowerPAD version is available.

The single version (OPA357), comes in the miniature SOT23-6 and SO-8 PowerPAD packages. The dual version (OPA2357) is offered in the MSOP-10 package.

The dual version features completely independent circuitry for lowest crosstalk and freedom from interaction. All are specified over the extended -40°C to +125°C temperature range.

### **OPAx357 RELATED PRODUCTS**

| FEATURES                                          | PRODUCT   |
|---------------------------------------------------|-----------|
| Non-Shutdown Version of OPA357 Family             | OPAx354   |
| 200MHz GBW, Rail-to-Rail Output, CMOS, Shutdown   | OPAx355   |
| 200MHz GBW, Rail-to-Rail Output, CMOS             | OPAx356   |
| 38MHz GBW, Rail-to-Rail Input/Output, CMOS        | OPAx350/3 |
| 75MHz BW G = 2, Rail-to-Rail Output               | OPAx631   |
| 150MHz BW G = 2, Rail-to-Rail Output              | OPAx634   |
| 100MHz BW, Differential Input/Output, 3.3V Supply | THS412x   |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.





### **ABSOLUTE MAXIMUM RATINGS(1)**

| Supply Voltage, V+ to V 7.5V                                     |
|------------------------------------------------------------------|
|                                                                  |
| Signal Input Terminals Voltage(2) (V–) – (0.5V) to (V+) + (0.5V) |
| Current <sup>(2)</sup> 10mA                                      |
| Enable Input (V–) – (0.5V) to (V+) + (0.5V)                      |
| Output Short-Circuit <sup>(3)</sup> Continuous                   |
| Operating Temperature55°C to +150°C                              |
| Storage Temperature65°C to +150°C                                |
| Junction Temperature                                             |

- (1) Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported.
- (2) Input terminals are diode-clamped to the power-supply rails. Input signals that can swing more than 0.5V beyond the supply rails should be current limited to 10mA or less.
- (3) Short-circuit to ground, one amplifier per package.

## ELECTROSTATIC DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### PACKAGE/ORDERING INFORMATION(1)

| PRODUCT | PACKAGE-LEAD  | PACKAGE<br>DESIGNATOR | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER             | TRANSPORT<br>MEDIA, QUANTITY              |
|---------|---------------|-----------------------|-----------------------------------|--------------------|--------------------------------|-------------------------------------------|
| OPA357  | SO-8 PowerPAD | DDA<br>"              | –40°C to +125°C<br>″              | OPA357A<br>"       | OPA357AIDDA<br>OPA357AIDDAR    | Rails, 97<br>Tape and Reel, 2500          |
| OPA357  | SOT23-6       | DBV<br>"              | –40°C to +125°C<br>″              | OADI<br>"          | OPA357AIDBVT<br>OPA357AIDBVR   | Tape and Reel, 250<br>Tape and Reel, 3000 |
| OPA2357 | MSOP-10       | DGS<br>"              | -40°C to +125°C                   | BBG<br>"           | OPA2357AIDGST<br>OPA2357AIDGSR | Tape and Reel, 250<br>Tape and Reel, 2500 |

<sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum located at the end of this document, or see the TI website at www.ti.com.

#### PIN CONFIGURATION





### ELECTRICAL CHARACTERISTICS: $V_S = +2.7V$ to +5.5V Single-Supply

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ .

At TA = +25°C, RF =  $0\Omega$  , RL = 1k $\Omega$ , and connected to Vg/2, unless otherwise noted.

|                                       |                      |                                                                               |              | OPA357A<br>OPA2357A   |               |                |
|---------------------------------------|----------------------|-------------------------------------------------------------------------------|--------------|-----------------------|---------------|----------------|
| PARAMETER                             |                      | CONDITIONS                                                                    | MIN          | TYP                   | MAX           | UNITS          |
| OFFSET VOLTAGE                        |                      |                                                                               |              |                       |               |                |
| Input Offset Voltage                  | Vos                  | V <sub>S</sub> = +5V                                                          |              | ±2                    | ±8            | mV             |
|                                       |                      | Specified Temperature Range                                                   |              |                       | ±10           | mV             |
| vs Temperature                        | dV <sub>OS</sub> /dT | Specified Temperature Range                                                   |              | ±4                    |               | μ <b>V/</b> °C |
| vs Power Supply                       | PSRR                 | $V_S = +2.7V$ to $+5.5V$ , $V_{CM} = (V_S/2) - 0.55V$                         |              | ±200                  | ±800          | μV/V           |
|                                       |                      | Specified Temperature Range                                                   |              |                       | ±900          | μ <b>V/V</b>   |
| INPUT BIAS CURRENT                    |                      |                                                                               |              |                       |               |                |
| Input Bias Current                    | $I_{B}$              |                                                                               |              | 3                     | ±50           | pА             |
| Input Offset Current                  | los                  |                                                                               |              | ±1                    | ±50           | pA             |
| NOISE                                 |                      |                                                                               |              |                       |               |                |
| Input Voltage Noise Density           | en                   | f = 1MHz                                                                      |              | 6.5                   |               | nV/√Hz         |
| Current Noise Density                 | in                   | f = 1MHz                                                                      |              | 50                    |               | fA/√Hz         |
| INPUT VOLTAGE RANGE                   |                      |                                                                               |              |                       |               |                |
| Common-Mode Voltage Range             | VCM                  |                                                                               | (V-) - (0.1) |                       | (V+) + (0.1V) | V              |
| Common-Mode Rejection Ratio           | CMRR                 | $V_S = +5.5V, -0.1V < V_{CM} < +3.5V$                                         | 66           | 80                    |               | dB             |
|                                       |                      | Specified Temperature Range                                                   | 64           |                       |               | dB             |
|                                       |                      | $V_S = +5.5V, -0.1V < V_{CM} < +5.6V$                                         | 56           | 68                    |               | dB             |
|                                       |                      | Specified Temperature Range                                                   | 55           |                       |               | dB             |
| INPUT IMPEDANCE                       |                      |                                                                               |              |                       |               |                |
| Differential                          |                      |                                                                               |              | 10 <sup>13</sup>    2 |               | Ω    pF        |
| Common-Mode                           |                      |                                                                               |              | 10 <sup>13</sup>    2 |               | Ω    pF        |
| OPEN-LOOP GAIN                        | AOL                  | V <sub>S</sub> = +5V, +0.3V < V <sub>O</sub> < +4.7V                          | 94           | 110                   |               | dB             |
| Specified Temperature Range           |                      | $V_S = +5V, +0.4V < V_O < +4.6V$                                              | 90           |                       |               | dB             |
| FREQUENCY RESPONSE                    |                      |                                                                               |              |                       |               |                |
| Small-Signal Bandwidth                | f_3dB                | $G = +1, V_O = 100 \text{mV}_{PP}, R_F = 25 \Omega$                           |              | 250                   |               | MHz            |
|                                       | f_3dB                | $G = +2, V_O = 100 \text{mV}_{PP}$                                            |              | 90                    |               | MHz            |
| Gain-Bandwidth Product                | GBW                  | G = +10                                                                       |              | 100                   |               | MHz            |
| Bandwidth for 0.1dB Gain Flatness     | f <sub>0.1dB</sub>   | $G = +2, V_O = 100 \text{mVpp}$                                               |              | 40                    |               | MHz            |
| Slew Rate                             | SR                   | V <sub>S</sub> = +5V, G = +1, 4V Step                                         |              | 150                   |               | V/μs           |
|                                       |                      | V <sub>S</sub> = +5V, G = +1, 2V Step                                         |              | 130                   |               | V/μs           |
|                                       |                      | $V_S = +3V, G = +1, 2V Step$                                                  |              | 110                   |               | V/μs           |
| Rise-and-Fall Time                    |                      | $G = +1, V_O = 200 \text{mV}_{PP}, 10\% \text{ to } 90\%$                     |              | 2                     |               | ns             |
|                                       |                      | $G = 1$ , $V_O = 2V_{PP}$ , 10% to 90%                                        |              | 11                    |               | ns             |
| Settling Time, 0.1%                   |                      | $V_S = +5V$ , $G = +1$ , 2V Output Step                                       |              | 30                    |               | ns             |
| 0.01%                                 |                      |                                                                               |              | 60                    |               | ns             |
| Overload Recovery Time                |                      | V <sub>IN</sub> • Gain = V <sub>S</sub>                                       |              | 5                     |               | ns             |
| Harmonic Distortion                   |                      |                                                                               |              |                       |               |                |
| 2nd-Harmonic                          |                      | $G = +1$ , $f = 1MHz$ , $V_O = 2V_{PP}$ , $R_L = 200\Omega$ , $V_{CM} = 1.5V$ |              | -75                   |               | dBc            |
| 3rd-Harmonic                          |                      | $G = +1, f = 1MHz, V_O = 2V_{PP}, R_L = 200\Omega, V_{CM} = 1.5V$             |              | -83                   |               | dBc            |
| Differential Gain Error               |                      | NTSC, $R_L = 150\Omega$                                                       |              | 0.02                  |               | %              |
| Differential Phase Error              |                      | NTSC, $R_L = 150\Omega$                                                       |              | 0.09                  |               | degrees        |
| Channel-to-Channel Crosstalk, OPA2357 |                      | f = 5MHz                                                                      |              | -100                  |               | dB             |
| ОUТРUТ                                |                      |                                                                               |              |                       |               |                |
| Voltage Output Swing from Rail        |                      | $V_S = +5V, R_L = 1k\Omega, A_{OL} > 94dB$                                    |              | 0.1                   | 0.3           | V              |
| Specified Temperature Range           |                      | $V_S = +5V, R_L = 1k\Omega, A_{OL} > 90dB$                                    |              |                       | 0.4           | V              |
| Output Current(1)(2), Single, Dual    | lo                   | V <sub>S</sub> = +5V                                                          | 100          |                       |               | mA             |
|                                       |                      | V <sub>S</sub> = +3V                                                          |              | 50                    |               | mA             |
| Closed-Loop Output Impedance          |                      | f < 100kHz                                                                    |              | 0.05                  |               | Ω              |
| Open-Loop Output Resistance           | $R_{O}$              |                                                                               |              | 35                    |               | Ω              |

<sup>(1)</sup> See typical characteristics *Output Voltage Swing vs Output Current*.(2) Specified by design.



### ELECTRICAL CHARACTERISTICS: $V_S = +2.7V$ to +5.5V Single-Supply (continued)

**Boldface** limits apply over the specified temperature range,  $T_A = -40^{\circ}C$  to  $+125^{\circ}C$ .

At  $T_A$  = +25°C,  $R_F$  = 0 $\Omega$  ,  $R_L$  = 1k $\Omega$ , and connected to Vg/2, unless otherwise noted.

| PARAMETER                         |                   | CONDITIONS                           | MIN | TYP        | MAX  | UNITS |
|-----------------------------------|-------------------|--------------------------------------|-----|------------|------|-------|
| POWER SUPPLY                      |                   |                                      |     |            |      |       |
| Specified Voltage Range           | VS                |                                      | 2.7 |            | 5.5  | V     |
| Operating Voltage Range           |                   |                                      |     | 2.5 to 5.5 |      | V     |
| Quiescent Current (per amplifier) | IQ                | $V_S = +5V$ , Enabled, $I_O = 0$     |     | 4.9        | 6    | mA    |
|                                   |                   | Specified Temperature Range          |     |            | 7.5  | mA    |
| ENABLE/SHUTDOWN FUNCTION          |                   |                                      |     |            |      |       |
| Disabled (logic-LOW Threshold)    |                   |                                      |     |            | 8.0  | V     |
| Enabled (logic-HIGH Threshold)    |                   |                                      | 2   |            |      | V     |
| Logic Input Current               |                   | Logic LOW                            |     | 200        |      | nA    |
| Turn-On Time                      |                   |                                      |     | 100        |      | ns    |
| Turn-Off Time                     |                   |                                      |     | 30         |      | ns    |
| Off Isolation                     |                   | $G = +1$ , $5MHz$ , $R_L = 10\Omega$ |     | 74         |      | dB    |
| Quiescent Current (per amplifier) |                   |                                      |     | 3.4        | 6    | μΑ    |
| THERMAL SHUTDOWN                  |                   |                                      |     |            |      |       |
| Junction Temperature              | TJ                |                                      |     |            |      |       |
| Shutdown                          |                   |                                      |     | +160       |      | °C    |
| Reset from Shutdown               |                   |                                      |     | +140       |      | °C    |
| TEMPERATURE RANGE                 |                   |                                      |     |            |      |       |
| Specified Range                   |                   |                                      | -40 |            | +125 | °C    |
| Operating Range                   |                   |                                      | -55 |            | +150 | °C    |
| Storage Range                     |                   |                                      | -65 |            | +150 | °C    |
| Thermal Resistance                | $\theta_{\sf JA}$ |                                      |     |            |      | °C/W  |
| SOT23-6                           |                   |                                      |     | 150        |      | °C/W  |
| SO-8 PowerPAD                     |                   |                                      |     | 65         |      | °C/W  |
| MSOP-10                           |                   |                                      |     | 150        |      | °C/W  |

See typical characteristics Output Voltage Swing vs Output Current.
 Specified by design.



### TYPICAL CHARACTERISTICS

At  $T_A = +25^{\circ}C$ ,  $V_S = 5V$ , G = +1,  $R_F = 0\Omega$ ,  $R_L = 1k\Omega$ , and connected to  $V_S/2$ , unless otherwise noted.





At  $T_A = +25$ °C,  $V_S = 5V$ , G = +1,  $R_F = 0\Omega$ ,  $R_L = 1k\Omega$ , and connected to  $V_S/2$ , unless otherwise noted.















At  $T_A = +25$ °C,  $V_S = 5$ V, G = +1,  $R_F = 0$ Ω,  $R_L = 1$ kΩ, and connected to  $V_S/2$ , unless otherwise noted.















At  $T_A = +25^{\circ}C$ ,  $V_S = 5V$ , G = +1,  $R_F = 0\Omega$ ,  $R_L = 1k\Omega$ , and connected to  $V_S/2$ , unless otherwise noted.















At  $T_A = +25$ °C,  $V_S = 5V$ , G = +1,  $R_F = 0\Omega$ ,  $R_L = 1k\Omega$ , and connected to  $V_S/2$ , unless otherwise noted.















At  $T_A = +25^{\circ}C$ ,  $V_S = 5V$ , G = +1,  $R_F = 0\Omega$ ,  $R_L = 1k\Omega$ , and connected to  $V_S/2$ , unless otherwise noted.







### APPLICATIONS INFORMATION

The OPA357 is a CMOS, rail-to-rail I/O, high-speed, voltage-feedback operational amplifier designed for video, high-speed, and other applications. It is available as a single or dual op amp.

The amplifier features a 100MHz gain bandwidth, and  $150V/\mu s$  slew rate, but it is unity-gain stable and can be operated as a +1V/V voltage follower.

### **OPERATING VOLTAGE**

The OPA357 is specified over a power-supply range of  $\pm 2.7V$  to  $\pm 5.5V$  ( $\pm 1.35V$  to  $\pm 2.75V$ ). However, the supply voltage may range from  $\pm 2.5V$  to  $\pm 5.5V$  ( $\pm 1.25V$  to  $\pm 2.75V$ ). Supply voltages higher than 7.5V (absolute maximum) can permanently damage the amplifier.

Parameters that vary over supply voltage or temperature are shown in the Typical Characteristics section of this data sheet.

#### **ENABLE FUNCTION**

The OPA357's Enable function is implemented using a Schmitt trigger. The amplifier is enabled by applying a TTL HIGH voltage level (referenced to V–) to the Enable pin. Conversely, a TTL LOW voltage level (referenced to V–) will disable the amplifier, reducing its supply current from 4.9mA to only  $3.4\mu A$  per amplifier. Independent Enable pins are available for each channel (dual version), providing maximum design flexibility. For portable battery-operated applications, this feature can be used to greatly reduce the average current and thereby extend battery life.

The Enable input can be modeled as a CMOS input gate with a  $100k\Omega$  pull-up resistor to V+. This pin should be connected to a valid high or low voltage or driven, not left open circuit.

The enable time is 100ns and the disable time is only 30ns. This allows the OPA357 to be operated as a *gated* amplifier, or to have its output multiplexed onto a common output bus. When disabled, the output assumes a high-impedance state.

#### RAIL-TO-RAIL INPUT

The specified input common-mode voltage range of the OPA357 extends 100mV beyond the supply rails. This is achieved with a complementary input stage—an N-channel input differential pair in parallel with a P-channel differential pair, as shown in Figure 1. The N-channel pair is active for input voltages close to the positive rail, typically (V+) – 1.2V to 100mV above the positive supply, while the P-channel pair is on for inputs from 100mV below the negative supply to approximately (V+) – 1.2V. There is a small transition region, typically (V+) – 1.5V to (V+) – 0.9V, in which both pairs are on. This 600mV transition region can vary  $\pm 500$ mV with process variation. Thus, the transition region (both input stages on) can range from (V+) – 2.0V to (V+) – 1.5V on the low end, up to (V+) – 0.9V to (V+) – 0.4V on the high end.

A double-folded cascode adds the signal from the two input pairs and presents a differential signal to the class AB output stage.



Figure 1. Simplified Schematic



#### **RAIL-TO-RAIL OUTPUT**

A class AB output stage with common-source transistors is used to achieve rail-to-rail output. For high-impedance loads (>  $200\Omega$ ), the output voltage swing is typically 100mV from the supply rails. With  $10\Omega$  loads, a useful output swing can be achieved while maintaining high open-loop gain. See the typical characteristic curve *Output Voltage Swing vs Output Current*.

#### **OUTPUT DRIVE**

The OPA357's output stage can supply a continuous output current of  $\pm 100$ mA and still provide approximately 2.7V of output swing on a 5V supply, as shown in Figure 2. For maximum reliability, it is not recommended to run a continuous DC current in excess of  $\pm 100$ mA. Refer to the typical characteristic curve *Output Voltage Swing vs Output Current*. For supplying continuous output currents greater than  $\pm 100$ mA, the OPA357 may be operated in parallel as shown in Figure 3.

The OPA357 will provide peak currents up to 200mA, which corresponds to the typical short-circuit current. Therefore, an on-chip thermal shutdown circuit is provided to protect the OPA357 from dangerously high junction temperatures. At 160°C, the protection circuit will shut down the amplifier. Normal operation will resume when the junction temperature cools to below 140°C.



Figure 2. Laser Diode Driver



Figure 3. Parallel Operation

### **VIDEO**

The OPA357 output stage is capable of driving standard back-terminated 75 $\Omega$  video cables, as shown in Figure 4. By back-terminating a transmission line, it does not exhibit a capacitive load to its driver. A properly back-terminated 75 $\Omega$  cable does not appear as capacitance; it presents only a 150 $\Omega$  resistive load to the OPA357 output.



Figure 4. Single-Supply Video Line Driver



The OPA357 can be used as an amplifier for RGB graphic signals, which have a voltage of zero at the video black level, by offsetting and AC-coupling the signal. See Figure 5.



Figure 5. RGB Cable Driver



### WIDEBAND VIDEO MULTIPLEXING

One common application for video speed amplifiers which include an enable pin is to wire multiple amplifier outputs together, then select which one of several possible video

inputs to source onto a single line. This simple *Wired-OR Video Multiplexer* can be easily implemented using the OPA357; see Figure 6.



Figure 6. Multiplexed Output



### DRIVING ANALOG-TO-DIGITAL CONVERTERS

The OPA357 series op amps offer 60ns of settling time to 0.01%, making them a good choice for driving high- and medium-speed sampling A/D converters and reference circuits. The OPA357 series provide an effective means of buffering the A/D converter's input capacitance and resulting charge injection while providing signal gain.

See Figure 7 for the OPA357 driving an A/D converter. With the OPA357 in an inverting configuration, a capacitor across the feedback resistor can be used to filter high-frequency noise in the signal; see Figure 7.

#### CAPACITIVE LOAD AND STABILITY

The OPA357 series op amps can drive a wide range of capacitive loads. However, all op amps under certain conditions may become unstable. Op amp configuration, gain, and load value are just a few of the factors to consider when determining stability. An op amp in unity-gain configuration is most susceptible to the effects of capacitive loading. The capacitive load reacts with the op amp's output resistance, along with any additional load

resistance, to create a pole in the small-signal response that degrades the phase margin. Refer to the typical characteristic curve *Frequency Response for Various C<sub>L</sub>* for details.

The OPA357's topology enhances its ability to drive capacitive loads. In unity gain, these op amps perform well with large capacitive loads. Refer to the typical characteristic curves  $Recommended\ R_S$  vs  $Capacitive\ Load$  and  $Frequency\ Response\ vs\ Capacitive\ Load$  for details.

One method of improving capacitive load drive in the unity-gain configuration is to insert a  $10\Omega$  to  $20\Omega$  resistor in series with the output, as shown in Figure 8. This significantly reduces ringing with large capacitive loads—see the typical characteristic curve *Frequency Response vs Capacitive Load.* However, if there is a resistive load in parallel with the capacitive load,  $R_{\rm S}$  creates a voltage divider. This introduces a DC error at the output and slightly reduces output swing. This error may be insignificant. For instance, with  $R_{\rm L}=10{\rm k}\Omega$  and  $R_{\rm S}=20\Omega$ , there is only about a 0.2% error at the output.



Figure 7. The OPA357 in Inverting Configuration Driving an A/D Converter



Figure 8. Series Resistor in Unity-Gain Configuration Improves Capacitive Load Drive



#### WIDEBAND TRANSIMPEDANCE AMPLIFIER

Wide bandwidth, low input bias current, and low input voltage and current noise make the OPA357 an ideal wideband photodiode transimpedance amplifier for low-voltage single-supply applications. Low-voltage noise is important because photodiode capacitance causes the effective noise gain of the circuit to increase at high frequency.

The key elements to a transimpedance design, as shown in Figure 9, are the expected diode capacitance (including the parasitic input common-mode and differential-mode input capacitance (2 + 2)pF for the OPA357), the desired transimpedance gain (R<sub>F</sub>), and the Gain Bandwidth Product (GBP) for the OPA357 (100MHz). With these 3 variables set, the feedback capacitor value (C<sub>F</sub>) may be set to control the frequency response.



Figure 9. Transimpedance Amplifier

To achieve a maximally flat 2nd-order Butterworth frequency response, the feedback pole should be set to:

$$\frac{1}{2\pi R_F C_F} = \sqrt{\frac{GBP}{4\pi R_F C_D}} \tag{1}$$

Typical surface-mount resistors have a parasitic capacitance of around 0.2pF that must be deducted from the calculated feedback capacitance value.

Bandwidth is calculated by:

$$f_{-3dB} = \sqrt{\frac{GBP}{2\pi R_F C_D}} Hz$$
 (2)

For even higher transimpedance bandwidth, the high-speed CMOS OPA355 (200MHz GBW) or the OPA655 (400MHz GBW) may be used.

#### **PCB LAYOUT**

Good high-frequency printed circuit board (PCB) layout techniques should be employed for the OPA357. Generous use of ground planes, short and direct signal traces, and a suitable bypass capacitor located at the V+pin will assure clean, stable operation. Large areas of copper also provides a means of dissipating heat that is generated in normal operation.

Sockets are definitely not recommended for use with any high-speed amplifier.

A 10nF ceramic bypass capacitor is the minimum recommended value; adding a  $1\mu F$  or larger tantalum capacitor in parallel can be beneficial when driving a low-resistance load. Providing adequate bypass capacitance is essential to achieving very low harmonic and intermodulation distortion.

### **POWER DISSIPATION**

Besides the regular SOT23-6 and MSOP-10, the single and dual versions of the OPA357 also come in an SO-8 PowerPAD. The SO-8 PowerPAD is a standard-size SO-8 package where the exposed leadframe on the bottom of the package is soldered directly to the PCB to create an extremely low thermal resistance. This will enhance the OPA357's power dissipation capability significantly and eliminates the use of bulky heatsinks and slugs traditionally used in thermal packages. This package can be easily mounted using standard PCB assembly techniques. NOTE: Since the SO-8 PowerPAD is pin-compatible with standard SO-8 packages, the OPA357 can directly replace operational amplifiers in existing sockets. Soldering the PowerPAD to the PCB is always recommended, even with applications that have low power dissipation. This provides the necessary thermal and mechanical connection between the leadframe die pad and the PCB.

For resistive loads, the maximum power dissipation occurs at a DC output voltage of one-half the power-supply voltage. Dissipation with AC signals is lower. Application Bulletin AB-039 (SBOA022), *Power Amplifier Stress and Power Handling Limitations*, explains how to calculate or measure power dissipation with unusual signals and loads, and can be found at www.ti.com.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heat sink. For reliable operation, junction temperature should be limited to 150°C, maximum. To estimate the margin of safety in a complete design, increase the ambient temperature until the thermal protection is triggered at 160°C. The thermal protection should trigger more than 35°C above the maximum expected ambient condition of your application.



### POWERPAD THERMALLY ENHANCED PACKAGE

The OPA357 uses the SO-8 PowerPAD package, a thermally enhanced, standard size IC package designed to eliminate the use of bulky heatsinks and slugs traditionally used in thermal packages. This package can be easily mounted using standard PCB assembly techniques.

The PowerPAD package is designed so that the leadframe die pad (or thermal pad) is exposed on the bottom of the IC, as shown in Figure 10. This provides an extremely low thermal resistance ( $\theta_{\rm JC}$ ) path between the die and the exterior of the package. The thermal pad on the bottom of the IC is then soldered directly to the PCB, using the PCB as a heatsink. In addition, plated-through holes (vias) provide a low thermal resistance heat flow path to the back side of the PCB.



Figure 10. Section View of a PowerPAD Package

### PowerPAD ASSEMBLY PROCESS

- 1. The PowerPAD must be connected to the device's most negative supply voltage, which will be ground in single-supply applications, and V- in split-supply applications.
- 2. Prepare the PCB with a top-side etch pattern, as shown in Figure 11. The exact land design may vary based on the specific assembly process requirements. There should be etch for the leads as well as etch for the thermal land.



Figure 11. 8-Pin PowerPAD PCB Etch and Via Pattern

- 3. Place the recommended number of plated-through holes (or thermal vias) in the area of the thermal pad. These holes should be 13 mils in diameter. They are kept small so that solder wicking through the holes is not a problem during reflow. The minimum recommended number of holes for the SO-8 PowerPAD package is 5, as shown in Figure 11.
- 4. It is recommended, but not required, to place a small number of additional holes under the package and outside the thermal pad area. These holes provide additional heat paths between the copper thermal land and the ground plane. They may be larger because they are not in the area to be soldered, so wicking is not a problem. This is illustrated in Figure 11.



- 5. Connect all holes, including those within the thermal pad area and outside the pad area, to the internal ground plane or other internal copper plane for single-supply applications, and to V– for split-supply applications.
- 6. When laying out these holes, do not use the typical web or spoke via connection methodology, as shown in Figure 12. Web connections have a high thermal resistance connection that is useful for slowing the heat transfer during soldering operations. This makes soldering the vias that have ground plane connections easier. However, in this application, low thermal resistance is desired for the most efficient heat transfer. Therefore, the holes under the PowerPAD package should make their connection to the internal ground plane with a complete connection around the entire circumference of the plated-through hole.



Figure 12. Via Connection

- 7. The top-side solder mask should leave the pad connections and the thermal pad area exposed. The thermal pad area should leave the 13 mil holes exposed. The larger holes outside the thermal pad area may be covered with solder mask.
- 8. Apply solder paste to the exposed thermal pad area and all of the package terminals.
- 9. With these preparatory steps in place, the PowerPAD IC is simply placed in position and run through the solder reflow operation as any standard surface-mount component. This results in a part that is properly installed.

For detailed information on the PowerPAD package including thermal modeling considerations and repair procedures, please see Technical Brief SLMA002, PowerPAD Thermally Enhanced Package, located at www.ti.com.





5-Mar-2017

#### **PACKAGING INFORMATION**

| Orderable Device | Status  | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|---------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------|
| OPA2357AIDGSR    | ACTIVE  | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | BBG                  | Samples |
| OPA2357AIDGSRG4  | ACTIVE  | VSSOP        | DGS                | 10   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | BBG                  | Samples |
| OPA2357AIDGST    | ACTIVE  | VSSOP        | DGS                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | BBG                  | Samples |
| OPA2357AIDGSTG4  | ACTIVE  | VSSOP        | DGS                | 10   | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | BBG                  | Samples |
| OPA357AIDBVR     | ACTIVE  | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | OADI                 | Samples |
| OPA357AIDBVRG4   | ACTIVE  | SOT-23       | DBV                | 6    | 3000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | OADI                 | Samples |
| OPA357AIDBVT     | ACTIVE  | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | OADI                 | Samples |
| OPA357AIDBVTG4   | ACTIVE  | SOT-23       | DBV                | 6    | 250            | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | OADI                 | Samples |
| OPA357AIDDA      | OBSOLET | ESO PowerPAD | DDA                | 8    |                | TBD                        | Call TI          | Call TI             | -40 to 125   | OPA<br>357A          |         |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.



### PACKAGE OPTION ADDENDUM

5-Mar-2017

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

PACKAGE MATERIALS INFORMATION

www.ti.com 3-Aug-2017

### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device Device | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| OPA2357AIDGSR | VSSOP           | DGS                | 10 | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA2357AIDGST | VSSOP           | DGS                | 10 | 250  | 180.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| OPA357AIDBVT  | SOT-23          | DBV                | 6  | 250  | 179.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |

www.ti.com 3-Aug-2017



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| OPA2357AIDGSR | VSSOP        | DGS             | 10   | 2500 | 367.0       | 367.0      | 35.0        |
| OPA2357AIDGST | VSSOP        | DGS             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| OPA357AIDBVT  | SOT-23       | DBV             | 6    | 250  | 195.0       | 200.0      | 45.0        |

### DBV (R-PDSO-G6)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation.
- Falls within JEDEC MO-178 Variation AB, except minimum lead width.



### DBV (R-PDSO-G6)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



### DDA (R-PDSO-G8)

### PowerPAD ™ PLASTIC SMALL-OUTLINE



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0,15.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>.
- E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions.
- F. This package complies to JEDEC MS-012 variation BA

PowerPAD is a trademark of Texas Instruments.



### DGS (S-PDSO-G10)

### PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-187 variation BA.



### DGS (S-PDSO-G10)

### PLASTIC SMALL OUTLINE PACKAGE



### NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.