

SLAS800-MARCH 2013

# MIXED SIGNAL MICROCONTROLLER

Check for Samples: MSP430G2955, MSP430G2855, MSP430G2755

## FEATURES

- Low Supply-Voltage Range: 1.8 V to 3.6 V
- Ultra-Low Power Consumption
  - Active Mode: 250 µA at 1 MHz, 2.2 V
  - Standby Mode: 0.7 μA
  - Off Mode (RAM Retention): 0.1 μA
- Five Power-Saving Modes
- Ultra-Fast Wake-Up From Standby Mode in Less Than 1 μs
- 16-Bit RISC Architecture, 62.5-ns Instruction Cycle Time
- Basic Clock Module Configurations
  - Internal Frequencies up to 16 MHz With Four Calibrated Frequency
  - Internal Very-Low-Power Low-Frequency (LF) Oscillator
  - 32-kHz Crystal
  - High-Frequency (HF) Crystal up to 16 MHz
  - External Digital Clock Source
  - External Resistor
- Two 16-Bit Timer\_A With Three Capture/Compare Registers
- One 16-Bit Timer\_B With Three
   Capture/Compare Registers
- Up to 32 Touch-Sense-Enabled I/O Pins

- Universal Serial Communication Interface (USCI)
  - Enhanced UART Supporting Auto Baudrate Detection (LIN)
  - IrDA Encoder and Decoder
  - Synchronous SPI
  - I<sup>2</sup>C<sup>™</sup>
- On-Chip Comparator for Analog Signal Compare Function or Slope Analog-to-Digital (A/D) Conversion
- 10-Bit 200-ksps Analog-to-Digital (A/D) Converter With Internal Reference, Sampleand-Hold, and Autoscan
- Brownout Detector
- Serial Onboard Programming, No External Programming Voltage Needed, Programmable Code Protection by Security Fuse
- Bootstrap Loader
- On-Chip Emulation Logic
- Family Members are Summarized in Table 1
- Package Options
  - TSSOP: 38 Pin (DA)
  - QFN: 40 Pin (RHA)
- For Complete Module Descriptions, See the MSP430x2xx Family User's Guide (SLAU144)

## DESCRIPTION

The Texas Instruments MSP430 family of ultra-low-power microcontrollers consists of several devices featuring different sets of peripherals targeted for various applications. The architecture, combined with five low-power modes, is optimized to achieve extended battery life in portable measurement applications. The device features a powerful 16-bit RISC CPU, 16-bit registers, and constant generators that contribute to maximum code efficiency. The digitally controlled oscillator (DCO) allows wake-up from low-power modes to active mode in less than 1 µs.

The MSP430G2x55 series are ultra-low-power mixed signal microcontrollers with built-in 16-bit timers, up to 32 I/O touch-sense-enabled pins, a versatile analog comparator, and built-in communication capability using the universal serial communication interface. For configuration details, see Table 1.

Typical applications include low-cost sensor systems that capture analog signals, convert them to digital values, and then process the data for display or for transmission to a host system.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



## Table 1. Available Options<sup>(1)(2)</sup>

| Device            | BSL | EEM | Flash<br>(KB) | RAM<br>(B) | Timer_A<br>Timer_B | COMP_A+<br>Channels | ADC10<br>Channels | USCI_A0<br>USCI_B0 | Clock       | I/O | Package<br>Type |
|-------------------|-----|-----|---------------|------------|--------------------|---------------------|-------------------|--------------------|-------------|-----|-----------------|
| MSP430G2955IDA38  |     | -   |               |            | 2x TA3             | _                   |                   |                    | HF, LF,     | 32  | 38-TSSOP        |
| MSP430G2955IRHA40 | 1   | 1   | 56            | 4096       | 1x TB3             | 8                   | 12                | 1                  | DCO,<br>VLO | 32  | 40-QFN          |
| MSP430G2855IDA38  |     | _   |               |            | 2x TA3             |                     |                   |                    | HF, LF,     | 32  | 38-TSSOP        |
| MSP430G2855IRHA40 | 1   | 1   | 48            | 4096       | 4096 1x TB3        | 8                   | 12                | 1                  | DCO,<br>VLO | 32  | 40-QFN          |
| MSP430G2755IDA38  |     | -   |               |            | 2x TA3             | _                   |                   |                    | HF, LF,     | 32  | 38-TSSOP        |
| MSP430G2755IRHA40 | 1   | 1   | 32            | 4096       | 1x TB3             | 8                   | 12                | 1                  | DCO,<br>VLO | 32  | 40-QFN          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

## Device Pinout, 38-Pin TSSOP (DA Package)



2



## Device Pinout, 40-Pin QFN (RHA Package)





### Table 2. Terminal Functions

| TERMINAL           |    |       |     |                                                                       |  |  |
|--------------------|----|-------|-----|-----------------------------------------------------------------------|--|--|
| NAME               |    | NO.   |     | DESCRIPTION                                                           |  |  |
| NAME               | DA | RHA   |     |                                                                       |  |  |
| P1.0/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| TACLK/             | 31 | 29    | I/O | Timer_A, clock signal TACLK input                                     |  |  |
| ADC10CLK           |    |       |     | ADC10, conversion clock                                               |  |  |
| P1.1/              | 32 | 30    | I/O | General-purpose digital I/O pin                                       |  |  |
| TA0.0              |    |       |     | Timer_A, capture: CCI0A input, compare: OUT0 output or BSL transmit   |  |  |
| P1.2/              | 33 | 31    | I/O | General-purpose digital I/O pin                                       |  |  |
| TA0.1              |    |       |     | Timer_A, capture: CCI1A input, compare: OUT1 output                   |  |  |
| P1.3/              | 34 | 32    | I/O | General-purpose digital I/O pin                                       |  |  |
| TA0.2              |    |       |     | Timer_A, capture: CCI2A input, compare: OUT2 output                   |  |  |
| P1.4/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| SMCLK/             | 35 | 33    | I/O | SMCLK signal output                                                   |  |  |
| TCK                |    |       |     | JTAG test clock, input terminal for device programming and test       |  |  |
| P1.5/              | 26 | 34    | 1/0 | General-purpose digital I/O pin                                       |  |  |
| TA0.0/<br>TMS      | 36 | - 34  | I/O | Timer_A, compare: OUT0 output                                         |  |  |
| P1.6/              |    |       |     | JTAG test mode select, input terminal for device programming and test |  |  |
| TA0.1/             |    |       |     | General-purpose digital I/O pin /<br>Timer_A, compare: OUT1 output    |  |  |
| TDI/               | 37 | 35    | I/O | JTAG test data input terminal during programming and test             |  |  |
| TCLK               |    |       |     | JTAG test clock input terminal during programming and test            |  |  |
| P1.7/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| TA0.2/             |    |       | I/O | Timer_A, compare: OUT2 output                                         |  |  |
| TDO/               | 38 | 36    |     | JTAG test data output terminal during programming and test            |  |  |
| TDI <sup>(1)</sup> |    |       |     | JTAG test data input terminal during programming and test             |  |  |
| P2.0/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| TA1CLK/            |    | _     |     | Timer1_A3.TACLK                                                       |  |  |
| ACLK/              | 8  | 6     | I/O | ACLK output                                                           |  |  |
| A0                 |    |       |     | ADC10, analog input A0                                                |  |  |
| P2.1/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| TAINCLK/           | 0  | 7     | 1/0 | Timer_A, clock signal at INCLK                                        |  |  |
| SMCLK/             | 9  | 7     | I/O | SMCLK signal output                                                   |  |  |
| A1                 |    |       |     | ADC10, analog input A1                                                |  |  |
| P2.2/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| TA0.0/             | 10 | 8     | I/O | Timer_A, capture: CCI0B input or BSL receive, compare: OUT0 output    |  |  |
| A2                 |    |       |     | ADC10, analog input A2                                                |  |  |
| P2.3/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| TA0.1/             |    |       | I/O | Timer_A, capture CCI1B input, compare: OUT1 output                    |  |  |
| A3/                | 29 | 29 27 |     | ADC10, analog input A3                                                |  |  |
| VREF-/             |    |       |     | Negative reference voltage output                                     |  |  |
| VEREF-             |    |       |     | Negative reference voltage input                                      |  |  |
| P2.4/              |    |       |     | General-purpose digital I/O pin                                       |  |  |
| TA0.2/             |    |       |     | Timer_A, compare: OUT2 output                                         |  |  |
| A4/                | 30 | 28    | I/O | ADC10, analog input A4                                                |  |  |
| VREF+/             |    |       |     | Positive reference voltage output                                     |  |  |
| VEREF+             |    |       |     | Positive reference voltage input                                      |  |  |

(1) TDO or TDI is selected via JTAG instruction.



| Table 2. Terminal Functions (continued |
|----------------------------------------|
|----------------------------------------|

| TERMINAL  |    |       |             |                                                                    |  |  |
|-----------|----|-------|-------------|--------------------------------------------------------------------|--|--|
| NAME NO.  |    | I/O   | DESCRIPTION |                                                                    |  |  |
|           | DA | RHA   |             |                                                                    |  |  |
| P2.5/     |    |       | I/O         | General-purpose digital I/O pin                                    |  |  |
| TA1.0/    | 3  | 40    |             | Timer_A, capture: CCI0B input or BSL receive, compare: OUT0 output |  |  |
| ROSC      |    |       |             | Input for external DCO resistor to define DCO frequency            |  |  |
| XIN/      | G  | 0     | I/O         | Input terminal of crystal oscillator                               |  |  |
| P2.6      | 6  | 3     | 1/0         | General-purpose digital I/O pin                                    |  |  |
| XOUT/     | F  | 2     | I/O         | Output terminal of crystal oscillator                              |  |  |
| P2.7      | 5  | 2     | 1/0         | General-purpose digital I/O pin <sup>(2)</sup>                     |  |  |
| P3.0/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| UCB0STE/  | 44 | 0     | 1/0         | USCI_B0 slave transmit enable                                      |  |  |
| UCA0CLK/  | 11 | 9     | I/O         | USCI_A0 clock input/output                                         |  |  |
| A5        |    |       |             | ADC10, analog input A5                                             |  |  |
| P3.1/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| UCB0SIMO/ | 12 | 10    | I/O         | USCI_B0 slave in, master out in SPI mode                           |  |  |
| UCB0SDA   |    |       |             | USCI_B0 SDA I2C data in I2C mode                                   |  |  |
| P3.2/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| UCB0SOMI/ | 13 | 13 11 |             | USCI_B0 slave out, master in SPI mode                              |  |  |
| UCB0SCL   |    |       |             | USCI_B0 SCL I2C clock in I2C mode                                  |  |  |
| P3.3/     |    |       | I/O         | General-purpose digital I/O pin                                    |  |  |
| UCB0CLK/  | 14 | 12    |             | USCI_B0 clock input/output                                         |  |  |
| UCA0STE   |    |       |             | USCI_A0 slave transmit enable                                      |  |  |
| P3.4/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| UCA0TXD/  | 25 | 23    | I/O         | USCI_A0 transmit data output in UART mode                          |  |  |
| UCA0SIMO  |    |       |             | USCI_A0 slave in, master out in SPI mode                           |  |  |
| P3.5/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| UCA0RXD/  | 26 | 24    | I/O         | USCI_A0 receive data input in UART mode                            |  |  |
| UCA0SOMI  |    |       |             | USCI_A0 slave out, master in SPI mode                              |  |  |
| P3.6/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| TA1.1/    | 27 | 25    | I/O         | Timer_A, capture: CCI1B input or BSL receive, compare: OUT2 output |  |  |
| A6        |    |       |             | ADC10 analog input A6                                              |  |  |
| P3.7/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| TA1.2/    | 28 | 26    | I/O         | Timer_A, capture: CCI2B input or BSL receive, compare: OUT2 output |  |  |
| A7        |    |       |             | ADC10 analog input A7                                              |  |  |
| P4.0/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| TB0.0/    | 17 | 15    | I/O         | Timer_B, capture: CCI0A input, compare: OUT0 output                |  |  |
| CA0       |    |       |             | Comparator_A+, CA0 input                                           |  |  |
| P4.1/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| TB0.1/    | 18 | 16    | I/O         | Timer_B, capture: CCI1A input, compare: OUT1 output                |  |  |
| CA1       |    |       |             | Comparator_A+, CA1 input                                           |  |  |
| P4.2/     |    |       |             | General-purpose digital I/O pin                                    |  |  |
| TB0.2/    | 19 | 17    | I/O         | Timer_B, capture: CCI2A input, compare: OUT2 output                |  |  |
| CA2       |    |       |             | Comparator_A+, CA2 input                                           |  |  |

(2) If XOUT/P2.7 is used as an input, excess current flows until P2SEL.7 is cleared. This is due to the oscillator output driver connection to this pad after reset.

# MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013



www.ti.com

Table 2. Terminal Functions (continued)

| TERMINAL         |    |        |     |                                                                                             |  |
|------------------|----|--------|-----|---------------------------------------------------------------------------------------------|--|
|                  | N  | 0.     | I/O | DESCRIPTION                                                                                 |  |
| NAME             | DA | RHA    |     |                                                                                             |  |
| P4.3/            |    |        |     | General-purpose digital I/O pin                                                             |  |
| TB0.0/           | 20 | 18     | 1/0 | Timer_B, capture: CCI0B input, compare: OUT0 output                                         |  |
| A12/             | 20 | 10     | I/O | ADC10 analog input A12                                                                      |  |
| CA3              |    |        |     | Comparator_A+, CA3 input                                                                    |  |
| P4.4/            |    |        |     | General-purpose digital I/O pin                                                             |  |
| TB0.1/           | 04 | 10     | 10  | Timer_B, capture: CCI1B input, compare: OUT1 output                                         |  |
| A13/             | 21 | 19     | I/O | ADC10 analog input A13                                                                      |  |
| CA4              |    |        |     | Comparator_A+, CA4 input                                                                    |  |
| P4.5/            |    |        |     | General-purpose digital I/O pin                                                             |  |
| TB0.2/           | 00 | 20     | 10  | Timer_B, compare: OUT2 output                                                               |  |
| A14/             | 22 | 20     | I/O | ADC10 analog input A14                                                                      |  |
| CA5              |    |        |     | Comparator_A+, CA5 input                                                                    |  |
| P4.6/            |    |        | I/O | General-purpose digital I/O pin                                                             |  |
| TBOUTH/          |    |        |     | Timer_B, switch all TB0 to TB3 outputs to high impedance                                    |  |
| CAOUT/           | 23 | 21     |     | Comparator_A+ Output                                                                        |  |
| A15/             |    |        |     | ADC10 analog input A15                                                                      |  |
| CA6              |    |        |     | Comparator_A+, CA6 input                                                                    |  |
| P4.7/            |    |        |     | General-purpose digital I/O pinCB0                                                          |  |
| TBCLK/           | 04 | 22     | I/O | Timer_B, clock signal TBCLK input                                                           |  |
| CAOUT/           | 24 | 22     | 1/0 | Comparator_A+ Output                                                                        |  |
| CA7              |    |        |     | Comparator_A+, CA7 input                                                                    |  |
| RST/             | 7  | 5      | I   | Reset or nonmaskable interrupt input                                                        |  |
| NMI/SBWTDIO      |    | Э      | I   | Spy-Bi-Wire test data input/output during programming and test                              |  |
| TEST/            | 1  | 37     | I   | Selects test mode for JTAG pins on Port 1. The device protection fuse is connected to TEST. |  |
| SBWTCK           |    |        |     | Spy-Bi-Wire test clock input during programming and test                                    |  |
| DV <sub>CC</sub> | 2  | 38, 39 |     | Digital supply voltage                                                                      |  |
| AV <sub>CC</sub> | 16 | 14     |     | Analog supply voltage                                                                       |  |
| DV <sub>SS</sub> | 4  | 1, 4   |     | Digital ground reference                                                                    |  |
| AV <sub>SS</sub> | 15 | 13     |     | Analog ground reference                                                                     |  |
| QFN Pad          | NA | Pad    | NA  | QFN package pad; connection to DV <sub>SS</sub> recommended.                                |  |

6



## SHORT-FORM DESCRIPTION

#### CPU

The MSP430 CPU has a 16-bit RISC architecture that is highly transparent to the application. All operations, other than program-flow instructions, are performed as register operations in conjunction with seven addressing modes for source operand and four addressing modes for destination operand.

The CPU is integrated with 16 registers that provide reduced instruction execution time. The register-toregister operation execution time is one cycle of the CPU clock.

Four of the registers, R0 to R3, are dedicated as program counter, stack pointer, status register, and constant generator, respectively. The remaining registers are general-purpose registers.

Peripherals are connected to the CPU using data, address, and control buses, and can be handled with all instructions.

The instruction set consists of the original 51 instructions with three formats and seven address modes and additional instructions for the expanded address range. Each instruction can operate on word and byte data.

#### **Instruction Set**

The instruction set consists of 51 instructions with three formats and seven address modes. Each instruction can operate on word and byte data. Table 3 shows examples of the three types of instruction formats; Table 4 shows the address modes.

| Program Counter          | PC/R0     |
|--------------------------|-----------|
| Stack Pointer            | SP/R1     |
| Status Register          | SR/CG1/R2 |
| Constant Generator       | CG2/R3    |
| General-Purpose Register | R4        |
| General-Purpose Register | R5        |
| General-Purpose Register | R6        |
| General-Purpose Register | R7        |
| General-Purpose Register | R8        |
| General-Purpose Register | R9        |
| General-Purpose Register | R10       |
| General-Purpose Register | R11       |
| General-Purpose Register | R12       |
| General-Purpose Register | R13       |
| General-Purpose Register | R14       |
| General-Purpose Register | R15       |

#### **Table 3. Instruction Word Formats**

| INSTRUCTION FORMAT                | EXAMPLE   | OPERATION             |
|-----------------------------------|-----------|-----------------------|
| Dual operands, source-destination | ADD R4,R5 | R4 + R5> R5           |
| Single operands, destination only | CALL R8   | PC>(TOS), R8> PC      |
| Relative jump, un/conditional     | JNE       | Jump-on-equal bit = 0 |

| ·····                  |              |   |                 |                  |                             |  |  |
|------------------------|--------------|---|-----------------|------------------|-----------------------------|--|--|
| ADDRESS MODE           | S            | D | SYNTAX          | EXAMPLE          | OPERATION                   |  |  |
| Register               | ~            | ~ | MOV Rs,Rd       | MOV R10,R11      | R10> R11                    |  |  |
| Indexed                | ~            | ~ | MOV X(Rn),Y(Rm) | MOV 2(R5),6(R6)  | M(2+R5)> M(6+R6)            |  |  |
| Symbolic (PC relative) | ~            | ~ | MOV EDE,TONI    |                  | M(EDE)> M(TONI)             |  |  |
| Absolute               | ~            | ~ | MOV &MEM,&TCDAT |                  | M(MEM)> M(TCDAT)            |  |  |
| Indirect               | ~            |   | MOV @Rn,Y(Rm)   | MOV @R10,Tab(R6) | M(R10)> M(Tab+R6)           |  |  |
| Indirect autoincrement | ~            |   | MOV @Rn+,Rm     | MOV @R10+,R11    | M(R10)> R11<br>R10 + 2> R10 |  |  |
| Immediate              | $\checkmark$ |   | MOV #X,TONI     | MOV #45,TONI     | #45> M(TONI)                |  |  |

(1) S = source, D = destination

Submit Documentation Feedback 7

MSP430G2955 MSP430G2855 MSP430G2755 SLAS800 – MARCH 2013



www.ti.com

## **Operating Modes**

The MSP430 has one active mode and five software selectable low-power modes of operation. An interrupt event can wake up the device from any of the low-power modes, service the request, and restore back to the low-power mode on return from the interrupt program.

The following six operating modes can be configured by software:

- Active mode (AM)
- All clocks are active.
- Low-power mode 0 (LPM0)
  - CPU is disabled.
  - ACLK and SMCLK remain active.
  - MCLK is disabled.
  - Low-power mode 1 (LPM1)
  - CPU is disabled
  - ACLK and SMCLK remain active.
  - MCLK is disabled.
  - DCO's dc generator is disabled if DCO not used in active mode.
- Low-power mode 2 (LPM2)
- CPU is disabled.
  - ACLK remains active.
- MCLK and SMCLK are disabled.
- DCO's dc generator remains enabled.
- Low-power mode 3 (LPM3)
  - CPU is disabled.
  - ACLK remains active.
  - MCLK and SMCLK are disabled.
  - DCO's dc generator is disabled.
- Low-power mode 4 (LPM4)
  - CPU is disabled.
  - ACLK, MCLK, and SMCLK are disabled.
  - DCO's dc generator is disabled.
  - Crystal oscillator is stopped.

8



#### Interrupt Vector Addresses

The interrupt vectors and the power-up starting address are located in the address range 0FFFFh to 0FFC0h. The vector contains the 16-bit address of the appropriate interrupt handler instruction sequence.

If the reset vector (located at address 0FFFEh) contains 0FFFFh (for example, flash is not programmed), the CPU goes into LPM4 immediately after power-up.

| INTERRUPT SOURCE                                                                                       | INTERRUPT FLAG                                    | SYSTEM<br>INTERRUPT                                | WORD<br>ADDRESS     | PRIORITY      |
|--------------------------------------------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|---------------------|---------------|
| Power-Up<br>External Reset<br>Watchdog Timer+<br>Flash key violation<br>PC out-of-range <sup>(1)</sup> | PORIFG<br>RSTIFG<br>WDTIFG<br>KEYV <sup>(2)</sup> | Reset                                              | 0FFFEh              | 31, highest   |
| NMI<br>Oscillator fault<br>Flash memory access violation                                               | NMIIFG<br>OFIFG<br>ACCVIFG <sup>(2)(3)</sup>      | (non)-maskable<br>(non)-maskable<br>(non)-maskable | 0FFFCh              | 30            |
| Timer0_B3                                                                                              | TB0CCR0 CCIFG <sup>(4)</sup>                      | maskable                                           | 0FFFAh              | 29            |
| Timer0_B3                                                                                              | TB0CCR2 TB0CCR1 CCIFG,<br>TBIFG <sup>(2)(4)</sup> | maskable                                           | 0FFF8h              | 28            |
| Comparator_A+                                                                                          | CAIFG <sup>(4)</sup>                              | maskable                                           | 0FFF6h              | 27            |
| Watchdog Timer+                                                                                        | WDTIFG                                            | maskable                                           | 0FFF4h              | 26            |
| Timer0_A3                                                                                              | TA0CCR0 CCIFG <sup>(4)</sup>                      | maskable                                           | 0FFF2h              | 25            |
| Timer0_A3                                                                                              | TA0CCR2 TA0CCR1 CCIFG,<br>TAIFG <sup>(5)(4)</sup> | maskable                                           | 0FFF0h              | 24            |
| USCI_A0 or USCI_B0 receive<br>USCI_B0 I2C status                                                       | UCA0RXIFG, UCB0RXIFG <sup>(2)(5)</sup>            | maskable                                           | 0FFEEh              | 23            |
| USCI_A0 or USCI_B0 transmit<br>USCI_B0 I2C receive or transmit                                         | UCA0TXIFG, UCB0TXIFG <sup>(2)(6)</sup>            | maskable                                           | 0FFECh              | 22            |
| ADC10                                                                                                  | ADC10IFG <sup>(4)</sup>                           | maskable                                           | 0FFEAh              | 21            |
| Reserved                                                                                               |                                                   |                                                    | 0FFE8h              | 20            |
| I/O Port P2 (up to eight flags)                                                                        | P2IFG.0 to P2IFG.7 <sup>(2)(4)</sup>              | maskable                                           | 0FFE6h              | 19            |
| I/O Port P1 (up to eight flags)                                                                        | P1IFG.0 to P1IFG.7 <sup>(2)(4)</sup>              | maskable                                           | 0FFE4h              | 18            |
| Timer1_A3                                                                                              | TA1CCR0 CCIFG <sup>(4)</sup>                      | maskable                                           | 0FFE2h              | 17            |
| Timer1_A3                                                                                              | TA1CCR2 TA1CCR1 CCIFG,<br>TAIFG <sup>(2)(4)</sup> | maskable                                           | 0FFE0h              | 16            |
| See <sup>(7)</sup>                                                                                     |                                                   |                                                    | 0FFDEh              | 15            |
| See <sup>(8)</sup>                                                                                     |                                                   |                                                    | 0FFDEh to<br>0FFC0h | 14 to 0, lowe |

#### Table 5. Interrupt Sources, Flags, and Vectors

(1) A reset is generated if the CPU tries to fetch instructions from within the module register memory address range (0h to 01FFh) or from within unused address ranges.

(2) Multiple source flags

(3) (non)-maskable: the individual interrupt-enable bit can disable an interrupt event, but the general interrupt enable cannot.

(4) Interrupt flags are located in the module.

(5) In SPI mode: UCB0RXIFG. In I2C mode: UCALIFG, UCNACKIFG, ICSTTIFG, UCSTPIFG.

(6) In UART or SPI mode: UCB0TXIFG. In I2C mode: UCB0RXIFG, UCB0TXIFG.

(7) This location is used as bootstrap loader security key (BSLSKEY). A 0xAA55 at this location disables the BSL completely. A zero (0h) disables the erasure of the flash if an invalid password is supplied.

(8) The interrupt vectors at addresses 0FFDEh to 0FFC0h are not used in this device and can be used for regular program code if necessary.



## **Special Function Registers (SFRs)**

Most interrupt and module enable bits are collected into the lowest address space. Special function register bits not allocated to a functional purpose are not physically present in the device. Simple software access is provided with this arrangement.

| Legend | rw:       | Bit can be read and written.                            |
|--------|-----------|---------------------------------------------------------|
|        | rw-0,1:   | Bit can be read and written. It is reset or set by PUC. |
|        | rw-(0,1): | Bit can be read and written. It is reset or set by POR. |
|        |           | SFR bit is not present in device.                       |

| Table 6. | Interrupt | Enable | Register | 1 and 2 |
|----------|-----------|--------|----------|---------|
|----------|-----------|--------|----------|---------|

| Address | 7          | 6                              | 5                | 4                | 3                | 2                | 1                 | 0         |
|---------|------------|--------------------------------|------------------|------------------|------------------|------------------|-------------------|-----------|
| 00h     |            |                                | ACCVIE           | NMIIE            |                  |                  | OFIE              | WDTIE     |
|         |            |                                | rw-0             | rw-0             |                  |                  | rw-0              | rw-0      |
| WDTIE   |            | g timer interrupt<br>mer mode. | enable. Inactive | e if watchdog mo | ode is selected. | Active if Watchc | log timer is conf | igured in |
| OFIE    | Oscillator | r fault interrupt e            | enable           |                  |                  |                  |                   |           |
| NMIIE   | (Non)ma    | skable interrupt               | enable           |                  |                  |                  |                   |           |
| ACCVIE  | Flash acc  | cess violation int             | terrupt enable   |                  |                  |                  |                   |           |
|         |            |                                |                  |                  |                  |                  |                   |           |
| Address | 7          | 6                              | 5                | 4                | 3                | 2                | 1                 | 0         |
| 01h     |            |                                |                  |                  | UCB0TXIE         | <b>UCB0RXIE</b>  | UCA0TXIE          | UCA0RXIE  |

rw-0

rw-0

rw-0

rw-0

| UCAORXIE | USCI_A0 receive interrupt enable  |
|----------|-----------------------------------|
| UCA0TXIE | USCI_A0 transmit interrupt enable |
| UCB0RXIE | USCI_B0 receive interrupt enable  |
| UCB0TXIE | USCI_B0 transmit interrupt enable |

## Table 7. Interrupt Flag Register 1 and 2

|           |            |                   |                              | •               | •                                      |                  |                            |           |
|-----------|------------|-------------------|------------------------------|-----------------|----------------------------------------|------------------|----------------------------|-----------|
| Address   | 7          | 6                 | 5                            | 4               | 3                                      | 2                | 1                          | 0         |
| 02h       |            |                   |                              | NMIIFG          | RSTIFG                                 | PORIFG           | OFIFG                      | WDTIFG    |
|           |            |                   |                              | rw-0            | rw-(0)                                 | rw-(1)           | rw-1                       | rw-(0)    |
| WDTIFG    |            |                   |                              |                 | security key viola<br>NMI pin in reset |                  |                            |           |
| OFIFG     | Flag set c | n oscillator fau  | lt.                          |                 |                                        |                  |                            |           |
| PORIFG    | Power-on   | reset interrupt   | flag. Set on V <sub>CC</sub> | ; power-up.     |                                        |                  |                            |           |
| RSTIFG    | External r | eset interrupt fl | ag. Set on a res             | et condition at | RST/NMI pin in I                       | reset mode. Res  | et on V <sub>CC</sub> powe | er-up.    |
| NMIIFG    | Set via R  | ST/NMI pin        | -                            |                 |                                        |                  |                            |           |
| Address   | 7          | 6                 | 5                            | 4               | 3                                      | 2                | 1                          | 0         |
| 03h       |            |                   |                              |                 | UCB0TXIFG                              | <b>UCB0RXIFG</b> | <b>UCA0TXIFG</b>           | UCA0RXIFG |
|           |            |                   |                              |                 | rw-1                                   | rw-0             | rw-1                       | rw-0      |
| UCA0RXIFG | USCI_A0    | receive interru   | pt flag                      |                 |                                        |                  |                            |           |
| UCA0TXIFG | USCI_A0    | transmit interru  | upt flag                     |                 |                                        |                  |                            |           |
| UCB0RXIFG | USCI_B0    | receive interru   | pt flag                      |                 |                                        |                  |                            |           |
| UCB0TXIFG | USCI_B0    | transmit interru  | upt flag                     |                 |                                        |                  |                            |           |

## **Memory Organization**

|                                    |           | MSP430G2755      | MSP430G2855      | MSP430G2955      |
|------------------------------------|-----------|------------------|------------------|------------------|
| Memory                             | Size      | 32kB             | 48kB             | 56kB             |
| Main: interrupt vector             | Flash     | 0xFFFF to 0xFFC0 | 0xFFFF to 0xFFC0 | 0xFFFF to 0xFFC0 |
| Main: code memory                  | Flash     | 0xFFFF to 0x8000 | 0xFFFF to 0x4000 | 0xFFFF to 0x2100 |
| Information memory                 | Size      | 256 Byte         | 256 Byte         | 256 Byte         |
|                                    | Flash     | 0x10FF to 0x1000 | 0x10FF to 0x1000 | 0x10FF to 0x1000 |
| RAM (total)                        | Size      | 4kB              | 4kB              | 4kB              |
|                                    |           | 0x20FF to 0x1100 | 0x20FF to 0x1100 | 0x20FF to 0x1100 |
| Extended                           | Size      | 2KB              | 2KB              | 2KB              |
|                                    |           | 0x20FF to 0x1900 | 0x20FF to 0x1900 | 0x20FF to 0x1900 |
| Mirrored                           | Size      | 2KB              | 2KB              | 2KB              |
|                                    |           | 0x18FF to 0x1100 | 0x18FF to 0x1100 | 0x18FF to 0x1100 |
| RAM (mirrored at 0x18FF to 0x1100) | Size      | 2КВ              | 2КВ              | 2KB              |
|                                    |           | 0x09FF to 0x0200 | 0x09FF to 0x0200 | 0x09FF to 0x0200 |
| Peripherals                        | 16-bit    | 0x01FF to 0x0100 | 0x01FF to 0x0100 | 0x01FF to 0x0100 |
|                                    | 8-bit     | 0x00FF to 0x0010 | 0x00FF to 0x0010 | 0x00FF to 0x0010 |
|                                    | 8-bit SFR | 0x000F to 0x0000 | 0x000F to 0x0000 | 0x000F to 0x0000 |

## Table 8. Memory Organization

## Bootstrap Loader (BSL)

The MSP430 BSL enables users to program the flash memory or RAM using a UART serial interface. Access to the MSP430 memory via the BSL is protected by user-defined password. For complete description of the features of the BSL and its implementation, see the *MSP430 Programming Via the Bootstrap Loader User's Guide* (SLAU319).

#### **Table 9. BSL Function Pins**

| BSL FUNCTION  | DA PACKAGE PINS | RHA PACKAGE PINS |
|---------------|-----------------|------------------|
| Data transmit | 32 - P1.1       | 30 - P1.1        |
| Data receive  | 10 - P2.2       | 8 - P2.2         |

## Flash Memory

The flash memory can be programmed via the Spy-Bi-Wire or JTAG port or in-system by the CPU. The CPU can perform single-byte and single-word writes to the flash memory. Features of the flash memory include:

- Flash memory has n segments of main memory and four segments of information memory (A to D) of 64 bytes each. Each segment in main memory is 512 bytes in size.
- Segments 0 to n may be erased in one step, or each segment may be individually erased.
- Segments A to D can be erased individually or as a group with segments 0 to n. Segments A to D are also called *information memory*.
- Segment A contains calibration data. After reset segment A is protected against programming and erasing. It can be unlocked but care should be taken not to erase this segment if the device-specific calibration data is required.



### Peripherals

Peripherals are connected to the CPU through data, address, and control buses and can be handled using all instructions. For complete module descriptions, see the *MSP430x2xx Family User's Guide* (SLAU144).

#### **Oscillator and System Clock**

The clock system is supported by the basic clock module that includes support for a 32768-Hz watch crystal oscillator, an internal very-low-power low-frequency oscillator and an internal digitally controlled oscillator (DCO). The basic clock module is designed to meet the requirements of both low system cost and low power consumption. The internal DCO provides a fast turn-on clock source and stabilizes in less than 1 µs. The basic clock module provides the following clock signals:

- Auxiliary clock (ACLK), sourced either from a 32768-Hz watch crystal or the internal LF oscillator.
- Main clock (MCLK), the system clock used by the CPU.
- Sub-Main clock (SMCLK), the sub-system clock used by the peripheral modules.

The DCO settings to calibrate the DCO output frequency are stored in the information memory segment A.

#### Main DCO Characteristics

- All ranges selected by RSELx overlap with RSELx + 1: RSELx = 0 overlaps RSELx = 1, ... RSELx = 14 overlaps RSELx = 15.
- DCO control bits DCOx have a step size as defined by parameter S<sub>DCO</sub>.
- Modulation control bits MODx select how often f<sub>DCO(RSEL,DCO+1)</sub> is used within the period of 32 DCOCLK cycles. The frequency f<sub>DCO(RSEL,DCO)</sub> is used for the remaining cycles. The frequency is an average equal to: <sup>32 × f</sup><sub>DCO(RSEL,DCO)</sub> <sup>× f</sup><sub>DCO(RSEL,DCO+1)</sub>

 $f_{average} = \frac{BOO(ROEL, BOO)}{MOD \times f_{DCO(RSEL, DCO)} + (32 - MOD) \times f_{DCO(RSEL, DCO+1)}}$ 



## Calibration Data Stored in Information Memory Segment A

Calibration data is stored for both the DCO and for ADC10 organized in a tag-length-value (TLV) structure.

| NAME ADDRESS VALUE |        |      | DESCRIPTION                                                                 |  |  |  |  |  |
|--------------------|--------|------|-----------------------------------------------------------------------------|--|--|--|--|--|
| TAG_DCO_30         | 0x10F6 | 0x01 | DCO frequency calibration at $V_{CC}$ = 3 V and $T_A$ = 30°C at calibration |  |  |  |  |  |
| TAG_ADC10_1        | 0x10DA | 0x10 | ADC10_1 calibration tag                                                     |  |  |  |  |  |
| TAG_EMPTY          | -      | 0xFE | Identifier for empty memory areas                                           |  |  |  |  |  |

Table 10, Tags Used by the Devices

#### ADDRESS LABEL SIZE CONDITION AT CALIBRATION AND DESCRIPTION OFFSET CAL\_ADC\_25T85 INCHx = 0x1010, REF2\_5 = 1, T<sub>A</sub> = 85°C 0x0010 word CAL\_ADC\_25T30 0x000E word INCHx = 0x1010, REF2\_5 = 1, T<sub>A</sub> = 30°C CAL\_ADC\_25VREF\_FACTOR 0x000C REF2\_5 = 1, $T_A = 30^{\circ}C$ , $I_{VREF+} = 1 \text{ mA}$ word CAL\_ADC\_15T85 0x000A word INCHx = 0x1010, REF2\_5 = 0, T<sub>A</sub> = 85°C CAL\_ADC\_15T30 0x0008 word INCHx = 0x1010, REF2\_5 = 0, T<sub>A</sub> = 30°C CAL\_ADC\_15VREF\_FACTOR 0x0006 word REF2\_5 = 0, $T_A$ = 30°C, $I_{VREF+}$ = 0.5 mA External VREF = 1.5 V, f<sub>ADC10CLK</sub> = 5 MHz CAL\_ADC\_OFFSET 0x0004 word External VREF = 1.5 V, f<sub>ADC10CLK</sub> = 5 MHz CAL\_ADC\_GAIN\_FACTOR 0x0002 word CAL\_BC1\_1MHZ 0x0009 byte CAL\_DCO\_1MHZ 0x0008 byte -CAL\_BC1\_8MHZ 0x0007 byte CAL\_DCO\_8MHZ 0x0006 byte CAL\_BC1\_12MHZ 0x0005 byte CAL\_DCO\_12MHZ 0x0004 byte

## Table 11. Labels Used by the Devices

## Brownout

The brownout circuit is implemented to provide the proper internal reset signal to the device during power on and power off.

#### **Digital I/O**

Four 8-bit I/O ports are implemented:

CAL\_BC1\_16MHZ

CAL\_DCO\_16MHZ

- All individual I/O bits are independently programmable.
- Any combination of input, output, and interrupt condition (port P1 and port P2 only) is possible.

byte

byte

- Edge-selectable interrupt input capability for all bits of port P1 and port P2.
- Read and write access to port-control registers is supported by all instructions.
- Each I/O has an individually programmable pullup or pulldown resistor.

0x0003

0x0002

Each I/O has an individually programmable pin oscillator enable bit to enable low-cost touch sensing.

#### Watchdog Timer (WDT+)

The primary function of the watchdog timer (WDT+) module is to perform a controlled system restart after a software problem occurs. If the selected time interval expires, a system reset is generated. If the watchdog function is not needed in an application, the module can be disabled or configured as an interval timer and can generate interrupts at selected time intervals.

#### Copyright © 2013, Texas Instruments Incorporated

MSP430G2955 MSP430G2855 MSP430G2755 SLAS800-MARCH 2013

TEXAS INSTRUMENTS

www.ti.com

## Timer\_A3 (TA0, TA1)

Timer0\_A3 and Timer1\_A3 are 16-bit timers/counters with three capture/compare registers. Timer\_A3 can support multiple capture/compares, PWM outputs, and interval timing. Timer\_A3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| INPUT PIN NUMBER |           | T PIN NUMBER DEVICE INPUT MODULE | MODULE          | MODULE | OUTPUT PIN NUMBER |           |           |
|------------------|-----------|----------------------------------|-----------------|--------|-------------------|-----------|-----------|
| DA38             | RHA40     | SIGNAL                           | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL  | DA38      | RHA40     |
| P1.0 - 31        | P1.0-29   | TACLK                            | TACLK           |        |                   |           |           |
|                  |           | ACLK                             | ACLK            | Timer  | NA                |           |           |
|                  |           | SMCLK                            | SMCLK           | Timer  | INA               |           |           |
| P2.1 - 9         | P2.1 - 7  | TACLK                            | INCLK           |        |                   |           |           |
| P1.1 - 32        | P1.1 - 30 | TA0.0                            | CCI0A           | - CCR0 |                   | P1.1- 32  | P1.1 - 30 |
| P2.2 - 10        | P2.2 - 8  | ACLK                             | CCI0B           |        | TAO               | P2.2 - 10 | P2.2 - 8  |
|                  |           | V <sub>SS</sub>                  | GND             |        | TA0               | P1.5 - 36 | P1.5 - 34 |
|                  |           | V <sub>CC</sub>                  | V <sub>CC</sub> |        |                   |           |           |
| P1.2 - 33        | P1.2 - 31 | TA0.1                            | CCI1A           |        |                   | P1.2 - 33 | P1.2 - 31 |
| P2.3 - 29        | P2.3 - 27 | TA0.1                            | CCI1B           | 0001   |                   | P2.3 - 29 | P2.3 - 27 |
|                  |           | V <sub>SS</sub>                  | GND             | CCR1   | TA1               | P1.6 - 37 | P1.6 - 35 |
|                  |           | V <sub>CC</sub>                  | V <sub>CC</sub> |        |                   |           |           |
| P1.3 - 34        | P1.3 - 32 | TA0.2                            | CCI2A           |        |                   | P1.3 - 34 | P1.3 - 32 |
|                  |           | ACLK (internal)                  | CCI2B           | CCR2   | <b>T</b> A0       | P2.4 - 30 | P2.4 - 28 |
|                  |           | V <sub>SS</sub>                  | GND             |        | TA2               | P1.7 - 38 | P1.7 - 36 |
|                  |           | V <sub>CC</sub>                  | V <sub>CC</sub> |        |                   |           |           |

| Table 12 | Timer0 | A3 Signal  | Connections |
|----------|--------|------------|-------------|
|          |        | _Ao olgila |             |

### Table 13. Timer1\_A3 Signal Connections

| INPUT PIN NUMBER |           | INPUT PIN NUMBER DEVICE INPUT MOD |                 | MODULE | MODULE           | OUTPUT PIN NUMBER |           |
|------------------|-----------|-----------------------------------|-----------------|--------|------------------|-------------------|-----------|
| DA38             | RHA40     | SIGNAL                            | INPUT NAME      | BLOCK  | OUTPUT<br>SIGNAL | DA38              | RHA40     |
| P2.0 - 8         | P2.0 - 6  | TACLK                             | TACLK           |        |                  |                   |           |
|                  |           | ACLK                              | ACLK            | Timer  | NIA              |                   |           |
|                  |           | SMCLK                             | SMCLK           | Timer  | NA               |                   |           |
| PinOsc           | PinOsc    | TACLK                             | INCLK           |        |                  |                   |           |
| P2.5 - 3         | P2.5 - 40 | TA1.0                             | CCI0A           | CCR0   | TAO              | P2.5 - 3          | P2.5 - 40 |
|                  |           | TA1.0                             | CCI0B           |        |                  |                   |           |
|                  |           | V <sub>SS</sub>                   | GND             |        | TA0              |                   |           |
|                  |           | V <sub>CC</sub>                   | V <sub>CC</sub> |        |                  |                   |           |
| P3.6 - 27        | P3.6 - 25 | TA1.1                             | CCI1A           |        |                  | P3.6 - 27         | P3.6 - 25 |
|                  |           | CAOUT                             | CCI1B           | 0001   |                  |                   |           |
|                  |           | V <sub>SS</sub>                   | GND             | CCR1   | TA1              |                   |           |
|                  |           | V <sub>CC</sub>                   | V <sub>CC</sub> |        |                  |                   |           |
| P3.7 - 28        | P3.7 - 26 | TA1.2                             | CCI2A           |        |                  | P3.7 - 28         | P3.7 - 26 |
| PinOsc           | PinOsc    | TA1.2                             | CCI2B           | CCR2   | TAO              |                   |           |
|                  |           | V <sub>SS</sub>                   | GND             |        | TA2              |                   |           |
|                  |           | V <sub>CC</sub>                   | V <sub>CC</sub> |        |                  |                   |           |

Copyright © 2013, Texas Instruments Incorporated





### Timer\_B3 (TB0)

Timer0\_B3 is a 16-bit timer/counter with three capture/compare registers. Timer0\_B3 can support multiple capture/compares, PWM outputs, and interval timing. Timer0\_B3 also has extensive interrupt capabilities. Interrupts may be generated from the counter on overflow conditions and from each of the capture/compare registers.

| INPUT PIN NUMBER |           | DEVICE INPUT                   | MODULE          | MODULE | MODULE | OUTPUT PIN NUMBER |           |
|------------------|-----------|--------------------------------|-----------------|--------|--------|-------------------|-----------|
| DA38             | RHA40     | SIGNAL INPUT NAME BLOCK SIGNAL | DA38            | RHA40  |        |                   |           |
| P4.7 - 24        | P4.7 - 22 | TBCLK                          | TBCLK           |        |        |                   |           |
|                  |           | ACLK                           | ACLK            | Timor  | NIA    |                   |           |
|                  |           | SMCLK                          | SMCLK           | Timer  | NA     |                   |           |
| P4.7 - 27        | P4.7 - 22 | TBCLK                          | INCLK           |        |        |                   |           |
| P4.0 - 17        | P4.0 - 15 | TB0.0                          | CCI0A           |        | TRO    | P4.0 - 17         | P4.0 - 15 |
| P4.3 -20         | P4.3 - 18 | TB0.0                          | CCI0B           |        |        | P4.3 - 20         | P4.3 - 18 |
|                  |           | V <sub>SS</sub>                | GND             | CCR0   | TB0    |                   |           |
|                  |           | V <sub>CC</sub>                | V <sub>CC</sub> |        |        |                   |           |
| P4.1 - 18        | P4.1 - 16 | TB0.1                          | CCI1A           |        |        | P4.1 - 18         | P4.1 - 16 |
| P4.4 - 21        | P4.4 - 19 | TB0.1                          | CCI1B           | 0004   |        | P4.4 - 21         | P4.4 - 19 |
|                  |           | V <sub>SS</sub>                | GND             | CCR1   | TB1    |                   |           |
|                  |           | V <sub>CC</sub>                | V <sub>CC</sub> |        |        |                   |           |
| P4.2 - 19        | P4.2 - 17 | TB0.2                          | CCI2A           | - CCR2 |        | P4.2 - 19         | P4.2 - 17 |
|                  |           | ACLK (internal)                | CCI2B           |        | TDO    | P4.5 - 22         | P4.5 - 20 |
|                  |           | V <sub>SS</sub>                | GND             |        | TB2    |                   |           |
|                  |           | V <sub>CC</sub>                | V <sub>CC</sub> |        |        |                   |           |

#### Table 14. Timer0\_B3 Signal Connections

#### **Universal Serial Communications Interface (USCI)**

The USCI module is used for serial data communication. The USCI module supports synchronous communication protocols such as SPI (3 or 4 pin) and I2C, and asynchronous communication protocols such as UART, enhanced UART with automatic baudrate detection (LIN), and IrDA.

USCI\_A0 provides support for SPI (3 or 4 pin), UART, enhanced UART, and IrDA.

USCI\_B0 provides support for SPI (3 or 4 pin) and I2C.

#### Comparator\_A+

The primary function of the comparator\_A+ module is to support precision slope analog-to-digital conversions, battery-voltage supervision, and monitoring of external analog signals.

#### ADC10

The ADC10 module supports fast 10-bit analog-to-digital conversions. The module implements a 10-bit SAR core, sample select control, reference generator, and data transfer controller (DTC) for automatic conversion result handling, allowing ADC samples to be converted and stored without any CPU intervention.

Submit Documentation Feedback 15



## **Peripheral File Map**

| MODULE          | REGISTER DESCRIPTION            | REGISTER<br>NAME | OFFSET |
|-----------------|---------------------------------|------------------|--------|
| ADC10           | ADC data transfer start address | ADC10SA          | 1BCh   |
|                 | ADC memory                      | ADC10MEM         | 1B4h   |
|                 | ADC control register 1          | ADC10CTL1        | 1B2h   |
|                 | ADC control register 0          | ADC10CTL0        | 1B0h   |
| Timer0_B3       | Capture/compare register        | TB0CCR2          | 0196h  |
|                 | Capture/compare register        | TB0CCR1          | 0194h  |
|                 | Capture/compare register        | TB0CCR0          | 0192h  |
|                 | Timer_B register                | TBOR             | 0190h  |
|                 | Capture/compare control         | TB0CCTL2         | 0186h  |
|                 | Capture/compare control         | TB0CCTL1         | 0184h  |
|                 | Capture/compare control         | TB0CCTL0         | 0182h  |
|                 | Timer_B control                 | TB0CTL           | 0180h  |
|                 | Timer_B interrupt vector        | TB0IV            | 011Eh  |
| limer0_A3       | Capture/compare register        | TA0CCR2          | 0176h  |
|                 | Capture/compare register        | TA0CCR1          | 0174h  |
|                 | Capture/compare register        | TA0CCR0          | 0172h  |
|                 | Timer_A register                | TAOR             | 0170h  |
|                 | Capture/compare control         | TA0CCTL2         | 0166h  |
|                 | Capture/compare control         | TA0CCTL1         | 0164h  |
|                 | Capture/compare control         | TA0CCTL0         | 0162h  |
|                 | Timer_A control                 | TA0CTL           | 0160h  |
|                 | Timer_A interrupt vector        | TA0IV            | 012Eh  |
| īmer1_A3        | Capture/compare register        | TA1CCR2          | 0156h  |
|                 | Capture/compare register        | TA1CCR1          | 0154h  |
|                 | Capture/compare register        | TA1CCR0          | 0152h  |
|                 | Timer_A register                | TA1R             | 0150h  |
|                 | Capture/compare control         | TA1CCTL2         | 0146h  |
|                 | Capture/compare control         | TA1CCTL1         | 0144h  |
|                 | Capture/compare control         | TA1CCTL0         | 0142h  |
|                 | Timer_A control                 | TA1CTL           | 0140h  |
|                 | Timer_A interrupt vector        | TA1IV            | 011Ch  |
| Flash Memory    | Flash control 3                 | FCTL3            | 012Ch  |
|                 | Flash control 2                 | FCTL2            | 012Ah  |
|                 | Flash control 1                 | FCTL1            | 0128h  |
| Natchdog Timer+ | Watchdog/timer control          | WDTCTL           | 0120h  |

## Table 15. Peripherals With Word Access



MSP430G2955 MSP430G2855 MSP430G2755 SLAS800 – MARCH 2013

## Table 16. Peripherals With Byte Access

| MODULE              | REGISTER DESCRIPTION                 | REGISTER<br>NAME | OFFSET |
|---------------------|--------------------------------------|------------------|--------|
| USCI_B0             | USCI_B0 transmit buffer              | UCB0TXBUF        | 06Fh   |
|                     | USCI_B0 receive buffer               | UCBORXBUF        | 06Eh   |
|                     | USCI_B0 status                       | UCB0STAT         | 06Dh   |
|                     | USCI B0 I2C Interrupt enable         | UCB0CIE          | 06Ch   |
|                     | USCI_B0 bit rate control 1           | UCB0BR1          | 06Bh   |
|                     | USCI_B0 bit rate control 0           | UCB0BR0          | 06Ah   |
|                     | USCI_B0 control 1                    | UCB0CTL1         | 069h   |
|                     | USCI_B0 control 0                    | UCB0CTL0         | 068h   |
|                     | USCI_B0 I2C slave address            | UCB0SA           | 011Ah  |
|                     | USCI_B0 I2C own address              | UCB0OA           | 0118h  |
| USCI_A0             | USCI_A0 transmit buffer              | UCA0TXBUF        | 067h   |
|                     | USCI_A0 receive buffer               | UCA0RXBUF        | 066h   |
|                     | USCI_A0 status                       | UCA0STAT         | 065h   |
|                     | USCI_A0 modulation control           | UCA0MCTL         | 064h   |
|                     | USCI_A0 baud rate control 1          | UCA0BR1          | 063h   |
|                     | USCI_A0 baud rate control 0          | UCA0BR0          | 062h   |
|                     | USCI_A0 control 1                    | UCA0CTL1         | 061h   |
|                     | USCI_A0 control 0                    | UCA0CTL0         | 060h   |
|                     | USCI_A0 IrDA receive control         | UCA0IRRCTL       | 05Fh   |
|                     | USCI_A0 IrDA transmit control        | UCA0IRTCTL       | 05Eh   |
|                     | USCI_A0 auto baud rate control       | UCA0ABCTL        | 05Dh   |
| ADC10               | ADC analog enable 0                  | ADC10AE0         | 04Ah   |
|                     | ADC analog enable 1                  | ADC10AE1         | 04Bh   |
|                     | ADC data transfer control register 1 | ADC10DTC1        | 049h   |
|                     | ADC data transfer control register 0 | ADC10DTC0        | 048h   |
| Comparator_A+       | Comparator_A+ port disable           | CAPD             | 05Bh   |
|                     | Comparator_A+ control 2              | CACTL2           | 05Ah   |
|                     | Comparator_A+ control 1              | CACTL1           | 059h   |
| Basic Clock System+ | Basic clock system control 3         | BCSCTL3          | 053h   |
|                     | Basic clock system control 2         | BCSCTL2          | 058h   |
|                     | Basic clock system control 1         | BCSCTL1          | 057h   |
|                     | DCO clock frequency control          | DCOCTL           | 056h   |
| Port P4             | Port P4 selection 2                  | P4SEL2           | 044h   |
|                     | Port P4 resistor enable              | P4REN            | 011h   |
|                     | Port P4 selection                    | P4SEL            | 01Fh   |
|                     | Port P4 direction                    | P4DIR            | 01Eh   |
|                     | Port P4 output                       | P4OUT            | 01Dh   |
|                     | Port P4 input                        | P4IN             | 01Ch   |
| Port P3             | Port P3 selection 2                  | P3SEL2           | 043h   |
|                     | Port P3 resistor enable              | P3REN            | 010h   |
|                     | Port P3 selection                    | P3SEL            | 01Bh   |
|                     | Port P3 direction                    | P3DIR            | 01Ah   |
|                     | Port P3 output                       | P3OUT            | 019h   |
|                     | Port P3 input                        | P3IN             | 018h   |

MSP430G2955 MSP430G2855 MSP430G2755 SLAS800-MARCH 2013



www.ti.com

| MODULE           | REGISTER DESCRIPTION          | REGISTER<br>NAME | OFFSET |
|------------------|-------------------------------|------------------|--------|
| Port P2          | Port P2 selection 2           | P2SEL2           | 042h   |
|                  | Port P2 resistor enable       | P2REN            | 02Fh   |
|                  | Port P2 selection             | P2SEL            | 02Eh   |
|                  | Port P2 interrupt enable      | P2IE             | 02Dh   |
|                  | Port P2 interrupt edge select | P2IES            | 02Ch   |
|                  | Port P2 interrupt flag        | P2IFG            | 02Bh   |
|                  | Port P2 direction             | P2DIR            | 02Ah   |
|                  | Port P2 output                | P2OUT            | 029h   |
|                  | Port P2 input                 | P2IN             | 028h   |
| Port P1          | Port P1 selection 2           | P1SEL2           | 041h   |
|                  | Port P1 resistor enable       | P1REN            | 027h   |
|                  | Port P1 selection             | P1SEL            | 026h   |
|                  | Port P1 interrupt enable      | P1IE             | 025h   |
|                  | Port P1 interrupt edge select | P1IES            | 024h   |
|                  | Port P1 interrupt flag        | P1IFG            | 023h   |
|                  | Port P1 direction             | P1DIR            | 022h   |
|                  | Port P1 output                | P10UT            | 021h   |
|                  | Port P1 input                 | P1IN             | 020h   |
| Special Function | SFR interrupt flag 2          | IFG2             | 003h   |
|                  | SFR interrupt flag 1          | IFG1             | 002h   |
|                  | SFR interrupt enable 2        | IE2              | 001h   |
|                  | SFR interrupt enable 1        | IE1              | 000h   |

## Table 16. Peripherals With Byte Access (continued)



## Absolute Maximum Ratings<sup>(1)</sup>

| Voltage applied at $V_{CC}$ to $V_{SS}$                    |                     | –0.3 V to 4.1 V                   |
|------------------------------------------------------------|---------------------|-----------------------------------|
| Voltage applied to any pin <sup>(2)</sup>                  |                     | -0.3 V to V <sub>CC</sub> + 0.3 V |
| Diode current at any device pin                            |                     | ±2 mA                             |
|                                                            | Unprogrammed device | –55°C to 150°C                    |
| Storage temperature range, T <sub>stg</sub> <sup>(3)</sup> | Programmed device   | –55°C to 150°C                    |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltages referenced to V<sub>SS</sub>. The JTAG fuse-blow voltage, V<sub>FB</sub>, is allowed to exceed the absolute maximum rating. The voltage is applied to the TEST pin when blowing the JTAG fuse.

(3) Higher temperature may be applied during board soldering according to the current JEDEC J-STD-020 specification with peak reflow temperatures not higher than classified on the device label on the shipping boxes or reels.

## **Recommended Operating Conditions**

Typical values are specified at  $V_{CC} = 3.3$  V and  $T_A = 25^{\circ}C$  (unless otherwise noted)

|                     |                                                                                       |                                                    | MIN | NOM                               | MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------|----------------------------------------------------|-----|-----------------------------------|-----|------|
| V                   | Cupply voltage                                                                        | During program execution                           | 1.8 |                                   | 3.6 | V    |
| V <sub>CC</sub>     | Supply voltage                                                                        | During flash programming or erase                  | 2.2 |                                   | 3.6 | v    |
| V <sub>SS</sub>     | Supply voltage                                                                        |                                                    |     | 1.8 3.6                           |     | V    |
| T <sub>A</sub>      | Operating free-air temperature                                                        |                                                    | -40 |                                   | 85  | °C   |
|                     |                                                                                       | V <sub>CC</sub> = 1.8 V,<br>Duty cycle = 50% ± 10% | dc  |                                   | 6   |      |
| f <sub>SYSTEM</sub> | Processor frequency (maximum MCLK frequency using the USART module) <sup>(1)(2)</sup> | V <sub>CC</sub> = 2.7 V,<br>Duty cycle = 50% ± 10% | dc  |                                   | 12  | MHz  |
|                     |                                                                                       | V <sub>CC</sub> = 3.3 V,<br>Duty cycle = 50% ± 10% | dc  | 2 3.6<br>0<br>0 85<br>c 6<br>c 12 |     |      |

(1) The MSP430 CPU is clocked directly with MCLK. Both the high and low phase of MCLK must not exceed the pulse duration of the specified maximum frequency.

(2) Modules might have a different maximum input clock specification. See the specification of the respective module in this data sheet.



Note: Minimum processor frequency is defined by system clock. Flash program or erase operations require a minimum V<sub>CC</sub> of 2.2 V.



MSP430G2955 MSP430G2855

MSP430G2755 SLAS800 – MARCH 2013



### **Electrical Characteristics**

## Active Mode Supply Current Into V<sub>cc</sub> Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)(2)</sup>

| F                    | PARAMETER                            | TEST CONDITIONS                                                                                                                                                                                 | T <sub>A</sub> | Vcc   | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------|-----|-----|-----|------|
|                      |                                      | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 1 \text{ MHz},$                                                                                                                                               |                | 2.2 V |     | 250 |     |      |
| I <sub>AM,1MHz</sub> | Active mode (AM)<br>current at 1 MHz | $ \begin{array}{l} f_{ACLK} = 0 \ Hz, \\ Program \ executes \ in \ flash, \\ BCSCTL1 = CALBC1_1MHZ, \\ DCOCTL = CALDCO_1MHZ, \\ CPUOFF = 0, \ SCG0 = 0, \ SCG1 = 0, \\ OSCOFF = 0 \end{array} $ |                | 3 V   |     | 350 | 450 | μΑ   |

(1)

All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current. The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external (2)load capacitance is chosen to closely match the required 9 pF.



Typical Characteristics, Active Mode Supply Current (Into V<sub>cc</sub>)





## Low-Power Mode Supply Currents (Into V<sub>cc</sub>) Excluding External Current

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup> <sup>(2)</sup>

| Р                       | ARAMETER                                          | TEST CONDITIONS                                                                                                                                                                                 | T <sub>A</sub> | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|-------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-----------------|---------|-----|------|
| I <sub>LPM0,1MHz</sub>  | Low-power mode 0<br>(LPM0) current <sup>(3)</sup> |                                                                                                                                                                                                 | 25°C           | 2.2 V           | 56      |     | μΑ   |
| I <sub>LPM2</sub>       | Low-power mode 2<br>(LPM2) current <sup>(4)</sup> |                                                                                                                                                                                                 | 25°C           | 2.2 V           | 22      |     | μΑ   |
| I <sub>LPM3,LFXT1</sub> | Low-power mode 3<br>(LPM3) current <sup>(4)</sup> | $ \begin{array}{l} f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz}, \\ f_{ACLK} = 32768 \text{ Hz}, \\ \text{CPUOFF} = 1, \text{ SCG0} = 1, \text{ SCG1} = 1, \\ \text{OSCOFF} = 0 \end{array} $ | 25°C           | 2.2 V           | 1.0     | 1.5 | μA   |
| I <sub>LPM3,VLO</sub>   | Low-power mode 3 current, (LPM3) <sup>(4)</sup>   |                                                                                                                                                                                                 | 25°C           | 2.2 V           | 0.5     | 0.7 | μA   |
|                         |                                                   | $f_{DCO} = f_{MCLK} = f_{SMCLK} = 0 \text{ MHz},$                                                                                                                                               | 25°C           | 2.2 V           | 0.1     | 0.5 |      |
| I <sub>LPM4</sub>       | Low-power mode 4<br>(LPM4) current <sup>(5)</sup> | f <sub>ACLK</sub> = 0 Hz,<br>CPUOFF = 1, SCG0 = 1, SCG1 = 1,<br>OSCOFF = 1                                                                                                                      | 85°C           | 2.2 V           | 1.6     | 2.5 | μA   |

(1) All inputs are tied to 0 V or to  $V_{CC}$ . Outputs do not source or sink any current.

(2) The currents are characterized with a Micro Crystal CC4V-T1A SMD crystal with a load capacitance of 9 pF. The internal and external load capacitance is chosen to closely match the required 9 pF.

(3) Current for brownout and WDT clocked by SMCLK included.

(4) Current for brownout and WDT clocked by ACLK included.

(5) Current for brownout included.

## Typical Characteristics, Low-Power Mode Supply Currents

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)





## Schmitt-Trigger Inputs, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                                                       | TEST CONDITIONS                                                  | V <sub>cc</sub> | MIN                  | TYP | MAX                  | UNIT |
|--------------------|-----------------------------------------------------------------|------------------------------------------------------------------|-----------------|----------------------|-----|----------------------|------|
| V                  | Desitive going input threshold voltage                          |                                                                  |                 | 0.45 V <sub>CC</sub> |     | 0.75 V <sub>CC</sub> | V    |
| V <sub>IT+</sub>   | Positive-going input threshold voltage                          |                                                                  | 3 V             | 1.35                 |     | 2.25                 | V    |
| V <sub>IT-</sub> N | Negative-going input threshold voltage                          |                                                                  |                 | 0.25 V <sub>CC</sub> |     | 0.55 V <sub>CC</sub> | V    |
|                    |                                                                 |                                                                  | 3 V             | 0.75                 |     | 1.65                 | v    |
| V <sub>hys</sub>   | Input voltage hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                  | 3 V             | 0.3                  |     | 1                    | V    |
| R <sub>Pull</sub>  | Pullup or pulldown resistor                                     | For pullup: $V_{IN} = V_{SS}$<br>For pulldown: $V_{IN} = V_{CC}$ | 3 V             | 20                   | 35  | 50                   | kΩ   |
| CI                 | Input capacitance                                               | $V_{IN} = V_{SS}$ or $V_{CC}$                                    |                 |                      | 5   |                      | pF   |

### Leakage Current, Ports Px

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                      | TEST CONDITIONS | V <sub>cc</sub> | MIN MAX | UNIT |
|------------------------|--------------------------------|-----------------|-----------------|---------|------|
| I <sub>lka(Px.v)</sub> | High-impedance leakage current | (1) (2)         | 3 V             | ±50     | nA   |

(1)

The leakage current is measured with  $V_{SS}$  or  $V_{CC}$  applied to the corresponding pin(s), unless otherwise noted. The leakage of the digital port pins is measured individually. The port pin is selected for input and the pullup/pulldown resistor is (2)disabled.

## **Outputs, Ports Px**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 | PARAMETER                 | TEST CONDITIONS                     | Vcc | MIN               | ΤΥΡ ΜΑ | X UNIT |
|-----------------|---------------------------|-------------------------------------|-----|-------------------|--------|--------|
| V <sub>OH</sub> | High-level output voltage | $I_{(OHmax)} = -6 \text{ mA}^{(1)}$ | 3 V | V <sub>CC</sub> – | - 0.3  | V      |
| $V_{OL}$        | Low-level output voltage  | $I_{(OLmax)} = 6 \text{ mA}^{(1)}$  | 3 V | V <sub>SS</sub> + | - 0.3  | V      |

The maximum total current, I<sub>(OHmax)</sub> and I<sub>(OLmax)</sub>, for all outputs combined should not exceed ±48 mA to hold the maximum voltage drop (1) specified.

## **Output Frequency, Ports Px**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                         | TEST CONDITIONS                                                              | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------|------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|
| f <sub>Px.y</sub>     | Port output frequency (with load) | Px.y, $C_L = 20 \text{ pF}$ , $R_L = 1 \text{ k}\Omega^{(1)}$ <sup>(2)</sup> | 3 V             |     | 12  |     | MHz  |
| f <sub>Port_CLK</sub> | Clock output frequency            | Px.y, $C_L = 20 \text{ pF}^{(2)}$                                            | 3 V             |     | 16  |     | MHz  |

(1) A resistive divider with two 0.5-k $\Omega$  resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

The output voltage reaches at least 10% and 90% V<sub>CC</sub> at the specified toggle frequency. (2)





#### **Typical Characteristics, Outputs**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)



## **Pin-Oscillator Frequency – Ports Px**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                                   | PARAMETER                         | TEST CONDITIONS                                                    | V <sub>cc</sub> | MIN TYP | MAX | UNIT |
|---------------------------------------------------|-----------------------------------|--------------------------------------------------------------------|-----------------|---------|-----|------|
| fa                                                | Dort output oppillation fragmanau | P1.y, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ | 3 V             | 1400    |     | 611- |
| fo <sub>P1.x</sub>                                | Port output oscillation frequency | P1.y, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ | 3 V             | 900     |     | kHz  |
| 4.                                                |                                   | P2.0 to P2.5, $C_L$ = 10 pF, $R_L$ = 100 k $\Omega^{(1)(2)}$       | 2.1/            | 1800    |     | kHz  |
| fo <sub>P2.x</sub> Port output oscillation freque | Port output oscillation frequency | P2.0 to P2.5, $C_L$ = 20 pF, $R_L$ = 100 k $\Omega^{(1)(2)}$       | 3 V             | 1000    |     | κΠΖ  |
| fo <sub>P2.6/7</sub>                              | Port output oscillation frequency | P2.6 and P2.7, $C_L$ = 20 pF, $R_L$ = 100 k $\Omega^{(1)(2)}$      | 3 V             | 700     |     | kHz  |
| fa                                                | Dort output oppillation fraguenes | P3.y, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ | 3 V             | 1800    |     | 611- |
| fo <sub>P3.x</sub> Port                           | Port output oscillation frequency | P3.y, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ | зv              | 1000    |     | kHz  |
| 4                                                 |                                   | P4.y, $C_L = 10 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ | 2.1/            | 1800    |     |      |
| fo <sub>P4.x</sub>                                | Port output oscillation frequency | P4.y, $C_L = 20 \text{ pF}$ , $R_L = 100 \text{ k}\Omega^{(1)(2)}$ | 3 V             | 1000    |     | kHz  |

 A resistive divider with two 50-kΩ resistors between V<sub>CC</sub> and V<sub>SS</sub> is used as load. The output is connected to the center tap of the divider.

(2) The output voltage reaches at least 10% and 90%  $V_{CC}$  at the specified toggle frequency.



## **Typical Characteristics, Pin-Oscillator Frequency**



## POR and BOR<sup>(1)(2)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                         | TEST CONDITIONS              | V <sub>cc</sub> | MIN | TYP                       | MAX | UNIT |
|-------------------------|-------------------------------------------------------------------|------------------------------|-----------------|-----|---------------------------|-----|------|
| V <sub>CC(start)</sub>  | See Figure 12                                                     | dV <sub>CC</sub> /dt ≤ 3 V/s |                 | 0   | .7 × V <sub>(B_IT-)</sub> |     | V    |
| V <sub>(B_IT-)</sub>    | See Figure 12 through Figure 14                                   | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     | 1.35                      |     | V    |
| V <sub>hys(B_IT-)</sub> | See Figure 12                                                     | dV <sub>CC</sub> /dt ≤ 3 V/s |                 |     | 140                       |     | mV   |
| t <sub>d(BOR)</sub>     | See Figure 12                                                     |                              |                 |     | 2000                      |     | μs   |
| t <sub>(reset)</sub>    | Pulse duration needed at RST/NMI pin to accepted reset internally |                              | 2.2 V           | 2   |                           |     | μs   |

The current consumption of the brownout module is already included in the  $I_{CC}$  current consumption data. The voltage level  $V_{(B | T^-)}$  + (1)

 $V_{hys(B_{\text{IT-}})is \leq 1.8 \text{ V.}}$ During power up, the CPU begins code execution following a period of t<sub>d(BOR)</sub> after V<sub>CC</sub> = V<sub>(B\_{\text{IT-}})</sub> + V<sub>hys(B\_{\text{IT-}})</sub>. The default DCO settings must not be changed until V<sub>CC</sub>  $\geq$  V<sub>CC(min)</sub>, where V<sub>CC(min)</sub> is the minimum supply voltage for the desired operating frequency. (2)



Figure 12. POR and BOR vs Supply Voltage

## MSP430G2955 MSP430G2855 MSP430G2755 SLAS800-MARCH 2013

**Typical Characteristics, POR and BOR** V<sub>CC</sub> t<sub>pw</sub> 2 V<sub>CC</sub> = 3 V 3 V Typical Conditions 1.5 VCC(drop) - V 1 V<sub>CC(drop)</sub> 0.5 0 0.001 1 1000 1 ns  $t_{pw}$  – Pulse Width –  $\mu s$  1 ns  $t_{pw}$  – Pulse Width –  $\mu$ s Figure 13. V<sub>CC(drop)</sub> Level With a Square Voltage Drop to Generate a POR and BOR Signal Vcc nw





Copyright © 2013, Texas Instruments Incorporated



www.ti.com



## **DCO Frequency**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                        | PARAMETER                                    | TEST CONDITIONS                                     | V <sub>cc</sub> | MIN  | TYP  | MAX  | UNIT  |
|------------------------|----------------------------------------------|-----------------------------------------------------|-----------------|------|------|------|-------|
|                        |                                              | RSELx < 14                                          |                 | 1.8  |      | 3.6  |       |
| V <sub>CC</sub>        | Supply voltage                               | RSELx = 14                                          |                 | 2.2  |      | 3.6  | V     |
|                        |                                              | RSELx = 15                                          |                 | 3    |      | 3.6  |       |
| f <sub>DCO(0,0)</sub>  | DCO frequency (0, 0)                         | RSELx = 0, $DCOx = 0$ , $MODx = 0$                  | 3 V             | 0.06 |      | 0.14 | MHz   |
| f <sub>DCO(0,3)</sub>  | DCO frequency (0, 3)                         | RSELx = 0, $DCOx = 3$ , $MODx = 0$                  | 3 V             | 0.07 |      | 0.17 | MHz   |
| f <sub>DCO(1,3)</sub>  | DCO frequency (1, 3)                         | RSELx = 1, DCOx = 3, MODx = 0                       | 3 V             |      | 0.15 |      | MHz   |
| f <sub>DCO(2,3)</sub>  | DCO frequency (2, 3)                         | RSELx = 2, $DCOx = 3$ , $MODx = 0$                  | 3 V             |      | 0.21 |      | MHz   |
| f <sub>DCO(3,3)</sub>  | DCO frequency (3, 3)                         | RSELx = 3, DCOx = 3, MODx = 0                       | 3 V             |      | 0.30 |      | MHz   |
| f <sub>DCO(4,3)</sub>  | DCO frequency (4, 3)                         | RSELx = 4, $DCOx = 3$ , $MODx = 0$                  | 3 V             |      | 0.41 |      | MHz   |
| f <sub>DCO(5,3)</sub>  | DCO frequency (5, 3)                         | RSELx = 5, DCOx = 3, MODx = 0                       | 3 V             |      | 0.58 |      | MHz   |
| f <sub>DCO(6,3)</sub>  | DCO frequency (6, 3)                         | RSELx = 6, DCOx = 3, MODx = 0                       | 3 V             | 0.54 |      | 1.06 | MHz   |
| f <sub>DCO(7,3)</sub>  | DCO frequency (7, 3)                         | RSELx = 7, DCOx = 3, MODx = 0                       | 3 V             | 0.80 |      | 1.50 | MHz   |
| f <sub>DCO(8,3)</sub>  | DCO frequency (8, 3)                         | RSELx = 8, DCOx = 3, MODx = 0                       | 3 V             |      | 1.6  |      | MHz   |
| f <sub>DCO(9,3)</sub>  | DCO frequency (9, 3)                         | RSELx = 9, DCOx = 3, MODx = 0                       | 3 V             |      | 2.3  |      | MHz   |
| f <sub>DCO(10,3)</sub> | DCO frequency (10, 3)                        | RSELx = 10, DCOx = 3, MODx = 0                      | 3 V             |      | 3.4  |      | MHz   |
| f <sub>DCO(11,3)</sub> | DCO frequency (11, 3)                        | RSELx = 11, DCOx = 3, MODx = 0                      | 3 V             |      | 4.25 |      | MHz   |
| f <sub>DCO(12,3)</sub> | DCO frequency (12, 3)                        | RSELx = 12, DCOx = 3, MODx = 0                      | 3 V             | 4.30 |      | 7.30 | MHz   |
| f <sub>DCO(13,3)</sub> | DCO frequency (13, 3)                        | RSELx = 13, DCOx = 3, MODx = 0                      | 3 V             | 6.00 | 7.8  | 9.60 | MHz   |
| f <sub>DCO(14,3)</sub> | DCO frequency (14, 3)                        | RSELx = 14, DCOx = 3, MODx = 0                      | 3 V             | 8.60 |      | 13.9 | MHz   |
| f <sub>DCO(15,3)</sub> | DCO frequency (15, 3)                        | RSELx = 15, DCOx = 3, MODx = 0                      | 3 V             | 12.0 |      | 18.5 | MHz   |
| f <sub>DCO(15,7)</sub> | DCO frequency (15, 7)                        | RSELx = 15, DCOx = 7, MODx = 0                      | 3 V             | 16.0 |      | 26.0 | MHz   |
| S <sub>RSEL</sub>      | Frequency step between range RSEL and RSEL+1 | $S_{RSEL} = f_{DCO(RSEL+1,DCO)}/f_{DCO(RSEL,DCO)}$  | 3 V             |      | 1.35 |      | ratio |
| S <sub>DCO</sub>       | Frequency step between tap DCO and DCO+1     | $S_{DCO} = f_{DCO(RSEL, DCO+1)}/f_{DCO(RSEL, DCO)}$ | 3 V             |      | 1.08 |      | ratio |
|                        | Duty cycle                                   | Measured at SMCLK output                            | 3 V             |      | 50   |      | %     |



## **Calibrated DCO Frequencies, Tolerance**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

| PARAMETER                                        | TEST CONDITIONS                                                                             | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|--------------------------------------------------|---------------------------------------------------------------------------------------------|----------------|-----------------|-----|------|-----|------|
| 1-MHz tolerance over temperature <sup>(1)</sup>  | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at 30°C and 3 V               | 0°C to 85°C    | 3 V             | -3  | ±0.5 | 3   | %    |
| 1-MHz tolerance over $V_{\text{CC}}$             | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at $30^{\circ}$ C and $3 V$   | 30°C           | 1.8 V to 3.6 V  | -3  | ±2   | 3   | %    |
| 1-MHz tolerance overall                          | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ,<br>calibrated at $30^{\circ}$ C and 3 V     | -40°C to 85°C  | 1.8 V to 3.6 V  | -6  | ±3   | 6   | %    |
| 8-MHz tolerance over temperature <sup>(1)</sup>  | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at $30^{\circ}$ C and $3 V$   | 0°C to 85°C    | 3 V             | -3  | ±0.5 | 3   | %    |
| 8-MHz tolerance over $V_{CC}$                    | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at $30^{\circ}$ C and $3 V$   | 30°C           | 2.2 V to 3.6 V  | -3  | ±2   | 3   | %    |
| 8-MHz tolerance overall                          | BCSCTL1 = CALBC1_8MHZ,<br>DCOCTL = CALDCO_8MHZ,<br>calibrated at $30^{\circ}$ C and $3 V$   | -40°C to 85°C  | 2.2 V to 3.6 V  | -6  | ±3   | 6   | %    |
| 12-MHz tolerance over temperature <sup>(1)</sup> | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at $30^{\circ}$ C and $3 V$ | 0°C to 85°C    | 3 V             | -3  | ±0.5 | 3   | %    |
| 12-MHz tolerance over $V_{\mbox{CC}}$            | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at $30^{\circ}$ C and 3 V   | 30°C           | 2.7 V to 3.6 V  | -3  | ±2   | 3   | %    |
| 12-MHz tolerance overall                         | BCSCTL1 = CALBC1_12MHZ,<br>DCOCTL = CALDCO_12MHZ,<br>calibrated at $30^{\circ}$ C and 3 V   | -40°C to 85°C  | 2.7 V to 3.6 V  | -6  | ±3   | 6   | %    |
| 16-MHz tolerance over temperature <sup>(1)</sup> | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V             | 0°C to 85°C    | 3 V             | -3  | ±0.5 | 3   | %    |
| 16-MHz tolerance over $V_{CC}$                   | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at 30°C and 3 V             | 30°C           | 3.3 V to 3.6 V  | -3  | ±2   | 3   | %    |
| 16-MHz tolerance overall                         | BCSCTL1 = CALBC1_16MHZ,<br>DCOCTL = CALDCO_16MHZ,<br>calibrated at $30^{\circ}$ C and $3 V$ | -40°C to 85°C  | 3.3 V to 3.6 V  | -6  | ±3   | 6   | %    |

(1) This is the frequency change from the measured frequency at 30°C over temperature.



## Wake-Up From Lower-Power Modes (LPM3, LPM4)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                               | TEST CONDITIONS                                | V <sub>cc</sub> | MIN | TYP                                   | MAX | UNIT |
|-------------------------|---------------------------------------------------------|------------------------------------------------|-----------------|-----|---------------------------------------|-----|------|
| t <sub>DCO,LPM3/4</sub> | DCO clock wake-up time from LPM3 or LPM4 <sup>(1)</sup> | BCSCTL1 = CALBC1_1MHZ,<br>DCOCTL = CALDCO_1MHZ | 3 V             |     | 1.5                                   |     | μs   |
| t <sub>CPU,LPM3/4</sub> | CPU wake-up time from LPM3 or LPM4 <sup>(2)</sup>       |                                                |                 | t   | 1/f <sub>MCLK</sub> +<br>Clock,LPM3/4 |     |      |

(1) The DCO clock wake-up time is measured from the edge of an external wake-up signal (for example, a port interrupt) to the first clock edge observable externally on a clock pin (MCLK or SMCLK).

(2) Parameter applicable only if DCOCLK is used for MCLK.

## Typical Characteristics, DCO Clock Wake-Up Time From LPM3 or LPM4



Figure 15. DCO Wake-Up Time From LPM3 vs DCO Frequency



## DCO With External Resistor Rosc<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                           | TEST CONDITIONS                                                           | V <sub>cc</sub> | MIN TYP MAX | UNIT  |
|-----------------------|-------------------------------------|---------------------------------------------------------------------------|-----------------|-------------|-------|
|                       |                                     | 1201 CONDITIONO                                                           | • CC            |             | 0.111 |
| f <sub>DCO,ROSC</sub> | DCO output frequency with $R_{OSC}$ | $      DCOR = 1, \\ RSELx = 4, DCOx = 3, MODx = 0, \\ T_A = 25^{\circ}C $ | 3 V             | 1.95        | MHz   |
| D <sub>T</sub>        | Temperature drift                   | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0                                | 3 V             | ±0.1        | %/°C  |
| D <sub>V</sub>        | Drift with $V_{CC}$                 | DCOR = 1,<br>RSELx = 4, DCOx = 3, MODx = 0                                | 3 V             | 10          | %/V   |

(1)  $R_{OSC} = 100 \text{ k}\Omega$ . Metal film resistor, type 0257, 0.6 W with 1% tolerance and  $T_{K} = \pm 50 \text{ ppm/}^{\circ}C$ .



## Typical Characteristics - DCO With External Resistor Rosc

Copyright © 2013, Texas Instruments Incorporated

Product Folder Links: MSP430G2955 MSP430G2855 MSP430G2755



## Crystal Oscillator, XT1, Low-Frequency Mode<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                               | TEST CONDITIONS                                                                                                                                                   | V <sub>cc</sub> | MIN   | TYP   | MAX   | UNIT |
|-----------------------------|-------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-------|-------|------|
| f <sub>LFXT1,LF</sub>       | LFXT1 oscillator crystal<br>frequency, LF mode 0 or 1                   | XTS = 0, LFXT1Sx = 0 or 1                                                                                                                                         | 1.8 V to 3.6 V  |       | 32768 |       | Hz   |
| f <sub>LFXT1,LF,logic</sub> | LFXT1 oscillator logic level<br>square wave input frequency,<br>LF mode | XTS = 0, XCAPx = 0, LFXT1Sx = 3                                                                                                                                   | 1.8 V to 3.6 V  | 10000 | 32768 | 50000 | Hz   |
| 0.0                         | Oscillation allowance for                                               | $\begin{array}{l} \text{XTS} = 0, \ \text{LFXT1Sx} = 0, \\ \text{f}_{\text{LFXT1,LF}} = 32768 \ \text{Hz}, \ \text{C}_{\text{L,eff}} = 6 \ \text{pF} \end{array}$ |                 |       | 500   |       | kΩ   |
| OA <sub>LF</sub>            | LF crystals                                                             | XTS = 0, LFXT1Sx = 0,<br>f <sub>LFXT1,LF</sub> = 32768 Hz, C <sub>L,eff</sub> = 12 pF                                                                             |                 |       | 200   | )     | K12  |
|                             |                                                                         | XTS = 0, XCAPx = 0                                                                                                                                                |                 |       | 1     |       |      |
| <u> </u>                    | Integrated effective load                                               | XTS = 0, XCAPx = 1                                                                                                                                                |                 |       | 5.5   |       | ~ [  |
| C <sub>L,eff</sub>          | capacitance, LF mode <sup>(2)</sup>                                     | XTS = 0, XCAPx = 2                                                                                                                                                |                 |       | 8.5   |       | pF   |
|                             |                                                                         | XTS = 0, XCAPx = 3                                                                                                                                                |                 |       | 11    |       |      |
|                             | Duty cycle, LF mode                                                     | XTS = 0, Measured at P2.0/ACLK, $f_{LFXT1,LF}$ = 32768 Hz                                                                                                         | 2.2 V           | 30    | 50    | 70    | %    |
| f <sub>Fault,LF</sub>       | Oscillator fault frequency, LF mode <sup>(3)</sup>                      | $XTS = 0, XCAPx = 0, LFXT1Sx = 3^{(4)}$                                                                                                                           | 2.2 V           | 10    |       | 10000 | Hz   |

(1) To improve EMI on the XT1 oscillator, the following guidelines should be observed.

(a) Keep the trace between the device and the crystal as short as possible.

- (b) Design a good ground plane around the oscillator pins.
- (c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.
- (d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.
- (e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.
- (f) If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.
   (g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.
- (2) Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.
- (3) Frequencies below the MIN specification set the fault flag. Frequencies above the MAX specification do not set the fault flag. Frequencies in between might set the flag.
- (4) Measured with logic-level input frequency but also applies to operation with crystals.

## Internal Very-Low-Power Low-Frequency Oscillator (VLO)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                    | PARAMETER                          | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|--------------------|------------------------------------|----------------|-----------------|-----|-----|-----|------|
| f <sub>VLO</sub>   | VLO frequency                      | -40°C to 85°C  | 3 V             | 4   | 12  | 20  | kHz  |
| $df_{VLO}/d_T$     | VLO frequency temperature drift    | -40°C to 85°C  | 3 V             |     | 0.5 |     | %/°C |
| $df_{VLO}/dV_{CC}$ | VLO frequency supply voltage drift | 25°C           | 1.8 V to 3.6 V  |     | 4   |     | %/V  |

## MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013



www.ti.com

## Crystal Oscillator LFXT1, High-Frequency Mode<sup>(1)</sup>

|                             | PARAMETER                                                                 | TEST CONDITIONS                                                                                                    | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|-----------------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------|
| f <sub>LFXT1,HF0</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 0                          | XTS = 1, LFXT1Sx = 0                                                                                               | 1.8 V to 3.6 V  | 0.4 |      | 1   | MHz  |
| f <sub>LFXT1,HF1</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 1                          | XTS = 1, LFXT1Sx = 1                                                                                               | 1.8 V to 3.6 V  | 1   |      | 4   | MHz  |
|                             |                                                                           |                                                                                                                    | 1.8 V to 3.6 V  | 2   |      | 10  |      |
| f <sub>LFXT1,HF2</sub>      | LFXT1 oscillator crystal<br>frequency, HF mode 2                          | XTS = 1, LFXT1Sx = 2                                                                                               | 2.2 V to 3.6 V  | 2   |      | 12  | MHz  |
|                             |                                                                           |                                                                                                                    | 3 V to 3.6 V    | 2   |      | 16  |      |
|                             | LFXT1 oscillator logic-level                                              |                                                                                                                    | 1.8 V to 3.6 V  | 0.4 |      | 10  |      |
| f <sub>LFXT1,HF,logic</sub> | square-wave input frequency,                                              | XTS = 1, LFXT1Sx = 3                                                                                               | 2.2 V to 3.6 V  | 0.4 |      | 12  | MHz  |
|                             | HF mode                                                                   |                                                                                                                    | 3 V to 3.6 V    | 0.4 |      | 16  |      |
|                             |                                                                           | $\begin{array}{l} XTS = 1, LFXT1Sx = 0, \\ f_{LFXT1,HF} = 1 \mbox{ MHz}, \\ C_{L,eff} = 15 \mbox{ pF} \end{array}$ |                 |     | 2700 |     |      |
| OA <sub>HF</sub>            | Oscillation allowance for HF<br>crystals (see Figure 20 and<br>Figure 21) | $ \begin{array}{l} XTS = 1, \ LFXT1Sx = 1, \\ f_{LFXT1,HF} = 4 \ MHz, \\ C_{L,eff} = 15 \ pF \end{array} $         |                 |     | 800  |     | Ω    |
|                             |                                                                           | $\begin{array}{l} XTS = 1, \ LFXT1Sx = 2, \\ f_{LFXT1,HF} = 16 \ MHz, \\ C_{L,eff} = 15 \ pF \end{array}$          |                 |     | 300  |     |      |
| C <sub>L,eff</sub>          | Integrated effective load capacitance, HF mode <sup>(2)</sup>             | XTS = 1 <sup>(3)</sup>                                                                                             |                 |     | 1    |     | pF   |
|                             |                                                                           | XTS = 1,<br>Measured at P2.0/ACLK,<br>$f_{LFXT1,HF} = 10 \text{ MHz}$                                              | 2.2 V, 3 V      | 40  | 50   | 60  | %    |
|                             | Duty cycle, HF mode                                                       | XTS = 1,<br>Measured at P2.0/ACLK,<br>$f_{LFXT1,HF}$ = 16 MHz                                                      | 2.2 V, 3 V      | 40  | 50   | 60  | 70   |
| f <sub>Fault,HF</sub>       | Oscillator fault frequency <sup>(4)</sup>                                 | XTS = 1, LFXT1Sx = 3 <sup>(5)</sup>                                                                                | 2.2 V, 3 V      | 30  |      | 300 | kHz  |

To improve EMI on the XT1 oscillator the following guidelines should be observed: (1)

(a) Keep the trace between the device and the crystal as short as possible.

(b) Design a good ground plane around the oscillator pins.

(c) Prevent crosstalk from other clock or data lines into oscillator pins XIN and XOUT.

(d) Avoid running PCB traces underneath or adjacent to the XIN and XOUT pins.

(e) Use assembly materials and praxis to avoid any parasitic load on the oscillator XIN and XOUT pins.

(f) If conformal coating is used, ensure that it does not induce capacitive or resistive leakage between the oscillator pins.

(g) Do not route the XOUT line to the JTAG header to support the serial programming adapter as shown in other documentation. This signal is no longer required for the serial programming adapter.

Includes parasitic bond and package capacitance (approximately 2 pF per pin). Because the PCB adds additional capacitance, it is (2) recommended to verify the correct load by measuring the ACLK frequency. For a correct setup, the effective load capacitance should always match the specification of the used crystal.

(3)

Requires external capacitors at both terminals. Values are specified by crystal manufacturers. Frequencies below the MIN specification set the fault flag, frequencies above the MAX specification do not set the fault flag, and (4) frequencies in between might set the flag.

(5) Measured with logic-level input frequency, but also applies to operation with crystals.



#### Typical Characteristics - LFXT1 Oscillator in HF Mode (XTS = 1) **OSCILLATION ALLOWANCE OSCILLATOR SUPPLY CURRENT** $\begin{array}{c} vs \\ CRYSTAL \ FREQUENCY \\ C_{L,eff} = 15 \ pF, \ T_A = 25^{\circ}C \end{array}$ CRYSTAL FREQUENCY C<sub>L,eff</sub> = 15 pF, T<sub>A</sub> = 25°C 100000.00 800.0 LFXT1Sx = 3700.0 XT Oscillator Supply Current - uA Oscillation Allowance - Ohms 10000.00 600.0 500.0 1000.00 400.0 300.0 LFXT1Sx = 3LFXT1Sx = 2100.00 200.0 LFXT1Sx = 1LFXT1Sx = 2 100.0 LFXT1Sx = 11111 10.00 0.0 0.10 1.00 10.00 100.00 0.0 4.0 8.0 12.0 16.0 20.0 Crystal Frequency - MHz Crystal Frequency - MHz Figure 20. Figure 21.

## Timer\_A, Timer\_B

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                   | TEST CONDITIONS               | V <sub>cc</sub> | MIN | TYP             | MAX | UNIT |
|-----------------------|---------------------------------------------|-------------------------------|-----------------|-----|-----------------|-----|------|
| f <sub>TA/B</sub>     | Timer_A or Timer_B input clock<br>frequency | SMCLK, duty cycle = 50% ± 10% |                 |     | <b>f</b> SYSTEM |     | MHz  |
| t <sub>TA/B,cap</sub> | Timer_A or Timer_B capture timing           | ТА0, ТА1, ТВ0                 | 3 V             | 20  |                 |     | ns   |

#### Copyright © 2013, Texas Instruments Incorporated



## USCI (UART Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                         | PARAMETER                                                                | TEST CONDITIONS                     | V <sub>cc</sub> | MIN | TYP             | MAX | UNIT |
|-------------------------|--------------------------------------------------------------------------|-------------------------------------|-----------------|-----|-----------------|-----|------|
| f <sub>USCI</sub>       | USCI input clock frequency                                               | SMCLK, duty cycle = $50\% \pm 10\%$ |                 |     | <b>f</b> SYSTEM |     | MHz  |
| f <sub>max,BITCLK</sub> | Maximum BITCLK clock frequency (equals baudrate in MBaud) <sup>(1)</sup> |                                     | 3 V             | 2   |                 |     | MHz  |
| t <sub>T</sub>          | UART receive deglitch time <sup>(2)</sup>                                |                                     | 3 V             | 50  | 100             | 600 | ns   |

(1) The DCO wake-up time must be considered in LPM3 and LPM4 for baud rates above 1 MHz.

(2) Pulses on the UART receive input (UCxRX) shorter than the UART receive deglitch time are suppressed. To ensure that pulses are correctly recognized, their duration should exceed the maximum specification of the deglitch time.

## **USCI (SPI Master Mode)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 22 and Figure 23)

|                       | PARAMETER                   | TEST CONDITIONS                                | V <sub>cc</sub> | MIN | TYP | MAX                 | UNIT |
|-----------------------|-----------------------------|------------------------------------------------|-----------------|-----|-----|---------------------|------|
| f <sub>USCI</sub>     | USCI input clock frequency  | SMCLK, duty cycle = $50\% \pm 10\%$            |                 |     |     | f <sub>SYSTEM</sub> | MHz  |
| t <sub>SU,MI</sub>    | SOMI input data setup time  |                                                | 3 V             | 75  |     |                     | ns   |
| t <sub>HD,MI</sub>    | SOMI input data hold time   |                                                | 3 V             | 0   |     |                     | ns   |
| t <sub>VALID,MO</sub> | SIMO output data valid time | UCLK edge to SIMO valid, $C_L = 20 \text{ pF}$ | 3 V             |     |     | 20                  | ns   |



#### Figure 22. SPI Master Mode, CKPH = 0







## **USCI (SPI Slave Mode)**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 24 and Figure 25)

|                       | PARAMETER                                            | TEST CONDITIONS                                   | V <sub>cc</sub> | MIN | TYP | MAX | UNIT |
|-----------------------|------------------------------------------------------|---------------------------------------------------|-----------------|-----|-----|-----|------|
| t <sub>STE,LEAD</sub> | STE lead time, STE low to clock                      |                                                   | 3 V             |     | 50  |     | ns   |
| t <sub>STE,LAG</sub>  | STE lag time, Last clock to STE high                 |                                                   | 3 V             | 10  |     |     | ns   |
| t <sub>STE,ACC</sub>  | STE access time, STE low to SOMI data out            |                                                   | 3 V             |     | 50  |     | ns   |
| t <sub>STE,DIS</sub>  | STE disable time, STE high to SOMI high<br>impedance |                                                   | 3 V             |     | 50  |     | ns   |
| t <sub>SU,SI</sub>    | SIMO input data setup time                           |                                                   | 3 V             | 15  |     |     | ns   |
| t <sub>HD,SI</sub>    | SIMO input data hold time                            |                                                   | 3 V             | 10  |     |     | ns   |
| t <sub>VALID,SO</sub> | SOMI output data valid time                          | UCLK edge to SOMI valid,<br>$C_L = 20 \text{ pF}$ | 3 V             |     | 50  | 75  | ns   |



Figure 24. SPI Slave Mode, CKPH = 0





# MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013

www.ti.com

## USCI (I2C Mode)

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 26)

|                     | PARAMETER                                              | TEST CONDITIONS                     | V <sub>cc</sub> | MIN | TYP | MAX                       | UNIT |
|---------------------|--------------------------------------------------------|-------------------------------------|-----------------|-----|-----|---------------------------|------|
| f <sub>USCI</sub>   | USCI input clock frequency                             | SMCLK, duty cycle = $50\% \pm 10\%$ |                 |     |     | <b>f<sub>SYSTEM</sub></b> | MHz  |
| f <sub>SCL</sub>    | SCL clock frequency                                    |                                     | 3 V             | 0   |     | 400                       | kHz  |
|                     |                                                        | f <sub>SCL</sub> ≤ 100 kHz          | 2.1/            | 4.0 |     |                           |      |
| t <sub>HD,STA</sub> | Hold time (repeated) START                             | f <sub>SCL</sub> > 100 kHz          | 3 V             | 0.6 |     |                           | μs   |
|                     |                                                        | f <sub>SCL</sub> ≤ 100 kHz          | 3 V             | 4.7 |     |                           |      |
| t <sub>SU,STA</sub> | Setup time for a repeated START                        | f <sub>SCL</sub> > 100 kHz          |                 | 0.6 |     |                           | μs   |
| t <sub>HD,DAT</sub> | Data hold time                                         |                                     | 3 V             | 0   |     |                           | ns   |
| t <sub>SU,DAT</sub> | Data setup time                                        |                                     | 3 V             | 250 |     |                           | ns   |
| t <sub>SU,STO</sub> | Setup time for STOP                                    |                                     | 3 V             | 4.0 |     |                           | μs   |
| t <sub>SP</sub>     | Pulse duration of spikes suppressed<br>by input filter |                                     | 3 V             | 50  | 100 | 600                       | ns   |



Figure 26. I2C Mode Timing

## Comparator\_A+

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                       | PARAMETER                                          | TEST CONDITIONS                                                                 | V <sub>cc</sub> | MIN TYP | MAX                | UNIT |
|---------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------|-----------------|---------|--------------------|------|
| I <sub>(DD)</sub>                     | See <sup>(1)</sup>                                 | CAON = 1, CARSEL = 0, CAREF = 0                                                 | 3 V             | 45      |                    | μA   |
| l <sub>(Refladder/</sub><br>RefDiode) |                                                    | CAON = 1, CARSEL = 0,<br>CAREF = 1, 2, or 3,<br>No load at CA0 and CA1          | 3 V             | 45      |                    | μA   |
| V <sub>(IC)</sub>                     | Common-mode input voltage                          | CAON = 1                                                                        | 3 V             | 0       | V <sub>CC</sub> -1 | V    |
| V <sub>(Ref025)</sub>                 | (Voltage at 0.25 $\rm V_{CC}$ node) / $\rm V_{CC}$ | PCA0 = 1, CARSEL = 1, CAREF = 1,<br>No load at CA0 and CA1                      | 3 V             | 0.24    |                    |      |
| V <sub>(Ref050)</sub>                 | (Voltage at 0.5 $V_{CC}$ node) / $V_{CC}$          | PCA0 = 1, CARSEL = 1, CAREF = 2,<br>No load at CA0 and CA1                      | 3 V             | 0.48    |                    |      |
| V <sub>(RefVT)</sub>                  | See Figure 27 and Figure 28                        | PCA0 = 1, CARSEL = 1, CAREF = 3,<br>No load at CA0 and CA1, $T_A = 85^{\circ}C$ | 3 V             | 490     |                    | mV   |
| V <sub>(offset)</sub>                 | Offset voltage <sup>(2)</sup>                      |                                                                                 | 3 V             | ±10     |                    | mV   |
| V <sub>hys</sub>                      | Input hysteresis                                   | CAON = 1                                                                        | 3 V             | 0.7     |                    | mV   |
| •                                     | Response time                                      | $T_A = 25^{\circ}C$ , Overdrive 10 mV,<br>Without filter: CAF = 0               | - 3 V           | 120     |                    | ns   |
| t <sub>(response)</sub>               | (low-to-high and high-to-low)                      | $T_A = 25^{\circ}C$ , Overdrive 10 mV,<br>With filter: CAF = 1                  | зv              | 1.5     |                    | μs   |

(1)

The leakage current for the Comparator\_A+ terminals is identical to I<sub>lkg(Px.y)</sub> specification. The input offset voltage can be cancelled by using the CAEX bit to invert the Comparator\_A+ inputs on successive measurements. The (2) two successive measurements are then summed together.

Copyright © 2013, Texas Instruments Incorporated







#### 10-Bit ADC, Power Supply and Input Range Conditions

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)<sup>(1)</sup>

|                     | PARAMETER                                                             | TEST CONDITIONS                                                                         | T <sub>A</sub> | V <sub>cc</sub> | MIN | TYP  | MAX             | UNIT |
|---------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|----------------|-----------------|-----|------|-----------------|------|
| V <sub>CC</sub>     | Analog supply voltage                                                 | $V_{SS} = 0 V$                                                                          |                |                 | 2.2 |      | 3.6             | V    |
| V <sub>Ax</sub>     | Analog input voltage <sup>(2)</sup>                                   | All Ax terminals, Analog inputs selected in ADC10AE register                            |                | 3 V             | 0   |      | V <sub>CC</sub> | V    |
| I <sub>ADC10</sub>  | ADC10 supply current <sup>(3)</sup>                                   |                                                                                         | 25°C           | 3 V             |     | 0.6  |                 | mA   |
|                     | Reference supply current,                                             | $f_{ADC10CLK} = 5.0 \text{ MHz},$<br>ADC10ON = 0, REF2_5V = 0,<br>REFON = 1, REFOUT = 0 | 25%0           | 2.1/            |     | 0.25 |                 | ~ ^  |
| I <sub>REF+</sub>   | Reference supply current,<br>reference buffer disabled <sup>(4)</sup> | $f_{ADC10CLK} = 5.0 \text{ MHz},$<br>ADC10ON = 0, REF2_5V = 1,<br>REFON = 1, REFOUT = 0 | 25°C           | 3 V             |     | 0.25 |                 | mA   |
| I <sub>REFB,0</sub> | Reference buffer supply current with ADC10SR $= 0^{(4)}$              |                                                                                         | 25°C           | 3 V             |     | 1.1  |                 | mA   |
| I <sub>REFB,1</sub> | Reference buffer supply current with ADC10SR = $1^{(4)}$              |                                                                                         | 25°C           | 3 V             |     | 0.5  |                 | mA   |
| CI                  | Input capacitance                                                     | Only one terminal Ax can be selected at one time                                        | 25°C           | 3 V             |     |      | 27              | pF   |
| RI                  | Input MUX ON resistance                                               | $0 V \le V_{Ax} \le V_{CC}$                                                             | 25°C           | 3 V             |     | 1000 |                 | Ω    |

The leakage current is defined in the leakage current table with Px.y/Ax parameter. (1)

The analog input voltage range must be within the selected reference voltage range  $V_{R+}$  to  $V_{R-}$  for valid conversion results. (2)

The internal reference supply current is not included in current consumption parameter  $I_{ADC10}$ . The internal reference current is supplied via terminal V<sub>CC</sub>. Consumption is independent of the ADC10ON control bit, unless a conversion is active. The REFON bit enables the built-in reference to settle before starting an A/D conversion. (3) (4)



#### 10-Bit ADC, Built-In Voltage Reference

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                       | TEST CONDITIONS                                                                                                                                      | V <sub>cc</sub> | MIN  | TYP | MAX  | UNIT       |
|-----------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-----|------|------------|
| V                     | Positive built-in reference                                     | $I_{VREF+} \le 1 \text{ mA}, \text{REF2}_5\text{V} = 0$                                                                                              |                 | 2.2  |     |      | V          |
| V <sub>CC,REF+</sub>  | analog supply voltage range                                     | $I_{VREF+} \le 1 \text{ mA}, \text{REF2}_5\text{V} = 1$                                                                                              |                 | 2.9  |     |      | v          |
| M                     | Positive built-in reference                                     | $I_{VREF+} \le I_{VREF+}$ max, REF2_5V = 0                                                                                                           | - 3 V           | 1.41 | 1.5 | 1.59 | V          |
| V <sub>REF+</sub>     | voltage                                                         | $I_{VREF+} \le I_{VREF+}$ max, REF2_5V = 1                                                                                                           | 3 V             | 2.35 | 2.5 | 2.65 | V          |
| I <sub>LD,VREF+</sub> | Maximum VREF+ load<br>current                                   |                                                                                                                                                      | 3 V             |      |     | ±1   | mA         |
|                       |                                                                 | $I_{VREF+} = 500 \ \mu A \pm 100 \ \mu A$ ,<br>Analog input voltage $V_{Ax} \approx 0.75 \ V$ ,<br>REF2_5V = 0                                       | - 3 V           |      |     | LSB  |            |
|                       | VREF+ load regulation                                           | $I_{VREF+} = 500 \ \mu A \pm 100 \ \mu A$ ,<br>Analog input voltage $V_{Ax} \approx 1.25 \ V$ ,<br>REF2_5V = 1                                       | 30              |      | ±2  |      | _          |
|                       | VREF+ load regulation response time                             | $I_{VREF+} = 100 \ \mu A \rightarrow 900 \ \mu A,$<br>$V_{Ax} \approx 0.5 \ x \ VREF+,$<br>Error of conversion result $\leq 1 \ LSB,$<br>ADC10SR = 0 | 3 V             |      |     | 400  | ns         |
| C <sub>VREF+</sub>    | Maximum capacitance at<br>VREF+ pin                             | $I_{VREF+} \le \pm 1$ mA, REFON = 1, REFOUT = 1                                                                                                      | 3 V             |      |     | 100  | pF         |
| TC <sub>REF+</sub>    | Temperature coefficient <sup>(1)</sup>                          | $I_{VREF+} = const with 0 mA \le I_{VREF+} \le 1 mA$                                                                                                 | 3 V             |      |     | ±100 | ppm/<br>°C |
| t <sub>REFON</sub>    | Settling time of internal<br>reference voltage to 99.9%<br>VREF | $I_{VREF+} = 0.5 \text{ mA}, \text{REF2}_5\text{V} = 0, \text{REFON} = 0 \rightarrow 1$                                                              | 3.6 V           |      |     | 30   | μs         |
| t <sub>REFBURST</sub> | Settling time of reference buffer to 99.9% VREF                 | I <sub>VREF+</sub> = 0.5 mA,<br>REF2_5V = 1, REFON = 1,<br>REFBURST = 1, ADC10SR = 0                                                                 | 3 V             |      |     | 2    | μs         |

(1) Calculated using the box method: (MAX(-40 to 85°C) - MIN(-40 to 85°C)) / MIN(-40 to 85°C) / (85°C - (-40°C))

Submit Documentation Feedback 39



#### **10-Bit ADC, External Reference**<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                                                                   | TEST CONDITIONS                                                                              | V <sub>cc</sub> | MIN | TYP | MAX             | UNIT |
|---------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|-----|-----|-----------------|------|
|                     | Positive external reference input                                                           | VEREF+ > VEREF–,<br>SREF1 = 1, SREF0 = 0                                                     |                 | 1.4 |     | V <sub>CC</sub> | M    |
| VEREF+              | voltage range <sup>(2)</sup>                                                                | VEREF- $\leq$ VEREF+ $\leq$ V <sub>CC</sub> - 0.15 V,<br>SREF1 = 1, SREF0 = 1 <sup>(3)</sup> |                 | 1.4 |     | 3               | V    |
| VEREF-              | Negative external reference input voltage range <sup>(4)</sup>                              | VEREF+ > VEREF-                                                                              |                 | 0   |     | 1.2             | V    |
| ΔVEREF              | Differential external reference<br>input voltage range,<br>$\Delta$ VEREF = VEREF+ – VEREF– | VEREF+ > VEREF- <sup>(5)</sup>                                                               |                 | 1.4 |     | V <sub>CC</sub> | V    |
| 1                   |                                                                                             | $0 V \le VEREF + \le V_{CC}$ ,<br>SREF1 = 1, SREF0 = 0                                       | 3 V             | ±1  |     |                 |      |
| IVEREF+             | Static input current into VEREF+                                                            | $0 V \le VEREF + \le V_{CC} - 0.15 V \le 3 V$ ,<br>SREF1 = 1, SREF0 = 1 <sup>(3)</sup>       | 3 V             |     | 0   |                 | μA   |
| I <sub>VEREF-</sub> | Static input current into VEREF-                                                            | $0 V \leq VEREF - \leq V_{CC}$                                                               | 3 V             |     | ±1  |                 | μA   |

(1) The external reference is used during conversion to charge and discharge the capacitance array. The input capacitance, C<sub>1</sub>, is also the dynamic load for an external reference during conversion. The dynamic impedance of the reference supply should follow the recommendations on analog-source impedance to allow the charge to settle for 10-bit accuracy.

(2) The accuracy limits the minimum positive external reference voltage. Lower reference voltage levels may be applied with reduced accuracy requirements.

(3) Under this condition the external reference is internally buffered. The reference buffer is active and requires the reference buffer supply current I<sub>REFB</sub>. The current consumption can be limited to the sample and conversion period with REBURST = 1.

(4) The accuracy limits the maximum negative external reference voltage. Higher reference voltage levels may be applied with reduced accuracy requirements.

(5) The accuracy limits the minimum external differential reference voltage. Lower differential reference voltage levels may be applied with reduced accuracy requirements.

#### **10-Bit ADC, Timing Parameters**

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                                      | PARAMETER                              | TEST CONDITION                                                   | ONS         | V <sub>cc</sub> | MIN                                           | TYP | MAX  | UNIT  |
|--------------------------------------|----------------------------------------|------------------------------------------------------------------|-------------|-----------------|-----------------------------------------------|-----|------|-------|
| 4                                    | ADC10 input clock                      | For specified performance of                                     | ADC10SR = 0 | 3 V             | 0.45                                          |     | 6.3  | MHz   |
| TADC10CLK frequency ADC10 lin        |                                        | ADC10 linearity parameters                                       | ADC10SR = 1 | 3 V             | 0.45                                          |     | 1.5  | IVIHZ |
| f <sub>ADC10OSC</sub>                | ADC10 built-in oscillator<br>frequency | ADC10DIVx = 0, ADC10SSELx<br>$f_{ADC10CLK} = f_{ADC10OSC}$       | 3 V         | 3.7             |                                               | 6.3 | MHz  |       |
|                                      |                                        | ADC10 built-in oscillator, ADC1<br>$f_{ADC10CLK} = f_{ADC10OSC}$ | 0SSELx = 0, | 3 V             | 2.06                                          |     | 3.51 |       |
| t <sub>CONVERT</sub> Conversion time |                                        | $f_{ADC10CLK}$ from ACLK, MCLK, or SMCLK:<br>ADC10SSELx $\neq 0$ |             |                 | 13 ×<br>ADC10DIV ×<br>1/f <sub>ADC10CLK</sub> |     | μs   |       |
| t <sub>ADC10ON</sub>                 | Turn-on settling time of the ADC       | (1)                                                              |             |                 |                                               |     | 100  | ns    |

The condition is that the error in a conversion started after t<sub>ADC10ON</sub> is less than ±0.5 LSB. The reference and input signal are already settled.

#### **10-Bit ADC, Linearity Parameters**<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                | PARAMETER                    | TEST CONDITIONS                     | V <sub>cc</sub> | MIN | TYP  | MAX | UNIT |
|----------------|------------------------------|-------------------------------------|-----------------|-----|------|-----|------|
| E              | Integral linearity error     |                                     | 3 V             |     |      | ±1  | LSB  |
| $E_D$          | Differential linearity error |                                     | 3 V             |     |      | ±1  | LSB  |
| Eo             | Offset error                 | Source impedance $R_S < 100 \Omega$ | 3 V             |     |      | ±1  | LSB  |
| $E_G$          | Gain error                   |                                     | 3 V             |     | ±1.1 | ±2  | LSB  |
| E <sub>T</sub> | Total unadjusted error       |                                     | 3 V             |     | ±2   | ±5  | LSB  |

(1) The reference buffer's offset adds to the gain, and offset, and total unadjusted error.



#### 10-Bit ADC, Temperature Sensor and Built-In V<sub>MID</sub>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                             | PARAMETER                                                     | TEST CONDITIONS                                                             | V <sub>cc</sub> | MIN TYP | MAX | UNIT  |
|-----------------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------|-----------------|---------|-----|-------|
| ISENSOR                     | Temperature sensor supply current <sup>(1)</sup>              | $\begin{array}{l} REFON = 0, \ INCHx = 0Ah, \\ T_A = 25^\circC \end{array}$ | 3 V             | 60      |     | μA    |
| TC <sub>SENSOR</sub>        |                                                               | ADC10ON = 1, $INCHx = 0Ah$ <sup>(2)</sup>                                   | 3 V             | 3.55    |     | mV/°C |
| t <sub>Sensor(sample)</sub> | Sample time required if channel 10 is selected <sup>(3)</sup> | ADC10ON = 1, INCHx = 0Ah,<br>Error of conversion result $\leq$ 1 LSB        | 3 V             | 30      |     | μs    |
| I <sub>VMID</sub>           | Current into divider at channel 11                            | ADC10ON = 1, INCHx = 0Bh                                                    | 3 V             |         | (4) | μA    |
| V <sub>MID</sub>            | V <sub>CC</sub> divider at channel 11                         | ADC10ON = 1, INCHx = 0Bh,<br>$V_{MID} \approx 0.5 \times V_{CC}$            | 3 V             | 1.5     |     | V     |
| t <sub>VMID(sample)</sub>   | Sample time required if channel 11 is selected <sup>(5)</sup> | ADC10ON = 1, INCHx = 0Bh,<br>Error of conversion result $\leq$ 1 LSB        | 3 V             | 1220    |     | ns    |

(1) The sensor current I<sub>SENSOR</sub> is consumed if (ADC10ON = 1 and REFON = 1) or (ADC10ON = 1 and INCH = 0Ah and sample signal is high). When REFON = 1, I<sub>SENSOR</sub> is included in I<sub>REF+</sub>. When REFON = 0, I<sub>SENSOR</sub> applies during conversion of the temperature sensor input (INCH = 0Ah).

(2) The following formula can be used to calculate the temperature sensor output voltage:

V<sub>Sensor,typ</sub> = TC<sub>Sensor</sub> (273 + T [°C]) + V<sub>Offset,sensor</sub> [mV] or

 $V_{Sensor,typ} = TC_{Sensor} T [^{\circ}C] + V_{Sensor}(T_A = 0^{\circ}C) [mV]$ The typical equivalent impedance of the sensor is 51 k $\Omega$ . The sample time required includes the sensor-on time t<sub>SENSOR(on)</sub>. (3)

No additional current is needed. The V<sub>MID</sub> is used during sampling. (4)

(5) The on-time t<sub>VMID(on)</sub> is included in the sampling time t<sub>VMID(sample)</sub>; no additional on time is needed.

#### Flash Memory

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                            | PARAMETER                                           | TEST<br>CONDITIONS  | V <sub>cc</sub> | MIN             | ТҮР             | МАХ | UNIT             |
|----------------------------|-----------------------------------------------------|---------------------|-----------------|-----------------|-----------------|-----|------------------|
| V <sub>CC(PGM/ERASE)</sub> | Program or erase supply voltage                     |                     |                 | 2.2             |                 | 3.6 | V                |
| f <sub>FTG</sub>           | Flash timing generator frequency                    |                     |                 | 257             |                 | 476 | kHz              |
| I <sub>PGM</sub>           | Supply current from V <sub>CC</sub> during program  |                     | 2.2 V, 3.6 V    |                 | 1               | 5   | mA               |
| I <sub>ERASE</sub>         | Supply current from V <sub>CC</sub> during erase    |                     | 2.2 V, 3.6 V    |                 | 1               | 7   | mA               |
| t <sub>CPT</sub>           | Cumulative program time <sup>(1)</sup>              |                     | 2.2 V, 3.6 V    |                 |                 | 10  | ms               |
| t <sub>CMErase</sub>       | Cumulative mass erase time                          |                     | 2.2 V, 3.6 V    | 20              |                 |     | ms               |
|                            | Program and erase endurance                         |                     |                 | 10 <sup>4</sup> | 10 <sup>5</sup> |     | cycles           |
| t <sub>Retention</sub>     | Data retention duration                             | $T_J = 25^{\circ}C$ |                 | 100             |                 |     | years            |
| t <sub>Word</sub>          | Word or byte program time                           | See (2)             |                 |                 | 30              |     | t <sub>FTG</sub> |
| t <sub>Block, 0</sub>      | Block program time for first byte or word           | See (2)             |                 |                 | 25              |     | t <sub>FTG</sub> |
| t <sub>Block, 1-63</sub>   | Block program time for each additional byte or word | See (2)             |                 |                 | 18              |     | t <sub>FTG</sub> |
| t <sub>Block, End</sub>    | Block program end-sequence wait time                | See (2)             |                 |                 | 6               |     | t <sub>FTG</sub> |
| t <sub>Mass Erase</sub>    | Mass erase time                                     | See (2)             |                 |                 | 10593           |     | t <sub>FTG</sub> |
| t <sub>Seg Erase</sub>     | Segment erase time                                  | See (2)             |                 |                 | 4819            |     | t <sub>FTG</sub> |

(1) The cumulative program time must not be exceeded when writing to a 64-byte flash block. This parameter applies to all programming methods: individual word write, individual byte write, and block write modes.

These values are hardwired into the Flash Controller's state machine (t<sub>FTG</sub> = 1/f<sub>FTG</sub>). (2)

### MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013



www.ti.com

#### RAM

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                   | TEST CONDITIONS | MIN MAX | UNIT |
|---------------------|---------------------------------------------|-----------------|---------|------|
| V <sub>(RAMh)</sub> | RAM retention supply voltage <sup>(1)</sup> | CPU halted      | 1.6     | V    |

(1) This parameter defines the minimum supply voltage V<sub>CC</sub> when the data in RAM remains unchanged. No program execution should happen during this supply voltage condition.

### JTAG and Spy-Bi-Wire Interface

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                       | PARAMETER                                                                      | V <sub>cc</sub> | MIN   | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------|-----------------|-------|-----|-----|------|
| f <sub>SBW</sub>      | Spy-Bi-Wire input frequency                                                    | 2.2 V           | 0     |     | 20  | MHz  |
| t <sub>SBW,Low</sub>  | Spy-Bi-Wire low clock pulse duration                                           | 2.2 V           | 0.025 |     | 15  | μs   |
| t <sub>SBW,En</sub>   | Spy-Bi-Wire enable time (TEST high to acceptance of first clock $edge^{(1)}$ ) | 2.2 V           |       |     | 1   | μs   |
| t <sub>SBW,Ret</sub>  | Spy-Bi-Wire return to normal operation time                                    | 2.2 V           | 15    |     | 100 | μs   |
| f <sub>тск</sub>      | TCK input frequency <sup>(2)</sup>                                             | 2.2 V           | 0     |     | 5   | MHz  |
| R <sub>Internal</sub> | Internal pulldown resistance on TEST                                           | 2.2 V           | 25    | 60  | 90  | kΩ   |

(1) Tools accessing the Spy-Bi-Wire interface need to wait for the maximum t<sub>SBW,En</sub> time after pulling the TEST/SBWTCK pin high before applying the first SBWTCK clock edge.

(2) f<sub>TCK</sub> may be restricted to meet the timing requirements of the module selected.

### JTAG Fuse<sup>(1)</sup>

over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                     | PARAMETER                                 | TEST CONDITIONS     | MIN | MAX | UNIT |
|---------------------|-------------------------------------------|---------------------|-----|-----|------|
| V <sub>CC(FB)</sub> | Supply voltage during fuse-blow condition | $T_A = 25^{\circ}C$ | 2.5 |     | V    |
| V <sub>FB</sub>     | Voltage level on TEST for fuse blow       |                     | 6   | 7   | V    |
| I <sub>FB</sub>     | Supply current into TEST during fuse blow |                     |     | 100 | mA   |
| t <sub>FB</sub>     | Time to blow fuse                         |                     |     | 1   | ms   |

(1) Once the fuse is blown, no further access to the JTAG/Test, Spy-Bi-Wire, and emulation feature is possible, and JTAG is switched to bypass mode.



#### PORT SCHEMATICS



#### Port P1 Pin Schematic: P1.0 to P1.3, Input/Output With Schmitt Trigger

# MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013



www.ti.com

|                 |   | FUNCTION           | CO         | NTROL BITS / SIGNA | LS <sup>(1)</sup> |
|-----------------|---|--------------------|------------|--------------------|-------------------|
| PIN NAME (P1.x) | x | FUNCTION           | P1DIR.x    | P1SEL.x            | P1SEL2.x          |
| P1.0/           |   | P1.x (I/O)         | I: 0; O: 1 | 0                  | 0                 |
| TA0CLK/         | _ | TA0.TACLK          | 0          | 1                  | 0                 |
| ADC10CLK        | 0 | ACLK               | 1          | 1                  | 0                 |
| Pin Osc         |   | Capacitive sensing | Х          | 0                  | 1                 |
| P1.1/           |   | P1.x (I/O)         | I: 0; O: 1 | 0                  | 0                 |
| TA0.0/          | 4 | Timer0_A3.CCI0A    | 0          | 1                  | 0                 |
|                 | 1 | Timer0_A3.TA0      | 1          | 1                  | 0                 |
| Pin Osc         |   | Capacitive sensing | Х          | 0                  | 1                 |
| P1.2/           |   | P1.x (I/O)         | I: 0; O: 1 | 0                  | 0                 |
| TA0.1/          | ~ | Timer0_A3.CCI1A    | 0          | 1                  | 0                 |
|                 | 2 | Timer0_A3.TA1      | 1          | 1                  | 0                 |
| Pin Osc         |   | Capacitive sensing | Х          | 0                  | 1                 |
| P1.3/           |   | P1.x (I/O)         | I: 0; O: 1 | 0                  | 0                 |
| TA0.2/          |   | Timer0_A3.CCI2A    | 0          | 1                  | 0                 |
|                 | 3 | Timer0_A3.TA2      | 1          | 1                  | 0                 |
| Pin Osc         |   | Capacitive sensing | Х          | 0                  | 1                 |

#### Table 17. Port P1 (P1.0 to P1.3) Pin Functions

(1) X = don't care

44 Submit Documentation Feedback

Copyright © 2013, Texas Instruments Incorporated



#### Port P1 Pin Schematic: P1.4 to P1.7, Input/Output With Schmitt Trigger



\* Note: MSP430G2x53 devices only. MSP430G2x13 devices have no ADC10.

Submit Documentation Feedback 45

# MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013

#### TEXAS INSTRUMENTS

www.ti.com

|                 |   |                    |            | CONTROL BIT | S / SIGNALS <sup>(1)</sup> |           |
|-----------------|---|--------------------|------------|-------------|----------------------------|-----------|
| PIN NAME (P1.x) | х | FUNCTION           | P1DIR.x    | P1SEL.x     | P1SEL2.x                   | JTAG Mode |
| P1.4/           |   | P1.x (I/O)         | I: 0; O: 1 | 0           | 0                          | 0         |
| SMCLK/          | 4 | SMCLK              | 1          | 1           | 0                          | 0         |
| TCK/            | 4 | ТСК                | Х          | Х           | Х                          | 1         |
| Pin Osc         |   | Capacitive sensing | Х          | 0           | 1                          | 0         |
| P1.5/           |   | P1.x (I/O)         | I: 0; O: 1 | 0           | 0                          | 0         |
| TA0.0/          | 5 | Timer0_A3.TA0      | 1          | 1           | 0                          | 0         |
| TMS/            | Э | TMS                | Х          | Х           | Х                          | 1         |
| Pin Osc         |   | Capacitive sensing | Х          | 0           | 1                          | 0         |
| P1.6/           |   | P1.x (I/O)         | I: 0; O: 1 | 0           | 0                          | 0         |
| TA0.1/          |   | Timer0_A3.TA1      | 1          | 1           | 0                          | 0         |
| TDI/            | 6 | TDI                | Х          | Х           | Х                          | 1         |
| TCLK/           |   | TCLK               | Х          | Х           | Х                          | 1         |
| Pin Osc         |   | Capacitive sensing | Х          | 0           | 1                          | 0         |
| P1.7/           |   | P1.x (I/O)         | I: 0; O: 1 | 0           | 0                          | 0         |
| TA0.2/          |   | Timer0_A3.TA2      | 1          | 1           | 0                          | 0         |
| TDO/            | 7 | TDO                | Х          | Х           | Х                          | 1         |
| TDI/            |   | TDI                | Х          | Х           | Х                          | 1         |
| Pin Osc         |   | Capacitive sensing | Х          | 0           | 1                          | 0         |

Table 18. Port P1 (P1.4 to P1.7) Pin Functions

(1) X = don't care



#### To ADC10 -INCHx = y ■ ADC10AE0.y PxSEL2.y PxSEL.y PxDIR.y 0.2 Direction 0: Input 1: Output PxSEL2.y ∎ PxSEL.y PxREN.y ■ 0 1 1 0 PxSEL2.y PxSEL.y DVSS Ē 0 0<u>1</u> DVCC 1 PxOUT.y Õ Ş From Module 1 2 Bus P2.0/TA0CLK/ACLK/A0 3 0 P2.1/TA0INCLK/SMCLK/A1 Keeper ΕŃ P2.2/TA0.0/A2 TAx.y TAxCLK PxIN.y EN To Module $\triangleleft$ D PxIE.y ΕN PxIRQ.y Q Set PxIFG.y PxSEL.y Interrupt Edge PxIES.y Select

#### Port P2 Pin Schematic: P2.0 to P2.5, Input/Output With Schmitt Trigger

Submit Documentation Feedback 47

MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013



www.ti.com



Copyright © 2013, Texas Instruments Incorporated



MSP430G2955 MSP430G2855 MSP430G2755 SLAS800 – MARCH 2013

www.ti.com



Submit Documentation Feedback 49







Copyright © 2013, Texas Instruments Incorporated



### MSP430G2955 MSP430G2855 MSP430G2755 SLAS800 – MARCH 2013

| Table 19. Port P2 | (P2.0 to P2.5 | ) Pin Functions |
|-------------------|---------------|-----------------|
|                   | (             | /               |

|                 |   |                                        | CONTROL BITS / SIGNALS <sup>(1)</sup> |         |          |                       |  |  |  |
|-----------------|---|----------------------------------------|---------------------------------------|---------|----------|-----------------------|--|--|--|
| PIN NAME (P2.x) | x | FUNCTION                               | P2DIR.x                               | P2SEL.x | P2SEL2.x | ADC10AE.y<br>INCH.y=1 |  |  |  |
| P2.0/           |   | P2.x (I/O)                             | l: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |
| TA1CLK/         |   | Timer1_A3.TACLK                        | 0                                     | 1       | 0        | 0                     |  |  |  |
| ACLK/           | 0 | ACLK output                            | 1                                     | 1       | 0        | 0                     |  |  |  |
| A0/             |   | A0                                     | Х                                     | Х       | Х        | 1 (y = 0)             |  |  |  |
| Pin Osc         |   | Capacitive sensing                     | Х                                     | 0       | 1        | 0                     |  |  |  |
| P2.1/           |   | P2.x (I/O)                             | I: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |
| TA0INCLK/       |   | Timer0_A3.TAINCLK                      | 0                                     | 1       | 0        | 0                     |  |  |  |
| SMCLK/          | 1 | SMCLK output                           | 1                                     | 1       | 0        | 0                     |  |  |  |
| A1/             |   | A1                                     | Х                                     | Х       | Х        | 1 (y = 1)             |  |  |  |
| Pin Osc         |   | Capacitive sensing                     | Х                                     | 0       | 1        | 0                     |  |  |  |
| P2.2/           |   | P2.x (I/O)                             | I: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |
| TA0.0/          |   | Timer0_A3.CCI0B                        | 0                                     | 1       | 0        | 0                     |  |  |  |
|                 | 2 | Timer0_A3.TA0                          | 1                                     | 1       | 0        | 0                     |  |  |  |
| A2/             |   | A2                                     | Х                                     | Х       | Х        | 1 (y = 2)             |  |  |  |
| Pin Osc         |   | Capacitive sensing                     | Х                                     | 0       | 1        | 0                     |  |  |  |
| P2.3/           |   | P2.x (I/O)                             | I: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |
| TA0.1/          |   | Timer0_A3.CCI1B                        | 0                                     | 1       | 0        | 0                     |  |  |  |
|                 |   | Timer0_A3.TA1                          | 1                                     | 1       | 0        | 0                     |  |  |  |
| A3/             | 3 | A3                                     | Х                                     | Х       | Х        | 1 (y = 3)             |  |  |  |
| VREF-/          |   | VREF-                                  | Х                                     | Х       | Х        | 1                     |  |  |  |
| VEREF-/         |   | VEREF-                                 | Х                                     | Х       | Х        | 1                     |  |  |  |
| Pin Osc         |   | Capacitive sensing                     | Х                                     | 0       | 1        | 0                     |  |  |  |
| P2.4/           |   | P2.x (I/O)                             | I: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |
| TA0.2/          |   | Timer0_A3.CCI2B                        | 0                                     | 1       | 0        | 0                     |  |  |  |
|                 |   | Timer0_A3.TA2                          | 1                                     | 1       | 0        | 0                     |  |  |  |
| A4/             | 4 | A4                                     | Х                                     | Х       | Х        | 1 (y = 4)             |  |  |  |
| VREF+/          |   | VREF+                                  | Х                                     | Х       | Х        | 1                     |  |  |  |
| VEREF+/         |   | VEREF+                                 | Х                                     | Х       | Х        | 1                     |  |  |  |
| Pin Osc         |   | Capacitive sensing                     | Х                                     | 0       | 1        | 0                     |  |  |  |
| P2.5/           |   | P2.x (I/O)                             | l: 0; 0: 1                            | 0       | 0        | 0                     |  |  |  |
| TA1.0/          |   | Timer1_A3.CCI0A                        | 0                                     | 1       | 0        | 0                     |  |  |  |
|                 | 5 | Timer1_A3.TA0                          | 1                                     | 1       | 0        | 0                     |  |  |  |
| ROSC/           | 5 | ROSC (DCOR = 1 to enable its function) | Х                                     | х       | х        | 0                     |  |  |  |
| Pin Osc         |   | Capacitive sensing                     | Х                                     | 0       | 1        | 0                     |  |  |  |

(1) X = don't care

MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013



www.ti.com







#### Table 20. Port P2 (P2.6) Pin Functions

| PIN NAME (P2.x) |   |                    | CONTROL BITS / SIGNALS <sup>(1)</sup> |                    |                      |  |  |  |
|-----------------|---|--------------------|---------------------------------------|--------------------|----------------------|--|--|--|
|                 | X | FUNCTION           | P2DIR.x                               | P2SEL.6<br>P2SEL.7 | P2SEL2.6<br>P2SEL2.7 |  |  |  |
| XIN/            |   | XIN                | 0                                     | 1<br>1             | 0<br>0               |  |  |  |
| P2.6/           | 6 | P2.x (I/O)         | l: 0; O: 1                            | 0<br>X             | 0<br>0               |  |  |  |
| Pin Osc         |   | Capacitive sensing | х                                     | 0<br>X             | 1<br>X               |  |  |  |

(1) X = don't care

MSP430G2955 MSP430G2855 MSP430G2755

SLAS800-MARCH 2013



www.ti.com







#### Table 21. Port P2 (P2.7) Pin Functions

| PIN NAME (P2.x) |   |                    | CONTROL BITS / SIGNALS <sup>(1)</sup> |                    |                      |  |  |  |  |
|-----------------|---|--------------------|---------------------------------------|--------------------|----------------------|--|--|--|--|
|                 | X | FUNCTION           | P2DIR.x                               | P2SEL.6<br>P2SEL.7 | P2SEL2.6<br>P2SEL2.7 |  |  |  |  |
| XOUT/           |   | XOUT               | 1                                     | 1<br>1             | 0<br>0               |  |  |  |  |
| P2.7/           | 7 | P2.x (I/O)         | l: 0; O: 1                            | 0<br>X             | 0<br>0               |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0<br>X             | 1<br>X               |  |  |  |  |

(1) X = don't care

### MSP430G2955 MSP430G2855 MSP430G2755 SLAS800-MARCH 2013



www.ti.com

#### Port P3 Pin Schematic: P3.0 to P3.7, Input/Output With Schmitt Trigger







Submit Documentation Feedback 57









### MSP430G2955 MSP430G2855 MSP430G2755 SLAS800 – MARCH 2013

|                 |   |                    | CONTROL BITS / SIGNALS <sup>(1)</sup> |         |          |                       |  |  |  |  |
|-----------------|---|--------------------|---------------------------------------|---------|----------|-----------------------|--|--|--|--|
| PIN NAME (P3.x) | x | FUNCTION           | P3DIR.x                               | P3SEL.x | P3SEL2.x | ADC10AE.y<br>INCH.y=1 |  |  |  |  |
| P3.0/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |  |
| JCB0STE/        |   | UCB0STE            | from USCI                             | 1       | 0        | 0                     |  |  |  |  |
| JCA0CLK/        | 0 | UCA0CLK            | from USCI                             | 1       | 0        | 0                     |  |  |  |  |
| 45/             |   | A5                 | Х                                     | Х       | Х        | 1 (y = 5)             |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | 0                     |  |  |  |  |
| P3.1/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | n/a                   |  |  |  |  |
| JCB0SIMO/       |   | UCB0SIMO           | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| JCB0SDA/        | 1 | UCB0SDA            | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | n/a                   |  |  |  |  |
| P3.2/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | n/a                   |  |  |  |  |
| JCB0SOMI/       | ~ | UCB0SOMI           | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| JCB0SCL/        | 2 | UCB0SCL            | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | n/a                   |  |  |  |  |
| P3.3/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | n/a                   |  |  |  |  |
| JCB0CLK/        | _ | UCB0CLK            | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| JCA0STE/        | 3 | UCA0STE            | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | n/a                   |  |  |  |  |
| P3.4/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | n/a                   |  |  |  |  |
| JCA0TXD/        |   | UCA0TXD            | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| JCA0SIMO/       | 4 | UCA0SIMO           | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | n/a                   |  |  |  |  |
| P3.5/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | n/a                   |  |  |  |  |
| JCA0RXD/        | _ | UCAORXD            | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| JCA0TXD/        | 5 | UCA0TXD            | from USCI                             | 1       | 0        | n/a                   |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | n/a                   |  |  |  |  |
| P3.6/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |  |
| ΓA1.1/          |   | Timer1_A3.CCI1A    | 0                                     | 1       | 0        | 0                     |  |  |  |  |
|                 | 6 | Timer1_A3.TA1      | 1                                     | 1       | 0        | 0                     |  |  |  |  |
| 46/             |   | A6                 | Х                                     | Х       | Х        | 1 (y = 6)             |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | 0                     |  |  |  |  |
| P3.7/           |   | P3.x (I/O)         | I: 0; O: 1                            | 0       | 0        | 0                     |  |  |  |  |
| TA1.2/          |   | Timer1_A3.CCI2A    | 0                                     | 1       | 0        | 0                     |  |  |  |  |
|                 | 7 | <br>Timer1_A3.TA2  | 1                                     | 1       | 0        | 0                     |  |  |  |  |
| 47/             |   | A7                 | Х                                     | Х       | Х        | 1 (y = 7)             |  |  |  |  |
| Pin Osc         |   | Capacitive sensing | Х                                     | 0       | 1        | 0                     |  |  |  |  |

(1) X = don't care

MSP430G2955 MSP430G2855 MSP430G2755 SLAS800-MARCH 2013



www.ti.com

#### Port P4 Pin Schematic: P4.0 to P4.7, Input/Output With Schmitt Trigger















MSP430G2955 MSP430G2855 MSP430G2755 SLAS800 – MARCH 2013

Table 23. Port P4 (P4.0 to P4.7) Pin Functions

| PIN NAME<br>(P4.x) |   |                    | ROL BITS / SIGI | SIGNALS <sup>(1)</sup> |          |                       |           |
|--------------------|---|--------------------|-----------------|------------------------|----------|-----------------------|-----------|
|                    | x | FUNCTION           | P4DIR.x         | P4SEL.x                | P4SEL2.x | ADC10AE.y<br>INCH.y=1 | CAPD.y    |
| P4.0/              |   | P4.x (I/O)         | l: 0; O: 1      | 0                      | 0        | n/a                   | 0         |
| TB0.0/             |   | Timer0_B3.CCI0A    | 0               | 1                      | 0        | n/a                   | 0         |
|                    | 0 | Timer0_B3.TA0      | 1               | 1                      | 0        | n/a                   | 0         |
| CA0/               |   | CA0                | Х               | Х                      | Х        | n/a                   | 1 (y = 0) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | n/a                   | 0         |
| P4.1/              |   | P4.x (I/O)         | l: 0; O: 1      | 0                      | 0        | n/a                   | 0         |
| TB0.1/             |   | Timer0_B3.CCI1A    | 0               | 1                      | 0        | n/a                   | 0         |
|                    | 1 | Timer0_B3.TA1      | 1               | 1                      | 0        | n/a                   | 0         |
| CA1/               |   | CA1                | Х               | Х                      | Х        | n/a                   | 1 (y = 1) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | n/a                   | 0         |
| P4.2/              |   | P4.x (I/O)         | l: 0; O: 1      | 0                      | 0        | n/a                   | 0         |
| TB0.2/             |   | Timer0_B3.CCI2A    | 0               | 1                      | 0        | n/a                   | 0         |
|                    | 2 | Timer0_B3.TA2      | 1               | 1                      | 0        | n/a                   | 0         |
| CA2/               |   | CA2                | Х               | х                      | Х        | n/a                   | 1 (y = 2) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | n/a                   | 0         |
| P4.3/              |   | P4.x (I/O)         | I: 0; O: 1      | 0                      | 0        | 0                     | 0         |
| TB0.0/             |   | Timer0_B3.CCI0A    | 0               | 1                      | 0        | 0                     | 0         |
|                    |   | Timer0_B3.TA0      | 1               | 1                      | 0        | 0                     | 0         |
| A12/               | 3 | A12                | Х               | Х                      | Х        | 1 (y =12)             | 0         |
| CA3/               |   | CA3                | Х               | Х                      | Х        | 0                     | 1 (y = 3) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | 0                     | 0         |
| P4.4/              |   | P4.x (I/O)         | l: 0; O: 1      | 0                      | 0        | 0                     | 0         |
| TB0.1/             |   | Timer0_B3.CCI1A    | 0               | 1                      | 0        | 0                     | 0         |
|                    |   | Timer0_B3.TA1      | 1               | 1                      | 0        | 0                     | 0         |
| A13/               | 4 | A13                | Х               | Х                      | Х        | 1 (y = 13)            | 0         |
| CA4/               |   | CA4                | Х               | Х                      | Х        | 0                     | 1 (y = 4) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | 0                     | 0         |
| P4.5/              |   | P4.x (I/O)         | l: 0; O: 1      | 0                      | 0        | 0                     | 0         |
| TB0.2/             |   | Timer0_B3.TB2      | 1               | 1                      | 0        | 0                     | 0         |
| A14/               | 5 | A14                | Х               | Х                      | Х        | 1 (y = 14)            | 0         |
| CA5/               |   | CA5                | Х               | Х                      | Х        | 0                     | 1 (y = 5) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | 0                     | 0         |
| P4.6/              |   | P4.x (I/O)         | l: 0; O: 1      | 0                      | 0        | 0                     | 0         |
| TB0OUTH/           |   | TBOUTH             | 0               | 1                      | 0        | 0                     | 0         |
| CAOUT/             | _ | CAOUT              | 1               | 1                      | 0        | 0                     | 0         |
| A15/               | 6 | A15                | Х               | х                      | Х        | 1 (y = 15)            | 0         |
| CA6/               |   | CA6                | Х               | х                      | Х        | 0                     | 1 (y = 6) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | 0                     | 0         |
| P4.7/              |   | P4.x (I/O)         | l: 0; O: 1      | 0                      | 0        | n/a                   | 0         |
| TB0CLK/            |   | Timer0_B3.TBCLK    | 0               | 1                      | 0        | n/a                   | 0         |
| CAOUT/             | 7 | CAOUT              | 1               | 1                      | 0        | n/a                   | 0         |
| CA7/               |   | CA7                | Х               | х                      | Х        | n/a                   | 1 (y = 7) |
| Pin Osc            |   | Capacitive sensing | Х               | 0                      | 1        | n/a                   | 0         |

(1) X = don't care

Copyright © 2013, Texas Instruments Incorporated

Submit Documentation Feedback 63



6-Nov-2017

# PACKAGING INFORMATION

| Orderable Device   | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|--------------------|--------|--------------|---------|------|---------|----------------------------|------------------|---------------------|--------------|----------------|---------|
|                    | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                 |              | (4/5)          |         |
| MSP430G2755IDA38   | ACTIVE | TSSOP        | DA      | 38   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | G2755          | Samples |
| MSP430G2755IDA38R  | ACTIVE | TSSOP        | DA      | 38   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | G2755          | Samples |
| MSP430G2755IRHA40R | ACTIVE | VQFN         | RHA     | 40   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | G2755          | Samples |
| MSP430G2755IRHA40T | ACTIVE | VQFN         | RHA     | 40   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | G2755          | Samples |
| MSP430G2855IDA38   | ACTIVE | TSSOP        | DA      | 38   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | G2855          | Samples |
| MSP430G2855IDA38R  | ACTIVE | TSSOP        | DA      | 38   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | G2855          | Samples |
| MSP430G2855IRHA40R | ACTIVE | VQFN         | RHA     | 40   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | G2855          | Samples |
| MSP430G2855IRHA40T | ACTIVE | VQFN         | RHA     | 40   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | G2855          | Samples |
| MSP430G2955IDA38   | ACTIVE | TSSOP        | DA      | 38   | 40      | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | G2955          | Samples |
| MSP430G2955IDA38R  | ACTIVE | TSSOP        | DA      | 38   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | G2955          | Samples |
| MSP430G2955IRHA40R | ACTIVE | VQFN         | RHA     | 40   | 2500    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | G2955          | Samples |
| MSP430G2955IRHA40T | ACTIVE | VQFN         | RHA     | 40   | 250     | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-3-260C-168 HR | -40 to 85    | G2955          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.



# PACKAGE OPTION ADDENDUM

6-Nov-2017

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| MSP430G2755IDA38R           | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430G2755IRHA40R          | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430G2755IRHA40T          | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430G2855IDA38R           | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430G2855IRHA40R          | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430G2855IRHA40T          | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430G2955IDA38R           | TSSOP           | DA                 | 38   | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| MSP430G2955IRHA40R          | VQFN            | RHA                | 40   | 2500 | 330.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |
| MSP430G2955IRHA40T          | VQFN            | RHA                | 40   | 250  | 180.0                    | 16.4                     | 6.3        | 6.3        | 1.1        | 12.0       | 16.0      | Q2               |

Texas Instruments

www.ti.com

# PACKAGE MATERIALS INFORMATION

13-Dec-2017



| *All dimensions are nominal |              |                 |      |      |             |            |             |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| MSP430G2755IDA38R           | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430G2755IRHA40R          | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430G2755IRHA40T          | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430G2855IDA38R           | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430G2855IRHA40R          | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430G2855IRHA40T          | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |
| MSP430G2955IDA38R           | TSSOP        | DA              | 38   | 2000 | 367.0       | 367.0      | 45.0        |
| MSP430G2955IRHA40R          | VQFN         | RHA             | 40   | 2500 | 367.0       | 367.0      | 38.0        |
| MSP430G2955IRHA40T          | VQFN         | RHA             | 40   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**



All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. Α.

- Β. This drawing is subject to change without notice.
- QFN (Quad Flatpack No-Lead) Package configuration. C.
- The package thermal pad must be soldered to the board for thermal and mechanical performance. D.
- See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. Ε.
- F. Package complies to JEDEC MO-220 variation VJJD-2.



# RHA (S-PVQFN-N40)

### PLASTIC QUAD FLATPACK NO-LEAD

#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout.



RHA (S-PVQFN-N40)

PLASTIC QUAD FLATPACK NO-LEAD



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



DA (R-PDSO-G\*\*) 38 PIN SHOWN

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.

🛆 Falls within JEDEC MO-153, except 30 pin body length.



# LAND PATTERN DATA



NOTES:

A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- D. Contact the board fabrication site for recommended soldermask tolerances.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated