











LMV7235, LMV7239

SNOS532O - SEPTEMBER 2000 - REVISED APRIL 2018

# LMV7235 and LMV7239 75-ns, Ultra Low Power, Low Voltage, Rail-to-Rail Input Comparator With Open-Drain and Push-Pull Output

#### **Features**

- $V_S = 5 \text{ V}, T_A = 25^{\circ}\text{C}$  (Typical Values Unless Otherwise Specified)
- Propagation Delay: 75 ns
- Low supply Current: 65 µA
- Rail-to-Rail Input
- Open Drain and Push-Pull Output
- Ideal for 2.7-V and 5-V, Single-Supply **Applications**
- Available in Space-Saving Packages:
  - 5-Pin SOT-23
  - 5-Pin SC70

#### 2 Applications

- Portable and Battery-Powered Systems
- Set Top Boxes
- High-Speed Differential Line Receiver
- Window Comparators
- Zero-Crossing Detectors
- **High-Speed Sampling Circuits**

#### 3 Description

The LMV7235 and LMV7239 are ultra low power, low voltage, 75-ns comparators. They are ensured to operate over the full supply voltage range of 2.7 V to 5.5 V. These devices achieve a 75-ns propagation delay while consuming only 65 µA of supply current at 5 V.

The LMV7235 and LMV7239 have a greater than railto-rail common-mode voltage range. The input common mode voltage range extends 200 mV below ground and 200 mV above supply, allowing both ground and supply sensing.

The LMV7235 features an open drain output. By connecting an external resistor, the output of the comparator can be used as a level shifter.

The LMV7239 features a push-pull output stage. This feature allows operation without the need of an external pullup resistor.

The LMV7235 and LMV7239 are available in the 5pin SC70 and 5-pin SOT-23 packages, which are ideal for systems where small size and low power is critical.

#### Device Information(1)

| PART NUMBER       | PACKAGES   | BODY SIZE (NOM)   |  |  |
|-------------------|------------|-------------------|--|--|
| LM\/7225 LM\/7220 | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |
| LMV7235, LMV7239  | SC70 (5)   | 2.00 mm × 1.25 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Supply Current vs. Supply Voltage



#### **Propagation Delay vs. Overdrive**





#### **Table of Contents**

| 1 | Features 1                            | 8  | Application and Implementation                      | . 15 |
|---|---------------------------------------|----|-----------------------------------------------------|------|
| 2 | Applications 1                        |    | 8.1 Application Information                         | 15   |
| 3 | Description 1                         |    | 8.2 Typical Applications                            | 15   |
| 4 | Revision History2                     | 9  | Power Supply Recommendations                        | . 18 |
| 5 | Pin Configuration and Functions 3     | 10 | Layout                                              | . 19 |
| 6 | Specifications4                       |    | 10.1 Layout Guidelines                              | 19   |
| • | 6.1 Absolute Maximum Ratings          |    | 10.2 Layout Example                                 | 19   |
|   | 6.2 ESD Ratings                       | 11 | Device and Documentation Support                    | . 20 |
|   | 6.3 Recommended Operating Conditions  |    | 11.1 Device Support                                 | 20   |
|   | 6.4 Thermal Information               |    | 11.2 Documentation Support                          | 20   |
|   | 6.5 Electrical Characteristics, 2.7 V |    | 11.3 Related Links                                  | 20   |
|   | 6.6 Electrical Characteristics, 5 V   |    | 11.4 Receiving Notification of Documentation Update | s 20 |
|   | 6.7 Typical Characteristics           |    | 11.5 Community Resources                            | 20   |
| 7 | Detailed Description 10               |    | 11.6 Trademarks                                     | 20   |
| - | 7.1 Overview                          |    | 11.7 Electrostatic Discharge Caution                | 20   |
|   | 7.2 Functional Block Diagram          |    | 11.8 Glossary                                       | 21   |
|   | 7.3 Feature Description               | 12 | Mechanical, Packaging, and Orderable Information    | 21   |
|   | 7.4 Device Functional Modes           |    | IIIOIIIIauoii                                       | . 2  |

#### 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | hanges from Revision N (April 2015) to Revision O                                                                                          | Page   |
|----|--------------------------------------------------------------------------------------------------------------------------------------------|--------|
| •  | Moved the LMV7239-Q1 automotive device to a standalone data sheet (SNOSD85)                                                                | 1      |
| •  | Added minimum values for the input offset voltage in the Electrical Characteristics, 2.7 V table                                           | 5      |
| •  | Changed the input offset voltage typical value at room temperature from 0.8 to ±0.8 in the <i>Electrical Characteristics</i> , 2.7 V table | 5      |
| •  | Added minimum values for the input offset voltage in the Electrical Characteristics, 5 V table                                             | 6      |
| •  | Changed the input offset voltage typical value at room temperature from 1 to ±1 in the <i>Electrical Characteristics</i> , 5 V table       | ,<br>6 |

#### Changes from Revision M (February 2013) to Revision N

Added, updated, or renamed the following sections: Device Information Table, Pin Configuration and Functions; Specifications. Detailed DescriptionLayout, Device and Documentation Support, Mechanical, Packaging, and 

Changes from Revision L (February 2013) to Revision M

**Page** 

Page

Submit Documentation Feedback

Copyright © 2000-2018, Texas Instruments Incorporated



# 5 Pin Configuration and Functions



**Pin Functions** 

|     | · iii i diiddiciic |     |                    |  |  |  |  |  |  |
|-----|--------------------|-----|--------------------|--|--|--|--|--|--|
| PIN |                    | 1/0 | DESCRIPTION        |  |  |  |  |  |  |
| NO. | NAME               | 1/0 | DESCRIPTION        |  |  |  |  |  |  |
| 1   | V <sub>OUT</sub>   | 0   | Output             |  |  |  |  |  |  |
| 2   | V-                 | Р   | Negative Supply    |  |  |  |  |  |  |
| 3   | IN+                | I   | Noninverting Input |  |  |  |  |  |  |
| 4   | IN-                | I   | Inverting Input    |  |  |  |  |  |  |
| 5   | V <sup>+</sup>     | Р   | Positive Supply    |  |  |  |  |  |  |



#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                                   | MIN | MAX                                            | UNIT |
|---------------------------------------------------|-----|------------------------------------------------|------|
| Differential Input Voltage                        |     | ± Supply Voltage                               | V    |
| Output Short Circuit Duration                     |     | See (2)                                        |      |
| Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) |     | 6                                              | V    |
| SOLDERING INFORMATION                             | ·   | <u>.</u>                                       |      |
| Infrared or Convection (20 sec)                   |     | 235                                            | °C   |
| Wave Soldering (10 sec)                           |     | 260 (lead temp)                                | °C   |
| Voltage at Input/Output Pins                      |     | (V <sup>+</sup> ) +0.3, (V <sup>−</sup> ) −0.3 | V    |
| Current at Input Pin (3)                          |     | ±10                                            | mA   |
| Storage Temperature, T <sub>stg</sub>             | -65 | 150                                            | °C   |
| Junction Temperature,T <sub>J</sub>               |     | 150                                            | °C   |

- (1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Applies to both single-supply and split-supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30mA over long term may adversely affect reliability.
- (3) Limiting input pin current is only necessary for input voltages that exceed absolute maximum input voltage ratings.

#### 6.2 ESD Ratings

|                    |                         |                                                        | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------|-------|------|
| V                  | Floatroatatia diaabaraa | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±1000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine model (MM)                                     | ±100  | V    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

#### 6.3 Recommended Operating Conditions

|                                                    | MIN | MAX | UNIT |
|----------------------------------------------------|-----|-----|------|
| Supply Voltages (V <sup>+</sup> - V <sup>-</sup> ) | 2.7 | 5.5 | V    |
| Temperature Range <sup>(1)</sup>                   | -40 | 85  | °C   |

<sup>(1)</sup> The maximum power dissipation is a function of  $T_{J(MAX)}$ ,  $\theta_{JA}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(MAX)} - T_A) / \theta_{JA}$ . All numbers apply for packages soldered directly onto a PCB.

#### 6.4 Thermal Information

|                 |                                        | LMV7235, L | LMV7235, LMV7239 |      |  |  |
|-----------------|----------------------------------------|------------|------------------|------|--|--|
|                 | THERMAL METRIC <sup>(1)</sup>          | DGK (SC70) | DBV (SOT-23)     | UNIT |  |  |
|                 |                                        | 5 PINS     | 5 PINS           |      |  |  |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 478        | 265              | °C/W |  |  |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



#### 6.5 Electrical Characteristics, 2.7 V

Unless otherwise specified, all limits ensured for  $T_A = 25$ °C,  $V_{CM} = V^+/2$ ,  $V^+ = 2.7$  V,  $V^- = 0$  V<sup>-</sup>.

|                      | PARAMETER                             | TEST CO                                                            | ONDITIONS        | MIN <sup>(1)</sup>   | TYP <sup>(2)</sup>   | MAX <sup>(1)</sup>  | UNIT |
|----------------------|---------------------------------------|--------------------------------------------------------------------|------------------|----------------------|----------------------|---------------------|------|
| 1/                   | land Officet Valtage                  |                                                                    |                  | -6                   | ±0.8                 | +6                  | mV   |
| V <sub>OS</sub>      | Input Offset Voltage                  | At temp extremes                                                   |                  | -8                   |                      | +8                  |      |
|                      | Innut Ding Current                    |                                                                    |                  |                      | 30                   | 400                 |      |
| l <sub>B</sub>       | Input Bias Current                    | At temp extremes                                                   |                  |                      |                      | 600                 | nA   |
| Lan                  | Input Offset Current                  |                                                                    |                  |                      | 5                    | 200                 | nA   |
| I <sub>OS</sub>      | input Onset Current                   | At temp extremes                                                   |                  |                      |                      | 400                 | ПА   |
| CMRR                 | Common-Mode Rejection Ratio           | $0 \text{ V} < \text{V}_{\text{CM}} < 2.7 \text{ V}^{(3)}$         |                  | 52                   | 62                   |                     | dB   |
| PSRR                 | Power Supply Rejection Ratio          | $V^{+} = 2.7 \text{ V to 5 V}$                                     |                  | 65                   | 85                   |                     | dB   |
| V                    | Input Common-Mode Voltage             | CMRR > 50 dB                                                       |                  | V⁻ −0.1              | -0.2 to 2.9          | V <sup>+</sup> +0.1 | V    |
| V <sub>CM</sub>      | Range                                 | CIVILITY > 50 dB                                                   | At temp extremes | V <sup>-</sup>       |                      | V <sup>+</sup>      | V    |
|                      | Output Swing High                     | $I_L = 4 \text{ mA},$<br>$V_{ID} = 500 \text{ mV}$                 |                  | V <sup>+</sup> -0.35 | V <sup>+</sup> −0.26 |                     | V    |
|                      | (LMV7239 only)                        | $I_L = 0.4 \text{ mA},$<br>$V_{ID} = 500 \text{ mV}$               |                  |                      | V <sup>+</sup> -0.02 |                     | V    |
| Vo                   |                                       | I <sub>L</sub> = -4 mA,<br>V <sub>ID</sub> = -500 mV               |                  |                      | 230                  | 350                 | mV   |
|                      | Output Swing Low                      | At temp extremes                                                   |                  |                      |                      | 450                 |      |
|                      |                                       | $I_L = -0.4 \text{ mA},$<br>$V_{ID} = -500 \text{ mV}$             |                  |                      | 15                   |                     | mV   |
|                      |                                       | Sourcing, $V_O = 0 V$ (LMV7239 only)                               |                  |                      | 15                   |                     | mA   |
| I <sub>SC</sub>      | Output Short Circuit Current          | Sinking, $V_0 = 2.7 \text{ V}$<br>(LMV7235, $R_L = 10 \text{ k}$ ) |                  |                      | 20                   |                     | mA   |
|                      | 0 10 1                                | No load                                                            |                  |                      | 52                   | 85                  |      |
| I <sub>S</sub>       | Supply Current                        | At temp extremes                                                   |                  |                      |                      | 100                 | μΑ   |
|                      |                                       | Overdrive = 20 mV<br>$C_{LOAD}$ = 15 pF <sup>(4)</sup>             |                  |                      | 96                   |                     | ns   |
| t <sub>PD</sub>      | Propagation Delay                     | Overdrive = 50 mV<br>$C_{LOAD}$ = 15 pF <sup>(4)</sup>             |                  |                      | 87                   |                     | ns   |
|                      |                                       | Overdrive = 100 mV<br>$C_{LOAD}$ = 15 pF <sup>(4)</sup>            |                  |                      | 85                   |                     | ns   |
| t <sub>SKEW</sub>    | Propagation Delay Skew (LMV7239 only) | Overdrive = 20 mV <sup>(5)</sup>                                   |                  |                      | 2                    |                     | ns   |
|                      |                                       | LMV7239/LMV7239Q<br>10% to 90%                                     |                  |                      | 1.7                  |                     | ns   |
| t <sub>r</sub>       | Output Rise Time                      | LMV7235<br>10% to 90% <sup>(4)</sup>                               |                  |                      | 112                  |                     | ns   |
| t <sub>f</sub>       | Output Fall Time                      | 90% to 10%                                                         |                  |                      | 1.7                  |                     | ns   |
| I <sub>LEAKAGE</sub> | Output Leakage Current (LMV7235 only) |                                                                    |                  |                      | 3                    |                     | nA   |

<sup>(1)</sup> All limits are ensured by testing or statistical analysis.

<sup>(2)</sup> Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

CMRR is not linear over the common mode range. Limits are guaranteed over the worst case from 0 to  $V_{CC/2}$  or  $V_{CC/2}$  to  $V_{CC}$ .

<sup>(4)</sup> A 10k pullup resistor was used when measuring the LMV7235. The rise time of the LMV7235 is a function of the R-C time constant.

<sup>(5)</sup> Propagation Delay Skew is defined as the absolute value of the difference between t<sub>PDLH</sub> and t<sub>PDHL</sub>.



#### 6.6 Electrical Characteristics, 5 V

Unless otherwise specified, all limits ensured for  $T_A = 25$ °C,  $V_{CM} = V^+/2$ ,  $V^+ = 5$  V,  $V^- = 0$  V.

|                      | PARAMETER                             | TEST CO                                                | NDITIONS         | MIN <sup>(1)</sup>   | TYP <sup>(2)</sup>   | MAX <sup>(1)</sup>  | UNIT |
|----------------------|---------------------------------------|--------------------------------------------------------|------------------|----------------------|----------------------|---------------------|------|
| V                    | Innut Officet Voltage                 |                                                        |                  | -6                   | ±1                   | +6                  | -m\/ |
| V <sub>OS</sub>      | Input Offset Voltage                  | At temp extremes                                       |                  | -8                   |                      | +8                  | mV   |
| I_                   | Input Bias Current                    |                                                        |                  |                      | 30                   | 400                 | nA   |
| I <sub>B</sub>       | input bias Current                    | At temp extremes                                       |                  |                      |                      | 600                 | ПА   |
| Ios                  | Input Offset Current                  |                                                        |                  |                      | 5                    | 200                 | nA   |
| .03                  |                                       | At temp extremes                                       |                  |                      |                      | 400                 |      |
| CMRR                 | Common-Mode Rejection Ratio           | 0 V < V <sub>CM</sub> < 5 V                            |                  | 52                   | 67                   |                     | dB   |
| PSRR                 | Power Supply Rejection Ratio          | $V^{+} = 2.7 \text{ V to 5 V}$                         |                  | 65                   | 85                   |                     | dB   |
| $V_{CM}$             | Input Common-Mode Voltage<br>Range    | CMRR > 50dB                                            |                  | V⁻ <b>-</b> 0.1      | -0.2 to<br>5.2       | V <sup>+</sup> +0.1 | V    |
|                      | range                                 |                                                        | At temp extremes | V <sup>-</sup>       |                      | V <sup>+</sup>      |      |
|                      | Output Swing High                     | $I_L = 4 \text{ mA},$<br>$V_{ID} = 500 \text{ mV}$     |                  | V <sup>+</sup> -0.25 | V <sup>+</sup> −0.15 |                     | V    |
|                      | (LMV7239 only)                        | $I_L = 0.4 \text{ mA},$<br>$V_{ID} = 500 \text{ mV}$   |                  |                      | V <sup>+</sup> -0.01 |                     | V    |
| $V_{O}$              |                                       | I <sub>L</sub> = −4 mA,                                |                  |                      | 230                  | 350                 | \/   |
|                      | Output Swing Low                      | V <sub>ID</sub> = −500 mV                              | At temp extremes |                      |                      | 450                 | mV   |
|                      | 3                                     | $I_L = -0.4 \text{ mA},$<br>$V_{ID} = -500 \text{ mV}$ |                  |                      | 10                   |                     | mV   |
|                      | Output Short Circuit Current          | Sourcing, V <sub>O</sub> = 0 V                         |                  | 25                   | 55                   |                     | mA   |
| I <sub>SC</sub>      |                                       | (LMV7239 only)                                         | At temp extremes | 15                   |                      |                     | mA   |
| ISC                  | Catput Griori Circuit Garrent         | Sinking, $V_0 = 5 \text{ V}$                           |                  | 30                   | 60                   |                     |      |
|                      |                                       | (LMV7235, R <sub>L</sub> = 10k)                        | At temp extremes | 20                   |                      |                     |      |
| Is                   | Supply Current                        | No load                                                |                  |                      | 65                   | 95                  | μA   |
|                      |                                       |                                                        | At temp extremes |                      |                      | 110                 | '    |
|                      |                                       | Overdrive = 20 mV<br>$C_{LOAD} = 15 pF^{(3)}$          |                  |                      | 89                   |                     | ns   |
| t <sub>PD</sub>      | Propagation Delay                     | Overdrive = 50 mV<br>$C_{LOAD} = 15 pF^{(3)}$          |                  | 82                   |                      | ns                  |      |
|                      |                                       | Overdrive = 100 mV<br>$C_{LOAD} = 15 pF^{(3)}$         |                  |                      | 75                   |                     | ns   |
| t <sub>SKEW</sub>    | Propagation Delay Skew (LMV7239 only) | Overdrive = 20 mV <sup>(4)</sup>                       |                  |                      | 1                    |                     | ns   |
|                      | LMV7239<br>10% to 90%                 |                                                        |                  |                      | 1.2                  |                     | ns   |
| t <sub>r</sub>       | Output Rise Time                      | LMV7235<br>10% to 90%                                  |                  |                      | 100                  |                     | ns   |
| t <sub>f</sub>       | Output Fall Time                      | 90% to 10%                                             |                  |                      | 1.2                  |                     | ns   |
| I <sub>LEAKAGE</sub> | Output Leakage Current (LMV7235 only) |                                                        |                  |                      | 3                    |                     | nA   |

Submit Documentation Feedback

Copyright © 2000-2018, Texas Instruments Incorporated

 <sup>(1)</sup> All limits are ensured by testing or statistical analysis.
 (2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not guaranteed on shipped production material.

A 10k pullup resistor was used when measuring the LMV7235. The rise time of the LMV7235 is a function of the R-C time constant.

Propagation Delay Skew is defined as the absolute value of the difference between t<sub>PDLH</sub> and t<sub>PDHL</sub>.



#### 6.7 Typical Characteristics

(Unless otherwise specified,  $V_S = 5V$ ,  $C_L = 10pF$ ,  $T_A = 25$ °C).



Figure 1. Supply Current vs. Supply Voltage



Figure 2. Sourcing Current vs. Output Voltage



Figure 3. Sourcing Current vs. Output Voltage



Figure 4. Sinking Current vs. Output Voltage



Figure 5. Sinking Current vs. Output Voltage



Figure 6. Input Bias Current vs. Input Voltage

# TEXAS INSTRUMENTS

#### **Typical Characteristics (continued)**

(Unless otherwise specified,  $V_S = 5V$ ,  $C_L = 10pF$ ,  $T_A = 25$ °C).





Figure 7. Input Bias Current vs. Input Voltage







Figure 9. Propagation Delay vs. Temperature

Figure 10. Propagation Delay vs. Capacitive Load





Figure 11. Propagation Delay vs. Capacitive Load

Figure 12. Propagation Delay vs. Input Overdrive



#### **Typical Characteristics (continued)**

(Unless otherwise specified,  $V_S = 5V$ ,  $C_L = 10pF$ ,  $T_A = 25$ °C).





Figure 13. Propagation Delay vs. Input Overdrive

Figure 14. Propagation Delay vs. Common-Mode Voltage



Figure 15. Propagation Delay vs. Common-Mode Voltage

Copyright © 2000–2018, Texas Instruments Incorporated

Submit Documentation Feedback



#### 7 Detailed Description

#### 7.1 Overview

The LMV7235 and LMV7239 are ultra low power, low voltage, 75-ns comparators. They are ensured to operate over the full supply voltage range of 2.7 V to 5.5 V. These devices achieve a 75-ns propagation delay while consuming only  $65 \mu A$  of supply current at 5 V.

The LMV7235 and LMV7239 have a greater than rail-to-rail common-mode voltage range. The input common-mode voltage range extends 200 mV below ground and 200 mV above supply, allowing both ground and supply sensing.

#### 7.2 Functional Block Diagram



Figure 16. Simplified Schematic of LMV7239

#### 7.3 Feature Description

#### 7.3.1 Input Stage

The LMV7235 and LMV7239 are rail-to-rail input and output. The typical input common-mode voltage range of -0.2 V below the ground to 0.2 V above the supply. The LMV7235 and LMV7239 use a complimentary PNP and NPN input stage in which the PNP stage senses common-mode voltage near V<sup>-</sup> and the NPN stage senses common-mode voltage near V<sup>+</sup>. If either of the input signals falls below the negative common mode limit, the parasitic PN junction formed by the substrate and the base of the PNP will turn on resulting in an increase of input bias current.

If one of the inputs goes above the positive common mode limit, the output will still maintain the correct logic level as long as the other input stays within the common mode range. However, the propagation delay will increase. When both inputs are outside the common-mode voltage range, current saturation occurs in the input stage, and the output becomes unpredictable.

The propagation delay does not increase significantly with large differential input voltages. However, large differential voltages greater than the supply voltage should be avoided to prevent damage to the input stage.

#### 7.3.2 Output Stage: LMV7239

The LMV7239 has a push-pull output. When the output switches, there is a low resistance path between  $V_{CC}$  and ground, causing high output sinking or sourcing current during the transition.

Submit Documentation Feedback

Copyright © 2000–2018, Texas Instruments Incorporated



#### Feature Description (continued)



Figure 17. LMV7239 Push-Pull Output Stage

#### 7.3.3 Output Stage: LMV7235

The LMV7235 has an open drain that requires a pull-up resistor to a positive supply voltage for the output to switch properly. The internal circuitry is identical to the LMV7239 except that the upper P channel output device M4 is absent in the Functional Block Diagram above. When the internal output transistor is off, the output voltage will be pulled up to the external positive voltage by the external pull-up resistor. This allows the output to be OR'ed with other open drain outputs on the same bus. The output pull-up resistor can be connected to any voltage level between V- and V+ for level shifting applications.



Figure 18. LMV7235 Open Drain Output

#### 7.4 Device Functional Modes

#### 7.4.1 Capacitive and Resistive Loads

The propagation delay on the rising edge of the LMV7235 depends on the load resistance and capacitance values.

#### 7.4.2 Noise

Most comparators have rather low gain. This allows the output to spend time between high and low when the input signal changes slowly. The result is the output may oscillate between high and low when the differential input is near zero. The high gain of this comparator eliminates this problem. Less than 1  $\mu$ V of change on the input will drive the output from one rail to the other rail. If the input signal is noisy, the output cannot ignore the noise unless some hysteresis is provided by positive feedback. (See *Hysteresis*.)

#### 7.4.3 Hysteresis

To improve propagation delay when low overdrive is needed hysteresis can be added.

Copyright © 2000–2018, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

#### 7.4.3.1 Inverting Comparator With Hysteresis

The inverting comparator with hysteresis requires a three resistor network that is referenced to the supply voltage  $V^+$  of the comparator as shown in Figure 19. When  $V_{IN}$  at the inverting input is less than  $V_A$ , the voltage at the noninverting node of the comparator ( $V_{IN} < V_A$ ), the output voltage is high (for simplicity assume  $V_O$  switches as high as V<sup>+</sup>). The three network resistors can be represented as R<sub>1</sub>//R<sub>3</sub> in series with R<sub>2</sub>.



Figure 19. Inverting Comparator With Hysteresis

The lower input trip voltage V<sub>A1</sub> is defined as:

$$V_{A1} = V_{CC}R_2 / [(R_1 // R_3) + R_2)]$$
 (1)

When  $V_{IN}$  is greater than  $V_A$ , the output voltage is low or very close to ground. In this case the three network resistors can be presented as R<sub>2</sub> // R<sub>3</sub> in series with R<sub>1</sub>.

The upper trip voltage  $V_{A2}$  is defined as:

$$V_{A2} = V_{CC} (R_2 /\!/ R_3) / [(R_1) + (R_2 /\!/ R_3)]$$
(2)

The total hysteresis provided by the network is defined as  $\Delta V_A = V_{A1} - V_{A2}$ .

$$\Delta V_{A} = \frac{+V_{CC}R_{1}R_{2}}{R_{1}R_{2} + R_{1}R_{3} + R_{2}R_{3}}$$
(3)

#### 7.4.3.2 Non-Inverting Comparator With Hysteresis

A noninverting comparator with hysteresis requires a two resistor network, and a voltage reference (V<sub>REF</sub>) at the inverting input. When  $V_{IN}$  is low, the output is also low. For the output to switch from low to high,  $V_{IN}$  must rise up to  $V_{IN1}$  where  $V_{IN1}$  is calculated by:

$$\Delta V_{IN1} = \frac{V_{REF}(R_1 + R_2)}{R_2} \tag{4}$$

As soon as  $V_O$  switches to  $V_{CC}$ ,  $V_A$  steps to a value greater than  $V_{REF}$  which is given by:

Submit Documentation Feedback



#### **Device Functional Modes (continued)**

$$V_{A} = V_{IN} + \frac{(V_{CC} - V_{IN1})R_{1}}{R_{1} + R_{2}}$$
(5)

To make the comparator switch back to its low state,  $V_{IN}$  must equal  $V_{REF}$  before  $V_A$  will again equal  $V_{REF}$ .  $V_{IN2}$  can be calculated by:

$$V_{IN2} = \frac{V_{REF}(R_1 + R_2) - V_{CC}R_1}{R_2}$$
 (6)

The hysteresis of this circuit is the difference between  $V_{IN1}$  and  $V_{IN2}$ .

$$\Delta V_{IN} = V_{CC} R_1 / R_2 \tag{7}$$



Figure 20. Noninverting Comparator With Hysteresis



Figure 21. Noninverting Comparator Thresholds

#### 7.4.4 Zero Crossing Detector

In a zero crossing detector circuit, the inverting input is connected to ground and the noninverting input is connected to a 100 mV $_{PP}$  AC signal. As the signal at the noninverting input crosses 0V, the comparator's output changes state.



Figure 22. Simple Zero Crossing Detector

#### 7.4.4.1 Zero Crossing Detector With Hysteresis

To improve switching times and centering the input threshold to ground a small amount of positive feedback is added to the circuit. Voltage divider  $R_4$  and  $R_5$  establishes a reference voltage,  $V_1$ , at the positive input. By making the series resistance,  $R_1$  plus  $R_2$  equal to  $R_5$ , the switching condition,  $V_1 = V_2$ , will be satisfied when  $V_{IN} = 0$ .

The positive feedback resistor,  $R_6$ , is made very large with respect to  $R_5 \parallel R_6 = 2000 R_5$ ). The resultant hysteresis established by this network is very small ( $\Delta V_1 < 10$  mV) but it is sufficient to insure rapid output voltage transitions.



#### **Device Functional Modes (continued)**

Diode  $D_1$  is used to ensure that the inverting input terminal of the comparator never goes below approximately -100 mV. As the input terminal goes negative,  $D_1$  will forward bias, clamping the node between  $R_1$  and  $R_2$  to approximately -700 mV. This sets up a voltage divider with  $R_2$  and  $R_3$  preventing  $V_2$  from going below ground. The maximum negative input overdrive is limited by the current handling ability of  $D_1$ .



Figure 23. Zero Crossing Detector With Hysteresis

#### 7.4.5 Threshold Detector

Instead of tying the inverting input to 0 V, the inverting input can be tied to a reference voltage. As the input on the noninverting input passes the  $V_{REF}$  threshold, the comparator's output changes state. It is important to use a stable reference voltage to ensure a consistent switching point.



Figure 24. Threshold Detector

Submit Documentation Feedback

Copyright © 2000–2018, Texas Instruments Incorporated



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LMV7235 and LMV7239 are single supply comparators with 75 ns of propagation delay and only 65  $\mu$ A of supply current.

#### 8.2 Typical Applications

#### 8.2.1 Square Wave Oscillator



Figure 25. Square Wave Oscillator

#### 8.2.1.1 Design Requirements

A typical application for a comparator is as a square wave oscillator. The circuit in Figure 25 generates a square wave whose period is set by the RC time constant of the capacitor  $C_1$  and resistor  $R_4$ .

#### 8.2.1.2 Detailed Design Procedure

The maximum frequency is limited by the large signal propagation delay of the comparator and by the capacitive loading at the output, which limits the output slew rate.



Figure 26. Square Wave Oscillator Timing Thresholds

Consider the output of Figure 25 to be high to analyze the circuit. That implies that the inverted input  $(V_C)$  is lower than the noninverting input  $(V_A)$ . This causes the  $C_1$  to be charged through  $R_4$ , and the voltage  $V_C$  increases until it is equal to the noninverting input. The value of  $V_A$  at this point is:

$$V_{A1} = \frac{V_{CC} \cdot R_2}{R_2 + R_1 \parallel R_3} \tag{8}$$

If  $R_1 = R_2 = R_3$ , then  $V_{A1} = 2 V_{cc}/3$ 



#### **Typical Applications (continued)**

At this point the comparator switches pulling down the output to the negative rail. The value of V<sub>A</sub> at this point is:

$$V_{A2} = \frac{V_{CC}(R_2 \parallel R_3)}{R_1 + (R_2 \parallel R_3)}$$
(9)

If  $R_1 = R_2 = R_3$ , then  $V_{A2} = V_{CC}/3$ .

The capacitor  $C_1$  now discharges through  $R_4$ , and the voltage  $V_C$  decreases until it is equal to  $V_{A2}$ , at which point the comparator switches again, bringing it back to the initial stage. The time period is equal to twice the time it takes to discharge  $C_1$  from  $2V_{CC}/3$  to  $V_{CC}/3$ , which is given by  $R_4C_1$ ·In2. Hence the formula for the frequency is:

$$F = 1/(2 \cdot R_4 \cdot C_1 \cdot \ln 2) \tag{10}$$

The LMV7239 should be used for a symmetrical output. The LMV7235 will require a pullup resistor on the output to function, and will have a slightly asymmetrical output due to the reduced sourcing current.

#### 8.2.1.3 Application Curves

Figure 27 shows the simulated results of an oscillator using the following values:

- 1.  $R_1 = R_2 = R_3 = R_4 = 100 \text{ k}\Omega$
- 2.  $C_1 = 100 \text{ pF}, C_1 = 20 \text{ pF}$
- 3. V+ = 5 V, V- = GND
- 4.  $C_{STRAY}$  (not shown) from Va to GND = 10 pF



Figure 27. Square Wave Oscillator Output Waveform

#### 8.2.2 Crystal Oscillator

A simple crystal oscillator using the LMV7235 or LMV7239 is shown in Figure 28. Resistors  $R_1$  and  $R_2$  set the bias point at the comparator's noninverting input. Resistors,  $R_3$  and  $R_4$  and capacitor  $C_1$  set the inverting input node at an appropriate DC average level based on the output. The crystal's path provides resonant positive feedback and stable oscillation occurs. The output duty cycle for this circuit is roughly 50%, but it is affected by resistor tolerances and to a lesser extent by the comparator

Submit Documentation Feedback



#### **Typical Applications (continued)**



Figure 28. Crystal Oscillator

#### 8.2.3 Infrared (IR) Receiver

The LMV7235 and LMV7239 can also be used as an infrared receiver. The infrared photo diode creates a current relative to the amount of infrared light present. The current creates a voltage across RD. When this voltage level cross the voltage applied by the voltage divider to the inverting input, the output transitions.



Figure 29. IR Receiver

#### 8.2.4 Window Detector



Figure 30. Window Detector

A window detector monitors the input signal to determine if it falls between two voltage levels. Both outputs are true (high) when  $V_{REF1} < V_{IN} < V_{REF2}$ 

#### **Typical Applications (continued)**



Figure 31. Window Detector Output Signal

The comparator outputs A and B are high only when  $V_{REF1} < V_{IN} < V_{REF2}$ , or "within the window", where these are defined as:

$$V_{REF1} = R_3/R_1 + R_2 + R_3) \times V + \tag{11}$$

$$V_{REF2} = R_2 + R_3 / R_1 + R_2 + R_3) \times V + \tag{12}$$

To determine if the input signal falls outside of the two voltage levels, both inputs on each comparators can be reversed to invert the logic.

The LMV7235 with an open drain output should be used if the outputs are to be tied together for a common logic output.

Other names for window detectors are: threshold detector, level detector, and amplitude trigger or detector.

#### 9 Power Supply Recommendations

To minimize supply noise, power supplies should be decoupled by a 0.01- $\mu F$  ceramic capacitor in parallel with a 10- $\mu F$  capacitor.

Due to the nanosecond edges on the output transition, peak supply currents will be drawn during the time the output is transitioning. Peak current depends on the capacitive loading on the output. The output transition can cause transients on poorly bypassed power supplies. These transients can cause a poorly bypassed power supply to "ring" due to trace inductance and low self-resonance frequency of high ESR bypass capacitors.

Treat the LMV7235 and LMV72391 as high-speed devices. Keep the ground paths short and place small (low ESR ceramic) bypass capacitors directly between the V+ and V- pins.

Output capacitive loading and output toggle rate will cause the average supply current to rise over the quiescent current.

Submit Documentation Feedback



#### 10 Layout

#### 10.1 Layout Guidelines

Proper grounding and the use of a ground plane will help to ensure the specified performance of the LMV7235 and LMV72391. Minimizing trace lengths, reducing unwanted parasitic capacitance and using surface-mount components will also help. Comparators are very sensitive to input noise.

The LMV7235 and LMV72391 require a high-speed layout. Follow these layout guidelines:

- 1. Use printed-circuit board with a good, unbroken low-inductance ground plane.
- 2. Place a decoupling capacitor (0.1-μF, ceramic surface-mount capacitor) as close as possible to V<sub>CC</sub> pin.
- 3. On the inputs and the output, keep lead lengths as short as possible to avoid unwanted parasitic feedback around the comparator. Keep inputs away from output.
- 4. Solder the device directly to the printed-circuit board rather than using a socket.
- 5. For slow moving input signals, take care to prevent parasitic feedback. A small capacitor (1000 pF or less) placed between the inputs can help eliminate oscillations in the transition region. This capacitor causes some degradation to t<sub>PD</sub> when the source impedance is low.
- 6. The top-side ground plane runs between the output and inputs.
- 7. Ground trace from the ground pin runs under the device up to the bypass capacitor, shielding the inputs from the outputs.

#### 10.2 Layout Example



Figure 32. SOT-23 Board Layout Example



#### 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Development Support

LMV7239 TINA SPICE Model, SNOM392

TINA-TI SPICE-Based Analog Simulation Program, http://www.ti.com/tool/tina-ti

DIP Adapter Evaluation Module, http://www.ti.com/tool/dip-adapter-evm

TI Universal Operational Amplifier Evaluation Module, http://www.ti.com/tool/opampevm

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

A Quad of Independently Func Comparators (SNOA654)

#### 11.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS   | PARTS PRODUCT FOLDER |            | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |  |
|---------|----------------------|------------|---------------------|---------------------|---------------------|--|
| LMV7235 | Click here           | Click here | Click here          | Click here          | Click here          |  |
| LMV7239 | MV7239 Click here    |            | Click here          | Click here          | Click here          |  |

#### 11.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.5 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.6 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 11.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



#### 11.8 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2000-2018, Texas Instruments Incorporated





18-Apr-2018

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LMV7235M5        | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C21A           |         |
| LMV7235M5/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C21A           | Samples |
| LMV7235M5X       | NRND   | SOT-23       | DBV     | 5    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C21A           |         |
| LMV7235M5X/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C21A           | Samples |
| LMV7235M7        | NRND   | SC70         | DCK     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C21            |         |
| LMV7235M7/NOPB   | ACTIVE | SC70         | DCK     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C21            | Samples |
| LMV7235M7X/NOPB  | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C21            | Samples |
| LMV7239M5        | NRND   | SOT-23       | DBV     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C20A           |         |
| LMV7239M5/NOPB   | ACTIVE | SOT-23       | DBV     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C20A           | Samples |
| LMV7239M5X       | NRND   | SOT-23       | DBV     | 5    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C20A           |         |
| LMV7239M5X/NOPB  | ACTIVE | SOT-23       | DBV     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C20A           | Samples |
| LMV7239M7        | NRND   | SC70         | DCK     | 5    | 1000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C20            |         |
| LMV7239M7/NOPB   | ACTIVE | SC70         | DCK     | 5    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C20            | Samples |
| LMV7239M7X       | NRND   | SC70         | DCK     | 5    | 3000 | TBD                        | Call TI          | Call TI            | -40 to 85    | C20            |         |
| LMV7239M7X/NOPB  | ACTIVE | SC70         | DCK     | 5    | 3000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM | -40 to 85    | C20            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".



#### PACKAGE OPTION ADDENDUM

18-Apr-2018

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMV7239:

Automotive: LMV7239-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 30-Apr-2018

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO Cavity A0

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
|    | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LMV7235M5       | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7235M5/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7235M5X      | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7235M5X/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7235M7       | SC70            | DCK                | 5 | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7235M7/NOPB  | SC70            | DCK                | 5 | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7235M7X/NOPB | SC70            | DCK                | 5 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7239M5       | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7239M5/NOPB  | SOT-23          | DBV                | 5 | 1000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7239M5X      | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7239M5X/NOPB | SOT-23          | DBV                | 5 | 3000 | 178.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| LMV7239M7       | SC70            | DCK                | 5 | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7239M7/NOPB  | SC70            | DCK                | 5 | 1000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7239M7X      | SC70            | DCK                | 5 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |
| LMV7239M7X/NOPB | SC70            | DCK                | 5 | 3000 | 178.0                    | 8.4                      | 2.25       | 2.45       | 1.2        | 4.0        | 8.0       | Q3               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 30-Apr-2018



\*All dimensions are nominal

| Device              | Package Type      | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|-------------------|-----------------|------|------|-------------|------------|-------------|
| LMV7235M5           | SOT-23            | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7235M5/NOPB      | SOT-23            | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7235M5X          | LMV7235M5X SOT-23 |                 | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7235M5X/NOPB     | SOT-23            | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7235M7           | SC70              | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7235M7/NOPB      | SC70              | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7235M7X/NOPB     | SC70              | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7239M5           | SOT-23            | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7239M5/NOPB      | SOT-23            | DBV             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7239M5X          | SOT-23            | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7239M5X/NOPB     | SOT-23            | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7239M7           | SC70              | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7239M7/NOPB SC70 |                   | DCK             | 5    | 1000 | 210.0       | 185.0      | 35.0        |
| LMV7239M7X SC70     |                   | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| LMV7239M7X/NOPB     | SC70              | DCK             | 5    | 3000 | 210.0       | 185.0      | 35.0        |

# DCK (R-PDSO-G5)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4073253/P





SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-178.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.