LMV341, LMV342, LMV344 SLOS447I - SEPTEMBER 2004-REVISED MAY 2016 # LMV34x Rail-to-Rail Output CMOS Operational Amplifiers With Shutdown #### 1 Features - 2.7-V and 5-V Performance - Rail-to-Rail Output Swing - Input Bias Current:1 pA (Typical) - Input Offset Voltage: 0.25 mV (Typical) - Low Supply Current: 100 µA (Typical) - Low Shutdown Current: 45 pA (Typical) - · Gain Bandwidth of 1 MHz (Typical) - Slew Rate: 1 V/µs (Typical) - Turnon Time From Shutdown: 5 µs (Typical) - Input Referred Voltage Noise (at 10 kHz): 20 nV/√Hz - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (HBM) - 750-V Charged-device model (CDM) ## 2 Applications - Cordless and Cellular Phones - Consumer Electronics (Laptops, PDAs) - Audio Preamplifiers for Voice - Portable, Battery-Powered Electronic Equipment - Supply-Current Monitoring - Battery Monitoring - Buffers - Filters - Drivers #### 3 Description The LMV34x devices are single, dual, and quad CMOS operational amplifiers, respectively, with low voltage, low power, and rail-to-rail output swing capabilities. The PMOS input stage offers an ultra-low input bias current of 1 pA (typical) and an offset voltage of 0.25 mV (typical). The single-supply amplifier is designed specifically for low-voltage (2.7 V to 5 V) operation, with a wide common-mode input voltage range that typically extends from -0.2 V to 0.8 V from the positive supply rail. The LMV341 (single) also offers a shutdown (SHDN) pin that can be used to disable the device. In shutdown mode, the supply current is reduced to 33 nA (typical). Additional features of the family are a 20-nV/ $\sqrt{\text{Hz}}$ voltage noise at 10 kHz, 1-MHz unity-gain bandwidth, 1-V/µs slew rate, and 100-µA current consumption per channel. Offered in both the SOT-23 and smaller SC70 packages, the LMV341 is suitable for the most space-constraint applications. The LMV342 dual device is offered in the standard SOIC and VSSOP packages. An extended industrial temperature range from -40°C to 125°C makes these devices suitable in a wide variety of commercial and industrial environments. #### Device Information<sup>(1)</sup> | 201100 1111011114111011 | | | | | | | | | |-------------------------|------------|-------------------|--|--|--|--|--|--| | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | | | | | LMV341IDCK | SC70 (6) | 2.00 mm × 1.25 mm | | | | | | | | LMV341IDBV | SOT-23 (6) | 2.90 mm ×1.60 mm | | | | | | | | LMV342ID | SOIC (8) | 4.90 mm × 3.91 mm | | | | | | | | LMV342IDGK | VSSOP (8) | 3.00 mm × 3.00 mm | | | | | | | | LMV344ID | SOIC (14) | 8.65 mm × 3.91 mm | | | | | | | | LMV344IPW | TSSOP (14) | 5.00 mm × 4.40 mm | | | | | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### Sample-and-Hold Circuit #### **Table of Contents** | 1 | Features 1 | 7.2 Functional Block Diagram | 14 | |---|--------------------------------------------------------|-----------------------------------------|----| | 2 | Applications 1 | 7.3 Feature Description | 14 | | 3 | Description 1 | 7.4 Device Functional Modes | 14 | | 4 | Revision History2 | 8 Application and Implementation | 15 | | 5 | Pin Configuration and Functions | 8.1 Application Information | 15 | | 6 | Specifications | 8.2 Typical Application | 15 | | U | 6.1 Absolute Maximum Ratings | 9 Power Supply Recommendations | 16 | | | 6.2 ESD Ratings | 10 Layout | 17 | | | 6.3 Recommended Operating Conditions | 10.1 Layout Guidelines | | | | 6.4 Thermal Information | 10.2 Layout Examples | 17 | | | 6.5 Electrical Characteristics: V <sub>+</sub> = 2.7 V | 11 Device and Documentation Support | | | | 6.6 Electrical Characteristics: V <sub>+</sub> = 5 V | 11.1 Related Links | | | | 6.7 Shutdown Characteristics: V <sub>+</sub> = 2.7 V | 11.2 Community Resources | 18 | | | 6.8 Shutdown Characteristics: V <sub>+</sub> = 5 V | 11.3 Trademarks | 18 | | | 6.9 Typical Characteristics8 | 11.4 Electrostatic Discharge Caution | 18 | | 7 | Detailed Description | 11.5 Glossary | 18 | | • | 7.1 Overview | 12 Mechanical, Packaging, and Orderable | | | | 7.1 Overview14 | Information | 18 | | | | | | ## 4 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. #### Changes from Revision H (June 2012) to Revision I **Page** - Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section. Submit Documentation Feedback Copyright © 2004–2016, Texas Instruments Incorporated ## 5 Pin Configuration and Functions Pin Functions: LMV341 | PIN | | 1/0 | DESCRIPTION | | | |----------------|--------------|-----|---------------------------------|--|--| | NAME | SOT-23, SC70 | 1/0 | DESCRIPTION | | | | IN+ | 1 | I | Noninverting input on channel 1 | | | | IN- | 3 | I | Inverting input on channel 1 | | | | OUT | 4 | 0 | Output on channel 1 | | | | GND | 2 | _ | Ground | | | | SHDN | 5 | I | Shutdown active low | | | | V <sub>+</sub> | 6 | _ | Positive power supply | | | #### 8-Pin SOIC or VSSOP Top View 0 10UT 8 ٧, 7 2 2OUT 1IN-1IN+ 3 6 2IN-GND 5 2IN+ D or DGK Package Pin Functions: LMV342 | PIN | | 1/0 | DESCRIPTION | | | |----------------|-------------|-----|---------------------------------|--|--| | NAME | SOIC, VSSOP | 1/0 | DESCRIPTION | | | | 1IN+ | 3 | I | Noninverting input on channel 1 | | | | 1IN- | 2 | I | Inverting input on channel 1 | | | | 1OUT | 1 | 0 | Output on channel 1 | | | | 2IN+ | 5 | I | Noninverting input on channel 2 | | | | 2IN- | 6 | I | Inverting input on channel 2 | | | | 2OUT | 7 | 0 | Output on channel 2 | | | | GND | 4 | _ | Ground | | | | V <sub>+</sub> | 8 | _ | Positive power supply | | | Product Folder Links: LMV341 LMV342 LMV344 #### Pin Functions: LMV344 | | PIN | | | |----------------|-------------|-----|---------------------------------| | NAME | SOIC, TSSOP | I/O | DESCRIPTION | | 1IN+ | 3 | I | Noninverting input on channel 1 | | 1IN- | 2 | I | Inverting input on channel 1 | | 1OUT | 1 | 0 | Output on channel 1 | | 2IN+ | 5 | I | Noninverting input on channel 2 | | 2IN- | 6 | I | Inverting input on channel 2 | | 2OUT | 7 | 0 | Output on channel 2 | | 3IN+ | 10 | I | Noninverting input on channel 3 | | 3IN- | 9 | I | Inverting input on channel 3 | | 3OUT | 8 | 0 | Output on channel 3 | | 4IN+ | 12 | I | Noninverting input on channel 4 | | 4IN- | 13 | I | Inverting input on channel 4 | | 4OUT | 14 | 0 | Output on channel 4 | | GND | 11 | _ | Ground | | V <sub>+</sub> | 4 | _ | Positive power supply | ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------|----------------------------------------|------|----------------|------| | V <sub>+</sub> | Supply voltage (2) | -0.3 | 5.5 | V | | $V_{\text{ID}}$ | Differential input voltage (3) | | ±5.5 | V | | $V_{I}$ | Input voltage (either input) | -0.3 | 5.5 | V | | Vo | Output voltage | -0.3 | $V_{CC} + 0.3$ | V | | $T_{J}$ | Operating virtual junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) All voltage values (except differential voltages) are with respect to the network GND. (3) Differential voltages are at IN+ with respect to IN-. Submit Documentation Feedback Copyright © 2004–2016, Texas Instruments Incorporated #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------|-------|------| | , Electrostatic | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750 | V | - JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions | | | MIN | MAX | UNIT | |----------------|------------------------------------------|-----|-----|----------| | V <sub>+</sub> | Supply voltage (single-supply operation) | 2.5 | 5.5 | <b>V</b> | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | ů | #### 6.4 Thermal Information | THERMAL METRIC <sup>(1)</sup> | | LMV342 | LMV344 | LMV341 | | LMV342 | LMV344 | | |-------------------------------|------------------------------------------------|----------|---------|-------------------------|--------|---------------|---------|------| | | | D (SOIC) | | DBV DCK (SOT-23) (SC70) | | DGK PW (TSSO) | | UNIT | | | | 8 PINS | 14 PINS | 6 PINS | 6 PINS | 8 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) (3) | 123.9 | 88.7 | 193.4 | 196.8 | 192.3 | 118 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 70.2 | 49 | 145.6 | 82.4 | 78.2 | 46.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 64.1 | 43 | 44.1 | 95.2 | 112.6 | 59.7 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 25 | 16.9 | 34.1 | 1.8 | 15.2 | 5.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 63.6 | 42.7 | 43.4 | 93.2 | 111.2 | 59.1 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application - Maximum power dissipation is a function of $T_J(max)$ , $R_{\theta JA}$ , and $T_A$ . The maximum allowable power dissipation at any allowable ambient temperature is $P_D = (T_J(max) T_A)/R_{\theta JA}$ . Operating at the absolute maximum $T_J$ of 150°C can affect reliability. The package thermal impedance is calculated in accordance with JESD 51-7. #### 6.5 Electrical Characteristics: $V_{+} = 2.7 \text{ V}$ $V_{+}$ = 2.7 V, GND = 0 V, $V_{IC}$ = $V_{O}$ = $V_{+}/2$ , $R_{L}$ > 1 M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|---------------------------------------------------------|-------------------------------------------------------|----------------|-----|--------------------|-----|-------| | \/ | Innuit offect valtage | | 25°C | • | 0.25 | 4 | m\/ | | V <sub>IO</sub> | Input offset voltage | | Full range | | | 4.5 | mV | | $\alpha_{VIO}$ | Average temperature coefficient of input offset voltage | | Full range | | 1.7 | | μV/°C | | | | | 25°C | · | 1 | 120 | ~ ^ | | $I_{IB}$ | Input bias current | | -40°C to 85°C | · | | 250 | pA | | | | | -40°C to 125°C | | | 3 | nA | | I <sub>IO</sub> | Input offset current | | 25°C | | 6.6 | | fA | | CMDD | Common-mode rejection ratio | 0 ≤ V <sub>ICR</sub> ≤ 1.7 V | 25°C | 56 | 80 | | 40 | | CMRR | | 0 ≤ V <sub>ICR</sub> ≤ 1.6 V | Full range | 50 | | | dB | | le. | Cupply valtage rejection ratio | 271/21/251/ | 25°C | 65 | 82 | | dB | | k <sub>SVR</sub> | Supply-voltage rejection ratio | 2.7 V ≤ V <sub>+</sub> ≤ 5 V | Full range | 60 | | | uБ | | ., | Common-mode input voltage | Lower range, CMRR ≥ 50 dB | 25°C | · | -0.2 | 0 | V | | $V_{ICR}$ | range | Upper range, CMRR ≥ 50 dB | 25°C | 1.7 | 1.9 | | V | | | | D 40 k0 to 4 25 V | 25°C | 78 | 113 | | | | ^ | 1i1 ti(2) | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$ | Full range | 70 | | | ٩D | | A <sub>V</sub> | Large-signal voltage gain (2) | B 2k0 to 1.25 V | 25°C | 72 | 103 | | dB | | | | $R_L = 2 k\Omega$ to 1.35 V | Full range | 64 | | | | Typical values represent the most likely parametric norm. GND + $0.2 \text{ V} \le \text{V}_0 \le \text{V}_+ - 0.2 \text{ V}$ ## Electrical Characteristics: V<sub>+</sub> = 2.7 V (continued) $V_{+}$ = 2.7 V, GND = 0 V, $V_{IC}$ = $V_{O}$ = $V_{+}/2$ , $R_{L}$ > 1 M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDIT | IONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-----------------|--------------------------------|-----------------------------------------------------------------------|-------------------|----------------|-----|--------------------|-----|--------------------| | | | | I avv lavval | 25°C | | 24 | 60 | | | | | D 240 to 125 V | Low level | Full range | | | 95 | | | | | $R_L = 2 k\Omega$ to 1.35 V | High level | 25°C | | 26 | 60 | | | V | Output swing | | nigh level | Full range | | | 95 | mV | | Vo | (delta from supply rails) | | L ove lovel | 25°C | | 5 | 30 | mv | | | | $R_1 = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$ | Low level | Full range | | | 40 | | | | | $R_L = 10 \text{ k}\Omega \text{ to } 1.35 \text{ V}$ | High Joyel | 25°C | | 5.3 | 30 | | | | | | High level | Full range | | | 40 | | | | Cumply current (nor channel) | 25°C<br>Full range | | 100 | 170 | | | | | I <sub>CC</sub> | Supply current (per channel) | | | Full range | | | 230 | μA | | | | Sourcing | LMV341,<br>LMV342 | 25°C | 20 | 32 | | mA | | los | Output short-circuit current | | LMV344 | | 18 | 24 | | | | | | Sinking | | | 15 | 24 | | | | SR | Slew rate | $R_L = 10 \text{ k}\Omega^{(3)}$ | | 25°C | | 1 | | V/µs | | GBM | Unity-gain bandwidth | $R_L = 10 \text{ k}\Omega, C_L = 200$ | pF | 25°C | | 1 | | MHz | | Фт | Phase margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 72 | | 0 | | G <sub>m</sub> | Gain margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 20 | | dB | | V <sub>n</sub> | Equivalent input noise voltage | f = 1 kHz | | 25°C | | 40 | | nV/√ <del>Hz</del> | | In | Equivalent input noise current | f = 1 kHz | | 25°C | | 0.001 | | pA/√ <del>Hz</del> | | THD | Total harmonic distortion | $f = 1 \text{ kHz}, A_V = 1, \\ R_L = 600 \ \Omega, V_I = 1 \ V_{PI}$ | <b>.</b> | 25°C | | 0.017% | | | <sup>(3)</sup> Connected as voltage follower with 2-V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates. #### 6.6 Electrical Characteristics: V<sub>+</sub> = 5 V $V_{+} = 5$ V, GND = 0 V, $V_{IC} = V_{O} = V_{+}/2$ , $R_{L} > 1$ M $\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------|---------------------------------------------------------|------------------------------------------------------|----------------|-----|--------------------|-----|------------| | V | Input offact voltage | | 25°C | | 0.25 | 4 | mV | | V <sub>IO</sub> | Input offset voltage | | Full range | | | 4.5 | mv | | $\alpha_{VIO}$ | Average temperature coefficient of input offset voltage | | Full range | | 1.9 | | μV/°C | | | | | 25°C | · | 1 | 200 | <b>~</b> ^ | | I <sub>IB</sub> I | Input bias current | | -40°C to 85°C | | | 375 | pА | | | | | -40°C to 125°C | · | | 5 | nA | | I <sub>IO</sub> | Input offset current | | 25°C | | 6.6 | | fA | | CMDD | Common-mode rejection ratio | 0 ≤ V <sub>ICR</sub> ≤ 4 V | 25°C | 56 | 86 | | dB | | CMRR | | 0 ≤ V <sub>ICR</sub> ≤ 3.9 V | Full range | 50 | | | | | 1. | Complementary as in extra metic | 071/41/451/ | 25°C | 65 | 82 | | 4D | | k <sub>SVR</sub> | Supply-voltage rejection ratio | $2.7 \text{ V} \leq \text{V}_{+} \leq 5 \text{ V}$ | Full range | 60 | | | dB | | V | Common-mode input | Lower range, CMRR ≥ 50 dB | 25°C | | -0.2 | 0 | V | | $V_{ICR}$ | voltage range | Upper range, CMRR ≥ 50 dB | 25°C | 4 | 4.2 | | V | | | | D 4010 to 0.5 V | 25°C | 78 | 116 | | | | ^ | Li (2) | $R_L = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$ | Full range | 70 | | | 40 | | A <sub>V</sub> | Large-signal voltage gain (2) | D 2k0 to 25 V | 25°C | 72 | 107 | | dB | | | | $R_L = 2 k\Omega$ to 2.5 V | Full range | 64 | | | | <sup>(1)</sup> Typical values represent the most likely parametric norm. <sup>(2)</sup> $\overrightarrow{GND} + 0.2 \text{ V} \le \overrightarrow{V_0} \le \overrightarrow{V_+} - 0.2 \text{ V}$ ## Electrical Characteristics: V<sub>+</sub> = 5 V (continued) $V_{+} = 5 \text{ V}$ , GND = 0 V, $V_{IC} = V_{O} = V_{+}/2$ , $R_{L} > 1 \text{ M}\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDIT | TIONS | T <sub>A</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |-----------------|--------------------------------|--------------------------------------------------------------------|-------------------|----------------|-----|--------------------|-----|----------------------|--| | | | | Low level | 25°C | | 32 | 60 | | | | | | D 2k0 to 2.5 V | Low level | Full range | | | 95 | | | | | | $R_L = 2 k\Omega$ to 2.5 V | High level | 25°C | | 34 | 60 | | | | \/ | Output swing | | i ligit level | Full range | | | 95 | mV | | | Vo | (delta from supply rails) | | Low level | 25°C | | 7 | 30 | IIIV | | | | | $R_1 = 10 \text{ k}\Omega \text{ to } 2.5 \text{ V}$ | Low level | Full range | | | 40 | | | | | | KL = 10 KΩ 10 2.5 V | High level | 25°C | | 7 | 30 | | | | | | | i ligit level | Full range | | | 40 | | | | | Supply current (per channel) | | | | | 107 | 200 | μA | | | I <sub>CC</sub> | Supply current (per channel) | | Full range | | | 260 | μΑ | | | | | | Sourcing | LMV341,<br>LMV342 | | 85 | 113 | | | | | los | Output short-circuit current | | LMV344 | 25°C | 85 | 113 | | mA | | | | | Sinking | Sinking | | | 75 | | | | | SR | Slew rate | $R_L = 10 \text{ k}\Omega^{(3)}$ | | 25°C | | 1 | | V/µs | | | GBM | Unity-gain bandwidth | $R_L = 10 \text{ k}\Omega, C_L = 200$ | pF | 25°C | | 1 | | MHz | | | $\Phi_{m}$ | Phase margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 70 | | 0 | | | G <sub>m</sub> | Gain margin | $R_L = 100 \text{ k}\Omega$ | | 25°C | | 20 | | dB | | | $V_n$ | Equivalent input noise voltage | f = 1 kHz | | 25°C | | 39 | | nV/√ $\overline{Hz}$ | | | In | Equivalent input noise current | f = 1 kHz | | 25°C | | 0.001 | | pA/√ <del>Hz</del> | | | THD | Total harmonic distortion | $f = 1 \text{ kHz}, A_V = 1, \\ R_L = 600 \ \Omega, V_I = 1 \ V_P$ | P | 25°C | | 0.012% | | | | <sup>(3)</sup> Connected as voltage follower with 2-V<sub>PP</sub> step input. Number specified is the slower of the positive and negative slew rates. ## 6.7 Shutdown Characteristics: $V_{+} = 2.7 \text{ V}$ $V_{+} = 2.7 \text{ V}$ , GND = 0 V, $V_{IC} = V_{O} = V_{+}/2$ , $R_{L} > 1 \text{ M}\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------|-----|-------|------|------| | | Supply ourrent in abutdown mode | V - 0 V | 25°C | | 0.045 | 1000 | nA | | ICC(SHDN) | Supply current in shutdown mode | $V_{SD} = 0 V$ | Full range | | | 1.5 | μΑ | | t <sub>(on)</sub> | Amplifier turnon time | | 25°C | | 5 | | μs | | M | December of the desired and the second seco | ON mode | 25°C | 2.4 | | 2.7 | V | | $V_{SD}$ | Recommended shutdown pin voltage range | Shutdown mode | 25 0 | 0 | | 0.8 | V | ## 6.8 Shutdown Characteristics: $V_{+} = 5 \text{ V}$ $\rm V_{+} = 5~V,~GND = 0~V,~V_{IC} = V_{O} = V_{+}/2,~R_{L} > 1~M\Omega$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------|-----------------|----------------|-----|-------|-----|------| | | Supply ourrent in abutdown made | V - 0 V | 25°C | | 0.033 | 1 | | | ICC(SHDN) | Supply current in shutdown mode | $V_{SD} = 0 V$ | Full range | | 1. | | μΑ | | t <sub>(on)</sub> | Amplifier turnon time | | 25°C | | 5 | | μs | | V | Danish and all all address of a college of a second | ON mode | 25°C | 4.5 | | 5 | \/ | | $V_{SD}$ | Recommended shutdown pin voltage range | Shutdown mode | | 0 | | 8.0 | ٧ | Product Folder Links: LMV341 LMV342 LMV344 #### 6.9 Typical Characteristics #### 7 Detailed Description #### 7.1 Overview The LMV34x devices are precision operational amplifiers with CMOS inputs for very low input bias current. Output is rail-to-rail and input common-mode includes ground. LMV341 has a shutdown mode for very low supply current. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 PMOS Input Stage PMOS Input Stage supports a lower input range that includes ground. Upper range limit is $V_+ - 1 V$ . #### 7.3.2 CMOS Output Stage The CMOS drain output topology allows rail-to-rail output swing. #### 7.3.3 Shutdown LMV341 includes a shutdown pin. During shutdown, $I_{CC}$ is nearly zero and the output becomes high impedance. The typical turnon time coming out of shutdown is 5 $\mu$ s. #### 7.4 Device Functional Modes The LMV34x devices have two modes of operation: - Normal operation when SHDN pin is at V<sub>+</sub> level or the SHDN pin is not present - Shutdown mode when SHDN is at GND level; I<sub>CC</sub> is very low and output is high impedance. ## 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information LMV34x devices have rail-to-rail output and input range from ground to VCC - 1 V. CMOS inputs provide very low input current. Shutdown capability is an option in dual amplifier version. Operation from 2.5-V to 5.5-V is possible. #### 8.2 Typical Application A typical application for an operational amplifier in an inverting amplifier. This amplifier takes a positive voltage on the input, and makes it a negative voltage of the same magnitude. In the same manner, it also makes negative voltages positive. Copyright © 2016, Texas Instruments Incorporated Figure 37. Application Schematic #### 8.2.1 Design Requirements The supply voltage must be chosen such that it is larger than the input voltage range and output range. For instance, this application scales a signal of $\pm 0.5$ V to $\pm 1.8$ V. Setting the supply at $\pm 2$ V is sufficient to accommodate this application. The supplies can power up in any order; however, neither supply can be of opposite polarity relative to ground at any time; otherwise, a large current can flow though the input ESD diodes. To limit current in such an occurrence, TI highly recommends adding a series resistor to the grounded input. Vsup+ must be more positive than Vsup- at all times; otherwise, a large reverse supply current may flow. #### 8.2.2 Detailed Design Procedure Determine the gain required by the inverting amplifier using Equation 1 and Equation 2. $$A_{v} = \frac{VOUT}{VIN} \tag{1}$$ $$A_v = \frac{1.8}{-0.5} = -3.6\tag{2}$$ Once the desired gain is determined, choose a value for RI or RF. Choosing a value in the $k\Omega$ range is desirable because the amplifier circuit uses currents in the mA range. This ensures the part does not draw too much current. For this example, choose 10 $k\Omega$ for RI, which means 36 $k\Omega$ is used for RF. This was determined by Equation 3. $$A_v = -\frac{RF}{RI} \tag{3}$$ ## **Typical Application (continued)** #### 8.2.3 Application Curve Figure 38. Input and Output Voltages of the Inverting Amplifier ## 9 Power Supply Recommendations #### **CAUTION** Supply voltages larger than 5.5~V for a single supply can permanently damage the device (see the *Absolute Maximum Ratings*). Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. #### 10 Layout #### 10.1 Layout Guidelines For best operational performance of the device, use good PCB layout practices, including: - Noise can propagate into analog circuitry through the power pins of the circuit as a whole, as well as the operational amplifier. Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry. - Connect low-ESR, 0.1-μF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V<sub>+</sub> to ground is applicable for single-supply applications. - Separate grounding for analog and digital portions of circuitry is one of the simplest and most effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds, and pay attention to the flow of the ground current. - To reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If it is not possible to keep them separate, it is much better to cross the sensitive trace perpendicular as opposed to in parallel with the noisy trace. - Place the external components as close to the device as possible. Keeping RF and RG close to the inverting input minimizes parasitic capacitance, as shown in Layout Examples. - Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit. - Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials. #### 10.2 Layout Examples Figure 39. Operational Amplifier Layout for Noninverting Configuration Figure 40. Operational Amplifier Schematic for Noninverting Configuration #### 11 Device and Documentation Support #### 11.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 1. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |--------|----------------|--------------|---------------------|---------------------|---------------------| | LMV341 | Click here | Click here | Click here | Click here | Click here | | LMV342 | Click here | Click here | Click here | Click here | Click here | | LMV344 | Click here | Click here | Click here | Click here | Click here | #### 11.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 6-Jun-2016 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|----------------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | LMV341IDBVR | ACTIVE | SOT-23 | DBV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (RC9A ~ RC9E) | Samples | | LMV341IDBVRE4 | ACTIVE | SOT-23 | DBV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (RC9A ~ RC9E) | Samples | | LMV341IDBVRG4 | ACTIVE | SOT-23 | DBV | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (RC9A ~ RC9E) | Samples | | LMV341IDCKR | ACTIVE | SC70 | DCK | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (R4A ~ R4E) | Samples | | LMV341IDCKRG4 | ACTIVE | SC70 | DCK | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | (R4A ~ R4E) | Samples | | LMV342ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV342I | Samples | | LMV342IDGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RPA | Samples | | LMV342IDGKRG4 | ACTIVE | VSSOP | DGK | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | RPA | Samples | | LMV342IDGKT | <b>PREVIEW</b> | VSSOP | DGK | 8 | 250 | TBD | Call TI | Call TI | -40 to 125 | | | | LMV342IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV342I | Samples | | LMV342IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV342I | Samples | | LMV344ID | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IDG4 | ACTIVE | SOIC | D | 14 | 50 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IDR | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IDRE4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IDRG4 | ACTIVE | SOIC | D | 14 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LMV344I | Samples | | LMV344IPW | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | ### PACKAGE OPTION ADDENDUM 6-Jun-2016 | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | LMV344IPWG4 | ACTIVE | TSSOP | PW | 14 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | | LMV344IPWR | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | | LMV344IPWRE4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | | LMV344IPWRG4 | ACTIVE | TSSOP | PW | 14 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 125 | MV344I | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ## **PACKAGE OPTION ADDENDUM** 6-Jun-2016 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF LMV341, LMV344: Automotive: LMV341-Q1, LMV344-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects ## PACKAGE MATERIALS INFORMATION www.ti.com 3-Aug-2017 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LMV341IDBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | LMV341IDCKR | SC70 | DCK | 6 | 3000 | 180.0 | 8.4 | 2.41 | 2.41 | 1.2 | 4.0 | 8.0 | Q3 | | LMV342IDGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | LMV342IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | LMV344IDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | LMV344IPWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 3-Aug-2017 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | LMV341IDBVR | SOT-23 | DBV | 6 | 3000 | 202.0 | 201.0 | 28.0 | | LMV341IDCKR | SC70 | DCK | 6 | 3000 | 202.0 | 201.0 | 28.0 | | LMV342IDGKR | VSSOP | DGK | 8 | 2500 | 358.0 | 335.0 | 35.0 | | LMV342IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | LMV344IDR | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | LMV344IPWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | ## DBV (R-PDSO-G6) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - Falls within JEDEC MO-178 Variation AB, except minimum lead width. ## DBV (R-PDSO-G6) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. ## D (R-PDSO-G8) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## DGK (S-PDSO-G8) ## PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per end. - Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - E. Falls within JEDEC MO-187 variation AA, except interlead flash. ## DCK (R-PDSO-G6) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AB. ## DCK (R-PDSO-G6) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.