# Low Power Digital Temperature Sensor With Two-Wire Serial Interface in WCSP Check for Samples: TMP108 #### **FEATURES** - Dynamically-Programmable Limit Window with Under- and Overtemperature Alerts - Accuracy: ±0.75°C (max) from -20°C to +85°C ±1°C (max) from -40°C to +125°C - Low Quiescent Current: 6 μA Active (max) from -40°C to +125°C - Supply Range: 1.4 V to 3.6 V Resolution: 12 Bits (0.0625°C) - Package: 1.2-mm × 0.8-mm, 6-Ball WCSP ## **APPLICATIONS** - Smartphone and Tablet Thermal Management - Battery Management - Thermostat Control - Under- and Overtemperature Protection - Environmental Monitoring and HVAC #### DESCRIPTION TMP108 is a digital-output temperature sensor with a dynamically-programmable limit window, and underand overtemperature alert functions. These features provide optimized temperature control without the need of frequent temperature readings by the controller or application processor. The TMP108 features SMBus<sup>™</sup> and two-wire interface compatibility, and allows up to four devices on one bus with the SMBus alert function. The TMP108 is ideal for thermal management optimization in a variety of consumer, computer, and environmental applications. The device is specified over a temperature range of –40°C to +125°C. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SMBus is a trademark of Intel, Inc. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # ORDERING INFORMATION(1) (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. ## ABSOLUTE MAXIMUM RATINGS(1) | | | TMP108 | UNIT | |----------------------------------------------|----------------------------|--------------------|------| | Supply voltage | | 3.6 | V | | Input voltage for SDA and SCL <sup>(2)</sup> | | -0.5 to 3.6 | V | | Input voltage for A0 and ALERT | | -0.5 to (V+) + 0.3 | V | | Operating temperature | | -55 to +150 | °C | | Storage temperatu | re | -60 to +150 | °C | | Junction temperatu | ire | +150 | °C | | Electrostatic | Human body model (HBM) | 2000 | V | | discharge (ESD) ratings | Charged device model (CDM) | 1000 | V | <sup>(1)</sup> Stresses above these ratings may cause permanent damage. Exposure to absolute maximum conditions for extended periods may degrade device reliability. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those specified is not supported. (2) If A0 is connected to SCL or SDA, the input voltage rating for A0 applies to SCL or SDA. #### PIN CONFIGURATION #### YFF PACKAGE DSBGA-6 (TOP VIEW) #### **PIN DESCRIPTIONS** | PIN<br>NAME | PIN<br>NUMBER | DESCRIPTION | |-------------|---------------|---------------------------------| | A0 | B1 | Address selection pin | | ALERT | C1 | Alert output pin | | GND | A2 | Ground | | SCL | B2 | Input clock pin | | SDA | C2 | Input/output data pin | | V+ | A1 | Supply Voltage (1.4 V to 3.6 V) | ## **ELECTRICAL CHARACTERISTICS** At $T_A = +25$ °C, and V+ = +1.8 V, unless otherwise noted. | | | | | TMP108 | | | |-----------------|-----------------------------------|------------------------------------------------------------------------|----------|--------|----------|--------| | | PARAMETER | CONDITIONS | MIN | TYP | TYP MAX | | | TEMP | ERATURE INPUT | | | | | | | | Range | | -40 | | +125 | °C | | | Accuracy (temperature | -20°C to +85°C | | ±0.15 | ±0.75 | °C | | | error) | -40°C to +125°C | | ±0.3 | ±1 | °C | | | Accuracy vs supply | | | ±0.03 | ±0.3 | °C/V | | DIGIT | AL INPUT/OUTPUT | | | | | | | V <sub>IH</sub> | Input logic high level | | 0.7 (V+) | | V+ | V | | V <sub>IL</sub> | Input logic low level | | -0.5 | | 0.3 (V+) | V | | IN | Input current | 0 V < V <sub>IN</sub> < (V+) +0.3 V | | | 1 | μΑ | | ., | Output logic low level | V+ > 2 V, I <sub>OUT</sub> = 3 mA | | | 0.4 | V | | V <sub>OL</sub> | Output logic low level | V+ < 2 V, I <sub>OUT</sub> = 3 mA | | | 0.2 (V+) | V | | | ALERT internal pull-up resistor | ALERT to V+ | 80 | 100 | 120 | kΩ | | | Resolution | | | 12 | | Bit | | | Conversion time | One-Shot mode | 21 | 27 | 33 | ms | | | Conversion modes | CR1 = 0, CR0 = 0 | | 0.25 | | Conv/s | | | | CR1 = 0, CR0 = 1 (default) | | 1 | | Conv/s | | | | CR1 = 1, CR0 = 0 | | 4 | | Conv/s | | | | CR1 = 1, CR0 = 1 | | 16 | | Conv/s | | | Timeout time | | 21 | 28 | 35 | ms | | POWE | R SUPPLY | | | | | | | | Operating supply range,<br>V+ pin | | 1.4 | | 3.6 | V | | | | Serial bus inactive, CR1 = 0, CR0 = 1 (default) | | 2 | 3.5 | μA | | | | Serial bus inactive, CR1 = 0, CR0 = 1 (default), -40°C to +125°C | | | 6 | μA | | Q | Quiescent current | Serial bus active, SCL frequency = 400 kHz, CR1 = 0, CR0 = 1 (default) | | 12 | | μΑ | | | | Serial bus active, SCL frequency = 3.4 MHz, CR1 = 0, CR0 = 1 (default) | | 82 | | μΑ | | | | Serial bus inactive | | 0.3 | 1 | μA | | SD | Shutdown current | Serial bus active, SCL frequency = 400 kHz | | 10 | | μA | | | | Serial bus active, SCL frequency = 3.4 MHz | | 80 | | μA | | ГЕМР | ERATURE | | | | ' | | | | Specified range | | -40 | | +125 | °C | | | Storage range | | -55 | | +150 | °C | ## THERMAL INFORMATION | | | TMP108 | | | |------------------------------|----------------------------------------------|-------------|-------|--| | | THERMAL METRIC <sup>(1)</sup> | YFF (DSBGA) | UNITS | | | | | 6 PINS | 1 | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 132.7 | | | | $\theta_{\text{JC(top)}}$ | Junction-to-case(top) thermal resistance | 1.7 | | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 23 | °C/W | | | Ψлτ | Junction-to-top characterization parameter | 6 | 3C/VV | | | ΨЈВ | Junction-to-board characterization parameter | 22.6 | | | | $\theta_{\text{JC(bottom)}}$ | Junction-to-case(bottom) thermal resistance | N/A | | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. #### TYPICAL CHARACTERISTICS At $T_A = +25$ °C and V+ = 1.8 V, unless otherwise noted. Figure 1. QUIESCENT CURRENT vs TEMPERATURE (1 Conversion per Second) Figure 3. CONVERSION TIME vs TEMPERATURE Figure 5. TEMPERATURE ERROR vs TEMPERATURE Figure 2. SHUTDOWN CURRENT vs TEMPERATURE Figure 4. QUIESCENT CURRENT vs BUS FREQUENCY Figure 6. TEMPERATURE ERROR AT +25°C Submit Documentation Feedback #### **APPLICATION INFORMATION** The TMP108 is a digital temperature sensor optimal for thermal management and thermal protection applications. The TMP108 is two-wire and SMBus Interface compatible, and is specified over a temperature range of –40°C to +125°C. The TMP108 temperature sensor is the chip itself; the solder bumps provide the primary thermal path as a result of the lower thermal resistance of metal. The temperature sensor result is equivalent to the local temperature of the printed circuit board (PCB) on which the sensor is mounted. The TMP108 only requires pull-up resistors on SCL and SDA; although, a 0.01 $\mu$ F bypass capacitor is recommended, as shown in Figure 7. There is an internal 100 $k\Omega$ pull-up resistor connected to supply on the ALERT pin. If required, use an external resistor of smaller value on the ALERT pin for a stronger pull-up to V+. The SCL and SDA lines can be pulled up to a supply that is equal to or higher than V+ through the pull-up resistors. To configure one of four different addresses on the bus, connect A0 to either V+, GND, SCL, or SDA. If A0 is connected to SCL or SDA, make their pull-up supply equal to V+. Figure 7. Typical Application Circuit ## **POINTER REGISTER** Figure 8 shows the internal register structure of the TMP108. Use the 8-bit pointer register to address a given data register. The pointer register uses the two LSBs (see Table 10) to identify which of the data registers respond to a read or write command. Table 1 identifies the bits of the pointer register byte. Table 2 describes the pointer address of the registers available in the TMP108. The power-up reset value of the P1 and P0 bits is '00'. Figure 8. Internal Register Structure ## Table 1. Pointer Register Byte | P7 | P6 | P5 | P4 | Р3 | P2 | P1 | P0 | |----|----|----|----|----|----|---------------|----| | 0 | 0 | 0 | 0 | 0 | 0 | Register Bits | | **Table 2. Pointer Addresses** | P1 | P0 | REGISTER | |----|----|-------------------------------------------| | 0 | 0 | Temperature register (read only, default) | | 0 | 1 | Configuration register (read/write) | | 1 | 0 | T <sub>LOW</sub> register (read/write) | | 1 | 1 | T <sub>HIGH</sub> register (read/write) | #### **TEMPERATURE REGISTER** The temperature register is configured as a 12-bit, read-only register that stores the output of the most recent conversion. Two bytes must be read to obtain data, as shown in Table 3 and Table 4. Note that byte 1 is the most significant byte, followed by byte 2, the least significant byte. The first 12 bits are used to indicate temperature. There is no requirement to read the least significant byte if that information is not needed (for example, for resolution lower than 1°C). Table 5 summarizes the temperature data format. One LSB equals 0.0625°C. Negative numbers are represented in binary twos complement format. Following power-up or reset, the temperature register reads 0°C until the first conversion is complete. The unused bits in the temperature register always read '0'. ## Table 3. Byte 1 of Temperature Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |-----|-----|----|----|----|----|----|----| | T11 | T10 | T9 | Т8 | T7 | T6 | T5 | T4 | ## Table 4. Byte 2 of Temperature Register | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|----|----|----|----|----|----|----| | Т3 | T2 | T1 | T0 | 0 | 0 | 0 | 0 | Table 5. Temperature Data Format<sup>(1)</sup> | | DIGITAL OU | JTPUT | | |------------------|----------------|-------|--| | TEMPERATURE (°C) | BINARY | HEX | | | 128 | 0111 1111 1111 | 7FF | | | 127.9375 | 0111 1111 1111 | 7FF | | | 100 | 0110 0100 0000 | 640 | | | 80 | 0101 0000 0000 | 500 | | | 75 | 0100 1011 0000 | 4B0 | | | 50 | 0011 0010 0000 | 320 | | | 25 | 0001 1001 0000 | 190 | | | 0.25 | 0000 0000 0100 | 004 | | | 0 | 0000 0000 0000 | 000 | | | -0.25 | 1111 1111 1100 | FFC | | | -25 | 1110 0111 0000 | E70 | | | <b>-</b> 55 | 1100 1001 0000 | C90 | | <sup>(1)</sup> The temperature sensor ADC resolution is 0.0625°C/count. Table 5 does not supply a full list of all temperatures. Use the following rules to obtain the digital data format for a given temperature. To convert positive temperatures to a digital data format: Divide the temperature by the resolution. Then, convert the result to binary code with a 12-bit, left-justified format, and MSB = 0 to denote a positive sign. Example: $(+50^{\circ}C)/(0.0625^{\circ}C/count) = 800 = 320h = 0011 0010 0000$ To convert negative temperatures to a digital data format: Divide the absolute value of the temperature by the resolution, and convert the result to binary code with a 12-bit, left-justified format. Then, generate the twos complement of the result by complementing the binary number and adding one. Denote a negative number with MSB = 1. Example: $(|-25^{\circ}C|)/(0.0625^{\circ}C/count) = 400 = 190h = 0001 1001 0000$ Twos complement format: 1110 0110 1111 + 1 = 1110 0111 0000 #### **CONFIGURATION REGISTER** The configuration register is a 16-bit read and write register used to store bits that control the operational modes of the temperature sensor. Read and write operations are performed MSB first. The format and power-up (reset) default value of the configuration register is shown in Table 6, followed by an explanation of the register bits. Other options for the default values are available by request. Table 6. Configuration and Power-Up/Reset Format | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|------|------|----|----|----|----| | 1 | ID | CR1 | CR0 | FH | FL | TM | M1 | MO | | | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | | 2 | POL | 0 | HYS1 | HYS0 | 0 | 0 | 0 | 0 | | | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | ## Hysteresis Control (HYS1 and HYS0) When operating in comparator mode, the hysteresis control bits (HYS1 and HYS0) configure the hysteresis for the limit comparison of the TMP108 to 0°C, 1°C, 2°C, or 4°C. The default hysteresis is 1°C. Table 7 shows the settings for HYS1 and HYS0. **Table 7. Hysteresis Settings** | HYS1 | HYS0 | HYSTERESIS | |------|------|---------------| | 0 | 0 | 0°C | | 0 | 1 | 1°C (default) | | 1 | 0 | 2°C | | 1 | 1 | 4°C | ## Polarity (POL) The polarity of the $\overline{ALERT}$ pin can be programmed using the POL bit. If POL = '0' (default), the $\overline{ALERT}$ is active low. For POL = '1', the $\overline{ALERT}$ pin is active high, and the state of the $\overline{ALERT}$ pin is inverted. ## Mode Bits (M1 and M0) The mode bits, M1 and M0, can be set to three different modes: shutdown, one-shot, or continuous conversion. ## Shutdown Mode (M1 = '0', M0 = '0') Shutdown mode saves power by shutting down all device circuitry other than the serial interface, thus reducing current consumption to typically less than 0.5 $\mu$ A. Shutdown mode is enabled when M1 and M0 = '00'. The device shuts down when current conversion is completed. ## One-Shot Mode (M1 = '0', M0 = '1') The TMP108 features a *one-shot* temperature measurement mode. When the device is in shutdown mode, writing a '01' to the M1 and M0 bits starts a single temperature conversion. During the conversion, the M1 and M0 bits reads '01'. The device returns to the shutdown state at the completion of the single conversion. After the conversion, the M1 and M0 bits read '00'. This feature is useful for reducing the power consumption of the TMP108 when continuous temperature monitoring is not required. As a result of the short conversion time, the TMP108 can achieve a higher conversion rate. A single conversion typically takes 27 ms and a read can take place in less than 20 $\mu$ s. However, when using one-shot mode, 30 or more conversions per second are possible. #### Continuous Conversion Mode (M1 = '1') When the TMP108 is in continuous conversion mode (M1 = '1'), a single conversion is performed at a rate determined by the conversion rate bits (CR1 and CR0 in the configuration register). The TMP108 performs a single conversion, and then goes in standby and waits for the appropriate delay set by the CR1 and CR0 bits. See Table 8 for CR1 and CR0 settings. #### Thermostat Mode (TM) The thermostat mode bit indicates to the device whether to operate in comparator mode (TM = '0') or interrupt mode (TM = '1', default). For more information on comparator and interrupt modes, see the *High- and Low-Limit Registers* section. ## Temperature Watchdog Flags (FL and FH) The TMP108 uses temperature watchdog flags in the configuration register that indicate the result of comparing the device temperature at the end of every conversion to the values stored in the temperature limit registers ( $T_{HIGH}$ and $T_{LOW}$ ). If the temperature of the TMP108 exceeds the value in the $T_{HIGH}$ register, then the flag-high bit (FH) in the configuration register is set to '1'. If the temperature falls below the value in the $T_{LOW}$ register, then the flag-low bit (FL) is set to '1'. If both flag bits remain '0', then the temperature is within the temperature range set by the temperature limit registers. In interrupt mode, when any of the flags is set by an under- or overtemperature event, the SMBus ALERT Response only clears the pin and not the flags. Reading the configuration register clears both the flags and the pin. #### **Conversion Rate** The conversion rate bits, CR1 and CR0, configure the TMP108 for conversion rates of 0.25 Hz, 1 Hz, 4 Hz, or 16 Hz. The default rate is 1 Hz. The TMP108 has a typical conversion time of 27 ms. To achieve different conversion rates, the TMP108 makes a conversion, and then powers down and waits for the appropriate delay set by CR1 and CR0. Table 8 shows the settings for CR1 and CR0. **CONVERSION RATE** CR1 CR<sub>0</sub> IQ (TYP) 0 0 0.25 Hz 1 µA 1 Hz (default) 0 1 2 μΑ 5 μΑ 1 0 4 Hz 1 1 16 Hz 18 µA **Table 8. Conversion Rate Settings** After power-up or a general-call reset, the TMP108 immediately starts a conversion, as shown in Figure 9. The first result is available after 27 ms (typical). The active quiescent current during conversion is 40 $\mu$ A (typical at +25°C). The quiescent current during delay is 0.7 $\mu$ A (typical at +25°C). (1) Delay is set by the CR1 and CR0 bits in the configuration register. Figure 9. Conversion Start #### **HIGH- AND LOW-LIMIT REGISTERS** In comparator mode (TM = '0'), the $\overline{ALERT}$ pin becomes active when the temperature exceeds the value in the $T_{HIGH}$ register or drops below the value in the $T_{LOW}$ register. The $\overline{ALERT}$ pin remains active until the temperature returns to a value that is within the range set by: $(T_{LOW} + HYS)$ and $(T_{HIGH} - HYS)$ #### where HYS is the hysteresis set by the hysteresis control bits (HYS1 and HYS0). (1) In interrupt mode (TM = '1'), the $\overline{ALERT}$ pin becomes active when the temperature exceeds the value in the $T_{HIGH}$ register or drops below the value in the $T_{LOW}$ register, and remains active until a read operation of the configuration register occurs (also clears the values latched in the <u>watchdog</u> flags, FL and FH), or the device successfully responds to the SMBus alert response address. The $\overline{ALERT}$ pin is also cleared by resetting the device with the general call reset command. Both operational modes are represented in Figure 10 and Figure 11. Table 9 and Table 10 describe the format for the $T_{HIGH}$ and $T_{LOW}$ registers. Note that the most significant byte is sent first, followed by the least significant byte. Power-up (reset) default values are $T_{HIGH}$ = +127.9375°C and $T_{LOW}$ = -128°C. These values ensure that upon power-up, the limit window is set to maximum, and the ALERT pin does not become active until the desired limit values are programmed in the registers. Other default values for the temperature limits are available by request. The format of the data for $T_{HIGH}$ and $T_{LOW}$ is the same as for the temperature register. Table 9. Bytes 1 and 2 of T<sub>HIGH</sub> Register | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|----|----|----|----|----|----| | 1 | H11 | H10 | H9 | H8 | H7 | H6 | H5 | H4 | | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 2 | НЗ | H2 | H1 | H0 | 0 | 0 | 0 | 0 | ## Table 10. Bytes 1 and 2 of T<sub>LOW</sub> Register | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------|-----|-----|----|----|----|----|----|----| | 1 | L11 | L10 | L9 | L8 | L7 | L6 | L5 | L4 | | BYTE | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 2 | L3 | L2 | L1 | L0 | 0 | 0 | 0 | 0 | (1) Update $T_{HIGH}$ and $T_{LOW}$ limit. Read the configuration register to clear the flags and the $\overline{ALERT}$ pin. Figure 10. Interrupt Mode Figure 11. Comparator Mode Copyright © 2013, Texas Instruments Incorporated Product Folder Links: TMP108 #### **SERIAL INTERFACE** The TMP108 operates as a slave device only on the two-wire bus and SMBus. Connections to the bus are made using the open-drain I/O lines, SDA and SCL. The SDA and SCL pins feature integrated spike-suppression filters and Schmitt triggers to minimize the effects of input spikes and bus noise. The TMP108 supports the transmission protocol for both fast (1 kHz to 400 kHz) and high-speed (1 kHz to 3.4 MHz) modes. All data bytes are transmitted MSB first. #### **SERIAL BUS ADDRESS** To communicate with the TMP108, the master must first communicate with slave devices using a slave address byte. The slave address byte consists of seven address bits, and a direction bit indicating the intent of executing either a read or write operation. The TMP108 features an address pin that allows up to four devices to be addressed on a single bus. The TMP108 latches the status of the address pin at the start of a communication. Table 11 describes the pin logic levels and the corresponding address values. Other values for the fixed address bits are available by request. DEVICE TWO-WIRE ADDRESS A0 PIN CONNECTION 1001000 Ground 1001001 V+ 1001010 SDA 1001011 SCL **Table 11. Address Pin and Slave Addresses** #### **BUS OVERVIEW** The device that initiates the transfer is called a *master*, and the devices controlled by the master are *slaves*. The bus must be controlled by a master device that generates the serial clock (SCL), controls the bus access, and generates the start and stop conditions. To address a specific device, initiate a start condition by pulling the data line (SDA) from a high to a low logic level while SCL is high. All slaves on the bus shift in the slave address byte; the last bit indicates whether a read or write operation follows. During the ninth clock pulse, the slave being addressed responds to the master by generating an acknowledge bit and pulling SDA low. Data transfer is then initiated and sent over eight clock pulses followed by an acknowledge bit. During data transfer, SDA must remain stable while SCL is high because any change in SDA while SCL is high is interpreted as a start or stop signal. After all data have been transferred, the master generates a stop condition indicated by pulling SDA from low to high, while SCL is high. ## WRITING/READING OPERATION Accessing a particular register on the TMP108 is accomplished by writing the appropriate value to the pointer register. The value for the pointer register is the first byte transferred after the slave address byte with the R/W bit low. Every write operation to the TMP108 requires a value for the pointer register (see Figure 13). When reading from the TMP108, the last value stored in the pointer register by a write operation is used to determine which register is read by a read operation. To change the register pointer for a read operation, a new value must be written to the pointer register. This action is accomplished by issuing a slave address byte with the R/W bit low, followed by the pointer register byte. No additional data are required. The master can then generate a start condition and send the slave address byte with the R/W bit high to initiate the read command. See Figure 14 for details of this sequence. If repeated reads from the same register are desired, it is not necessary to continually send the pointer register bytes because the TMP108 stores the pointer register value until it is changed by the next write operation. Note that register bytes are sent with the most significant byte first, followed by the least significant byte. #### **SLAVE MODE OPERATIONS** The TMP108 can operate as a slave receiver or slave transmitter. #### Slave Receiver Mode: The first byte transmitted by the master is the slave address, with the $R/\overline{W}$ bit low. The TMP108 then acknowledges reception of a valid address. The next byte transmitted by the master is the pointer register. The TMP108 then acknowledges reception of the pointer register byte. The next byte or bytes are written to the register addressed by the pointer register. The TMP108 acknowledges reception of each data byte. The master can terminate data transfer by generating a start or stop condition. #### **Slave Transmitter Mode:** The first byte transmitted by the master is the slave address, with the $R/\overline{W}$ bit high. The slave acknowledges reception of a valid slave address. The next byte is transmitted by the slave and is the most significant byte of the register indicated by the pointer register. The master acknowledges reception of the data byte. The next byte transmitted by the slave is the least significant byte. The master acknowledges reception of the data byte. The master can terminate data transfer by generating a not-acknowledge bit on reception of any data byte, or by generating a start or stop condition. #### **SMBus ALERT FUNCTION** The TMP108 supports the SMBus alert function. When the TMP108 operates in interrupt mode (TM = '1'), the $\overline{\text{ALERT}}$ pin may be connected as an SMBus alert signal. When a master senses that an alert condition is present on the ALERT line, the master sends an SMBus alert command (00011001) to the bus. If the $\overline{\text{ALERT}}$ pin is active, the device acknowledges the SMBus alert command and responds by returning its slave address on the SDA line. The eighth bit (LSB) of the slave address byte indicates whether the alert condition is caused by the temperature exceeding $T_{\text{HIGH}}$ or falling below $T_{\text{LOW}}$ . The LSB is high if the temperature is greater than $T_{\text{HIGH}}$ , or low if the temperature is less than $T_{\text{LOW}}$ . See Figure 15 for details of this sequence. If multiple devices on the bus respond to the SMBus alert command, arbitration during the slave address portion of the SMBus alert command determines which device clears its alert status first. If the TMP108 wins the arbitration, its ALERT pin becomes inactive at the completion of the SMBus alert command. If the TMP108 loses the arbitration, its ALERT pin remains active. #### **GENERAL CALL** The TMP108 responds to a two-wire general call address (0000000) if the eighth bit is '0'. The device acknowledges the general call address and responds to commands in the second byte. If the second byte is 00000100, the TMP108 latches the status of the address pin, but does not reset. If the second byte is 00000110, the TMP108 internal registers are reset to power-up values. The TMP108 does not support the general address acquire command. #### **HIGH-SPEED (Hs) MODE** In order for the two-wire bus to operate at frequencies above 400 kHz, the master device must issue an SMBus Hs-mode master code (00001xxx) as the first byte after a start condition to switch the bus to high-speed operation. The TMP108 does not acknowledge this byte, but does switch its input filters on SDA and SCL and its output filters on SDA to operate in Hs-mode, allowing transfers at up to 3.4 MHz. After the Hs-mode master code has been issued, the master transmits a two-wire slave address to initiate a data-transfer operation. The bus continues to operate in Hs-mode until a stop condition occurs on the bus. Upon receiving the stop condition, the TMP108 switches the input and output filters back to fast-mode operation. ## **TIMEOUT FUNCTION** Copyright © 2013, Texas Instruments Incorporated The TMP108 resets the serial interface if SCL or SDA are held low for 28 ms (typ) between a start and stop condition. If the TMP108 is pulled low, it releases the bus and then waits for a start condition. To avoid activating the timeout function, it is necessary to maintain a communication speed of at least 1 kHz for the SCL operating frequency. #### **TIMING DIAGRAMS** The TMP108 is two-wire and SMBus compatible. Figure 12 to Figure 15 describe the various operations on the TMP108. Parameters for Figure 12 are defined in Table 12. Bus definitions are: Bus Idle: Both SDA and SCL lines remain high. **Start Data Transfer:** A change in the state of the SDA line, from high to low, while the SCL line is high defines a start condition. Each data transfer is initiated with a start condition. **Stop Data Transfer:** A change in the state of the SDA line from low to high while the SCL line is high defines a stop condition. Each data transfer is terminated with a repeated start or stop condition. **Data Transfer:** The number of data bytes transferred between a start and a stop condition is not limited, and is determined by the master device. The receiver acknowledges the transfer of data. It is also possible to use the TMP108 for single-byte updates. To update only the MS byte, terminate communication by issuing a start or stop condition on the bus. **Acknowledge:** Each receiving device, when addressed, must generate an acknowledge bit. A device that acknowledges must pull down the SDA line during the acknowledge clock pulse so that the SDA line is stable low during the high period of the acknowledge clock pulse. Setup and hold times must be taken into account. When a master receives data, the termination of the data transfer can be signaled by the master generating a *not-acknowledge* ('1') on the last byte transmitted by the slave. **Table 12. Timing Diagram Definitions** | | | FAST MO | DE | HIGH-SPEED | | | | |---------------------------------------|--------------------------------------------------------------------------------------------|---------|------|------------|-----|------|--| | PARAMETER | TEST CONDITIONS | MIN | MAX | MIN | MAX | UNIT | | | | SCL operating frequency, V+ ≥ 1.8 V | 0.001 | 0.4 | 0.001 | 3.4 | MHz | | | f <sub>(SCL)</sub> | SCL operating frequency, V+ < 1.8 V | 0.001 | 0.4 | 0.001 | 2.5 | MHz | | | | Bus free time between stop and start conditions, V+ ≥ 1.8 V | 1300 | | 160 | | ns | | | t <sub>(BUF)</sub> | Bus free time between stop and start conditions, V+ < 1.8 V | 1300 | | 260 | | ns | | | t <sub>(HDSTA)</sub> | Hold time after repeated start condition. After this period, the first clock is generated. | 600 | | 160 | | ns | | | t <sub>(SUSTA)</sub> | Repeated start condition setup time | 600 | | 160 | | ns | | | t <sub>(SUSTO)</sub> | Stop condition setup time | 600 | | 160 | | ns | | | | Data hold time, V+ ≥ 1.8 V | 0 | 900 | 0 | 70 | ns | | | t <sub>(HDDAT)</sub> | Data hold time, V+ < 1.8 V | 0 | 900 | 0 | 130 | ns | | | | Data setup time, V+ ≥ 1.8 V | 100 | | 10 | | ns | | | <sup>t</sup> (SUDAT) | Data setup time, V+ < 1.8 V | 100 | | 50 | | ns | | | | SCL clock low period, V+ ≥ 1.8 V | 1300 | | 160 | | ns | | | t <sub>(LOW)</sub> | SCL clock low period, V+ < 1.8 V | 1300 | | 260 | | ns | | | t <sub>(HIGH)</sub> | SCL clock high period | 600 | | 60 | | ns | | | t <sub>R</sub> , t <sub>F</sub> - SDA | Data rise/fall time | | 300 | | 80 | ns | | | t <sub>R</sub> , t <sub>F</sub> - SCL | Clock rise/fall time | | 300 | | 40 | ns | | | t <sub>R</sub> | Clock/data rise time for SCLK ≤ 100 kHz | | 1000 | | | ns | | # **TWO-WIRE TIMING DIAGRAMS** Figure 12. Two-Wire Timing Diagram (1) The value of A0 and A1 are determined by the A0 pin. Figure 13. Two-Wire Timing Diagram for Write Word Format - (1) The value of A0 and A1 are determined by the A0 pin. - (2) Master should leave SDA high to terminate a single-byte read operation. - (3) Master should leave SDA high to terminate a two-byte read operation. Figure 14. Two-Wire Timing Diagram for Read Word Format (1) The value of A0 and A1 are determined by the A0 pin. Figure 15. Timing Diagram for SMBus Alert # PACKAGE OPTION ADDENDUM 30-Apr-2013 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Top-Side Markings | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|-------------------|---------| | TMP108AIYFFR | ACTIVE | DSBGA | YFF | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Т8 | Samples | | TMP108AIYFFT | ACTIVE | DSBGA | YFF | 6 | 250 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | Т8 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. (4) Multiple Top-Side Markings will be inside parentheses. Only one Top-Side Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Top-Side Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Jun-2015 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMP108AIYFFR | DSBGA | YFF | 6 | 3000 | 180.0 | 8.4 | 0.89 | 1.69 | 0.69 | 4.0 | 8.0 | Q1 | | TMP108AIYFFT | DSBGA | YFF | 6 | 250 | 180.0 | 8.4 | 0.89 | 1.69 | 0.69 | 4.0 | 8.0 | Q1 | www.ti.com 17-Jun-2015 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMP108AIYFFR | DSBGA | YFF | 6 | 3000 | 182.0 | 182.0 | 20.0 | | TMP108AIYFFT | DSBGA | YFF | 6 | 250 | 182.0 | 182.0 | 20.0 | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. B. This drawing is subject to change without notice. C. NanoFree™ package configuration. NanoFree is a trademark of Texas Instruments. #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.