

## **General description**

650V GaN-on-Silicon Enhancement-mode Power Transistor in Dual Flat No-lead Package (DFN) with 8 mm × 8 mm size .

## Features

- Enhancement-mode transistor normally-OFF power switch
- Ultra-high switching frequency
- No reverse-recovery charge
- · Low gate charge, low output charge
- Qualified for industrial applications according to JEDEC Standards
- ESD safeguard
- · RoHS, Pb-free, REACH-compliant

# Applications

- AC-DC converters
- DC-DC converters
- Totem pole PFC
- Fast battery charging
- High-density power conversion
- High-efficiency power conversion





| Gate          | 8          |
|---------------|------------|
| Drain         | 1, 2, 3, 4 |
| Kelvin Source | 7          |
| Source        | 5, 6, 9    |



# **Maximum ratings**

at T<sub>j</sub> = 25 °C unless otherwise specified. Continuous application of maximum ratings can deteriorate transistor lifetime. For further information, contact CloudSemi sales office.

#### Table 3 Maximum rating

| Devementere                                  | Cumb ala              |      | Values |      | Units | Notes/Test Canditions                                                                        |  |
|----------------------------------------------|-----------------------|------|--------|------|-------|----------------------------------------------------------------------------------------------|--|
| Parameters                                   | Symbols               | Min. | Тур.   | Max. | Units | Notes/Test Conditions                                                                        |  |
| Drain-source voltage                         | V <sub>DS, max</sub>  | -    | -      | 650  | V     | $V_{GS}$ = 0 V, I <sub>D</sub> = 10 $\mu$ A                                                  |  |
| Drain-source voltage transient <sup>1</sup>  | VDS, transient        | -    | -      | 750  | V     | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 750 V                                               |  |
| Continuous current, drain-source             | lо                    | -    | -      | 17   | A     | T <sub>c</sub> = 25 °C                                                                       |  |
| Pulsed current, drain-source <sup>2</sup>    | I <sub>D, pulse</sub> | -    | -      | 32   | A     | T <sub>c</sub> = 25 °C; V <sub>G</sub> = 6 V                                                 |  |
| Pulsed current, drain-source <sup>2</sup>    | $I_{D, pulse}$        | -    | -      | 18   | A     | T <sub>c</sub> = 125 °C; V <sub>G</sub> = 6 V                                                |  |
| Gate-source voltage, continuous <sup>3</sup> | V <sub>GS</sub>       | -1.4 | -      | +7   | V     | T <sub>j</sub> = -55 °C to 150 °C                                                            |  |
| Gate-source voltage, pulsed                  | $V_{GS, pulse}$       | -    | -      | +10  | V     | T <sub>j</sub> = -55 °C to 150 °C;<br>t <sub>Pulse</sub> = 50 ns, f = 100 kHz;<br>open drain |  |
| Power dissipation                            | P <sub>tot</sub>      | -    | -      | 113  | W     | T <sub>c</sub> = 25 °C                                                                       |  |
| Operating temperature                        | Tj                    | -55  | -      | +150 | °C    |                                                                                              |  |
| Storage temperature                          | T <sub>stg</sub>      | -55  | -      | +150 | °C    |                                                                                              |  |

1.  $V_{DS, transient}$  is intended for surge rating during non-repetitive events,  $t_{Pulse}$  < 1  $\mu s$ .

2. Pulse width = 10  $\mu$ s.

3. The minimum  $V_{\text{GS}}$  is clamped by ESD protection circuit, as shown in Figure 8.

# **Thermal characteristics**

 Table 4 Thermal characteristics

| Parameters                        | Symbols           |      | Values |      | Units | Notes/Test Conditions |
|-----------------------------------|-------------------|------|--------|------|-------|-----------------------|
| Falameters                        | Symbols           | Min. | Тур.   | Max. | Units |                       |
| Thermal resistance, junction-case | R <sub>thJC</sub> | -    | -      | 1.1  | °C/W  |                       |
| Reflow soldering temperature      | T <sub>sold</sub> | -    | -      | 260  | °C    | MSL3                  |



# **Electrical characteristics**

at  $T_j$  = 25 °C, unless specified otherwise.

#### Table 5 Static characteristics

| Deremetere                   | Cumhala             | Values |      |      | Unite |                                                                         |
|------------------------------|---------------------|--------|------|------|-------|-------------------------------------------------------------------------|
| Parameters                   | Symbols             | Min.   | Тур. | Max. | Units | Notes/Test Conditions                                                   |
| Cata threahold valtage       |                     | 1.2    | 1.7  | 2.5  | v     | $I_D$ = 17.2 mA; $V_{DS}$ = $V_{GS}$ ; $T_j$ = 25 °C                    |
| Gate threshold voltage       | Vgs(th)             | -      | 1.6  | -    | V     | $I_D$ = 17.2 mA; $V_{DS}$ = $V_{GS}$ ; $T_j$ = 125 °C                   |
| Drain course lookage ourrent |                     | -      | 0.6  | 20   | μA    | $V_{DS}$ = 650 V; $V_{GS}$ = 0 V; $T_j$ = 25 °C                         |
| Drain-source leakage current | IDSS                | -      | 1    | -    |       | V <sub>DS</sub> = 650 V; V <sub>GS</sub> = 0 V; T <sub>j</sub> = 125 °C |
| Gate-source leakage current  | lgss                | -      | 40   | 200  | μA    | V <sub>GS</sub> = 6 V; V <sub>DS</sub> = 0 V                            |
| Drain-source on-state        | Dent                | -      | 100  | 140  | mΩ    | V <sub>GS</sub> = 6 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 25 °C     |
| resistance                   | R <sub>DS(on)</sub> | -      | 200  | -    | mΩ    | V <sub>GS</sub> = 6 V; I <sub>D</sub> = 5 A; T <sub>j</sub> = 125 °C    |
| Gate resistance              | RG                  | -      | 3.5  | -    | Ω     | f = 5 MHz; open drain                                                   |

## Table 6 Dynamic characteristics

| Deremetere                                                | Cumhala            | Values |      |      | Unite |                                                             |
|-----------------------------------------------------------|--------------------|--------|------|------|-------|-------------------------------------------------------------|
| Parameters                                                | Symbols            | Min.   | Тур. | Max. | Units | Notes/Test Conditions                                       |
| Input capacitance                                         | Ciss               | -      | 125  | -    | pF    | $V_{GS}$ = 0 V; $V_{DS}$ = 400 V; f = 100 kHz               |
| Output capacitance                                        | Coss               | -      | 40   | -    | pF    | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 400 V; f = 100 kHz |
| Reverse transfer capacitance                              | Crss               | -      | 0.5  | -    | pF    | V <sub>GS</sub> = 0 V; V <sub>DS</sub> = 400 V; f = 100 kHz |
| Effective output capacitance, energy related <sup>1</sup> | C <sub>o(er)</sub> | -      | 53   | -    | pF    | $V_{GS}$ = 0 V; $V_{DS}$ = 0 to 400 V                       |
| Effective output capacitance, time related <sup>2</sup>   | C <sub>o(tr)</sub> | -      | 81   | -    | pF    | $V_{GS} = 0 V; V_{DS} = 0 to 400 V$                         |
| Output charge                                             | Q <sub>OSS</sub>   | -      | 33   | -    | nC    | $V_{GS}$ = 0 V; $V_{DS}$ = 0 to 400 V                       |

1.  $C_{o(er)}$  is the fixed capacitance that gives the same stored energy as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 400 V.

2.  $C_{o(tr)}$  is the fixed capacitance that gives the same charging time as  $C_{OSS}$  while  $V_{DS}$  is rising from 0 to 400 V.



## Table 7 Gate charge characteristics

| Parameters           | Symbolo           | Values |      |      | Units | Notes/Test Conditions                         |
|----------------------|-------------------|--------|------|------|-------|-----------------------------------------------|
| Fardineters          | Symbols           | Min.   | Тур. | Max. | Units | Notes/Test Conditions                         |
| Gate charge          | Q <sub>G</sub>    | -      | 3.3  | -    | nC    |                                               |
| Gate-source charge   | Q <sub>GS</sub>   | -      | 0.3  | -    | nC    | $V_{GS} = 0$ to 6 V; $V_{DS} = 400$ V;        |
| Gate-drain charge    | Q <sub>GD</sub>   | -      | 1.25 | -    | nC    | I <sub>D</sub> = 5 A                          |
| Gate plateau voltage | V <sub>Plat</sub> | -      | 2.4  | -    | V     | V <sub>DS</sub> = 400 V; I <sub>D</sub> = 5 A |

## Table 8 Reverse conduction characteristics

| Devenuetova                  | Cumb ala        | Values                       |                       |   | 11 |                                                |
|------------------------------|-----------------|------------------------------|-----------------------|---|----|------------------------------------------------|
| Parameters                   | Symbols         | Symbols Min. Typ. Max. Units | Notes/Test Conditions |   |    |                                                |
| Source-drain reverse voltage | Vsd             | -                            | 2.5                   | - | V  | V <sub>GS</sub> = 0 V; I <sub>SD</sub> = 5 A   |
| Pulsed current, reverse      | IS, pulse       | -                            | 28                    | - | Α  | V <sub>GS</sub> = 6 V                          |
| Reverse recovery charge      | Qrr             | -                            | 0                     | - | nC | I <sub>SD</sub> = 5 A; V <sub>DS</sub> = 400 V |
| Reverse recovery time        | t <sub>rr</sub> | -                            | 0                     | - | ns |                                                |
| Peak reverse recovery        | 1               |                              | 0                     |   | ^  |                                                |
| current                      | Irrm            | -                            | 0                     | - | A  |                                                |



# **Electrical characteristics diagrams**

at T<sub>j</sub> = 25 °C, unless specified otherwise.

#### Figure 1 Typ. output characteristics



 $I_D = f(V_{DS}, V_{GS}); T_j = 25 \text{ °C}$ 





 $I_D = f(V_{DS}, V_{GS}); T_j = 125 \ ^{\circ}C$ 





 $R_{DS(on)} = f(I_{DS}, V_{GS}); T_j = 25 \text{ °C}$ 

Figure 4 Typ. drain-source on-state resistance



 $R_{DS(on)} = f(I_{DS}, V_{GS}); T_j = 125 \text{ °C}$ 



#### Figure 5 Typ. channel reverse characteristics



 $I_D = f(V_{DS}, V_{GS}); T_j = 25 \ ^{\circ}C$ 

## Figure 6 Typ. channel reverse characteristics



 $I_D = f(V_{DS}, V_{GS}); T_j = 125 \ ^{\circ}C$ 



Figure 7 Typ. transfer characteristics

Figure 8 Typ. gate-to-source leakage



 $I_G = f(V_{GS})$ ;  $I_G$  reverse turn on by ESD unit;  $V_D$  = open

 $I_D = f(V_{GS}); V_{DS} = 5 V$ 



Figure 9 Typ. capacitances

# $(L_{0})_{SY}$

 $C_{XSS} = f(V_{DS})$ ; Freq. = 100 kHz



 $Q_{OSS} = f(V_{DS})$ ; Freq. = 100 kHz





 $V_{GS} = f(Q_G); V_{DC-LINK} = 400 V; I_D = 5 A$ 

Figure 12 Typ.  $C_{\text{oss}}$  stored energy

(f) V<sub>DS</sub>(V)

 $E_{OSS} = f(V_{DS})$ ; Freq. = 100 kHz

#### Figure 11 Typ. output charge





#### $V_{TH} = f(T_j); V_{GS} = V_{DS}; I_D = 17.2 \text{ mA}$





 $R_{DS(on)} = f(T_j); I_D = 5 A; V_{GS} = 6 V$ 





#### Figure 16 Power dissipation







Figure 17 Safe operating area

## 100 I0 μ 10 Drain Current (A) Limit by Rdson 00 1 0.1 BVoss 0.01 0.1 10 100 1000 1 Drain-Source Voltage Vds (V)

 $I_D = f(V_{DS}); T_C = 25 \ ^{\circ}C$ 

#### Figure 19 Max. transient thermal impedance





 $I_D = f(V_{DS}); T_C = 125 \ ^{\circ}C$ 

Figure 20 Typ. switching times waveform



 $V_{DS} = 400 \ V, \ I_D = 10 \ A, \ L = 318 \ \mu H, \ V_{GS} = 6 \ V,$   $R_{on} = 10 \ \Omega, \ R_{off} = 2 \ \Omega$ 





# Package outlines





TOP VIEW





LEAD DETAIL

|    | MIN  | MID      | МАХ  |  |  |  |  |  |
|----|------|----------|------|--|--|--|--|--|
| A  | 0.75 | 0.85     | 0.95 |  |  |  |  |  |
| A1 | 0.00 | 0.02     | 0.05 |  |  |  |  |  |
| A2 |      | 0.203REF |      |  |  |  |  |  |
| b  | 0.95 | 1.00     | 1.05 |  |  |  |  |  |
| D  |      | 8.00BSC  |      |  |  |  |  |  |
| D1 | 6.84 | 6.94     | 7.04 |  |  |  |  |  |
| D2 | 0.40 | 0.50     | 0.60 |  |  |  |  |  |
| E  |      | 8.00BSC  |      |  |  |  |  |  |
| E1 | 0.90 | 1.00     | 1.10 |  |  |  |  |  |
| E2 | 3.10 | 3.20     | 3.30 |  |  |  |  |  |
| E3 | 2.70 | 2.80     | 2.90 |  |  |  |  |  |
| е  |      | 2.00BSC  |      |  |  |  |  |  |
| L  | 0.40 | 0.50     | 0.60 |  |  |  |  |  |



# **Reel information**



| SYMBOL | DIMENSION  | SYMBOL | DIMENSION  |
|--------|------------|--------|------------|
| W      | 16.00±0.30 | 10P0   | 40.00±0.20 |
| E      | 1.75±0.10  | P1     | 12.00±0.10 |
| F      | 7.50±0.10  | A0     | 8.30±0.10  |
| D0     | 1.50±0.10  | В0     | 8.30±0.10  |
| D1     | 1.50±0.10  | К0     | 1.10±0.10  |
| P0     | 4.00±0.10  | Т      | 0.30±0.05  |
| P2     | 2.00±0.10  |        |            |

8

: 0.







# **Attention**

Any and all HUA XUAN YANG ELECTRONICS products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your HUA XUAN YANG ELECTRONICS representative nearest you before using any HUA XUAN YANG ELECTRONICS products described or contained herein in such applications.

• HUA XUAN YANG ELECTRONICS assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein.

• Specifications of any and all HUA XUAN YANG ELECTRONICS products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

■ HUA XUAN YANG ELECTRONICS CO., LTD. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could

give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.

In the event that any or all HUA XUAN YANG ELECTRONICS products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.

• No part of this publication may be reproduced or transmitted in any form or by any means, electronic or mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of HUA XUAN YANG ELECTRONICS CO.,LTD.

Information (including circuit diagrams and circuit parameters) herein is for example only ; it is not guaranteed for volume production.
HUA XUAN YANG ELECTRONICS believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.

Any and all information described or contained herein are subject to change without notice due to product/technology improvement, etc.
When designing equipment, refer to the "Delivery Specification" for the HUA XUAN YANG ELECTRONICS product that you intend to use.