

### 1. DESCRIPTION

The XL13085/XD13085 +5.0V, ±15kV ESD-protected, RS-485/RS-422 transceiver features one driver and one receiver. The device includes fail-safe circuitry, guaranteeing a logic-high receiver output when receiver inputs are open or shorted. The receiver outputs a logic-high if all transmitters on a terminated bus are disabled (high impedance). The XL13085/XD13085 includes a hot-swap capability to eliminate false transitions on the bus during power-up or hot insertion.

The XL13085/XD13085 features reduced slew-rate drivers that minimize EMI and reduce reflections caused by improperly terminated cables, allowing error-free data transmission up to 500kbps.

The XL13085/XD13085 is ideal for half-duplex communications and it draws 1.2mA of supply current when unloaded or when fully loaded with the drivers disabled. The XL13085/XD13085 has a 1/8-unit load receiver input impedance, allowing up to 256 transceivers on the bus.

### 2. FEATURES

- +5.0V Operation
- Extended ESD Protection for RS-485/RS-422 I/O Pins ±15kV Human Body Model
- True Fail-Safe Receiver While Maintaining EIA/TIA-485 Compatibility
- Hot-Swap Input Structures on DE and RE
- Enhanced Slew-Rate Limiting Facilitates Error- Free Data Transmission
- Low-Current Shutdown Mode
- Allow Up to 256 Transceivers on the Bus
- Available in Industry-Standard 8-Pin SO and PDIP Packages



# 3. PIN CONFIGURATIONS AND FUNCTIONS



### **Pin Functions**

| PIN | NAME | FUNCTION                                                                                                                                                                                                                                                   |
|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | RO   | Receiver Output. When RE is low and if (A - B) R -50mV, RO is high; if (A - B) P -200mV, RO is low.                                                                                                                                                        |
| 2   | RE   | Receiver Output Enable. Drive RE low to enable RO; RO is high impedance when RE is high. Drive RE high and DE low to enter low-power shutdown mode. RE is a hot-swap input (see the <i>Hot-Swap Capability</i> section for details).                       |
| 3   | DE   | Driver Output Enable. Drive DE high to enable driver outputs. These outputs are high impedance when DE is low. Drive RE high and DE low to enter low-power shutdown mode. DE is a hot-swap input (see the <i>Hot-Swap Capability</i> section for details). |
| 4   | DI   | Driver Input. With DE high, a low on DI forces noninverting output low and inverting output high. Similarly, a high on DI forces noninverting output high and inverting output low.                                                                        |
| 5   | GND  | Ground                                                                                                                                                                                                                                                     |
| 6   | А    | Noninverting Receiver Input and Noninverting Driver Output                                                                                                                                                                                                 |
| 7   | В    | Inverting Receiver Input and Inverting Driver Output                                                                                                                                                                                                       |
| 8   | Vcc  | Positive Supply VCC = +5.0V Q10%. Bypass VCC to GND with a 0.1FF capacitor.                                                                                                                                                                                |

## **Function Tables**

| TRANSMITTING   |                |              |        |         |  |  |  |  |
|----------------|----------------|--------------|--------|---------|--|--|--|--|
|                | OUTPUTS        |              |        |         |  |  |  |  |
| RE             | DE             | DI           | В      | А       |  |  |  |  |
| X              | 1              | 1            | 0      | 1       |  |  |  |  |
| X              | 1              | 0            | 1      | 0       |  |  |  |  |
| 0              | 0              | X            | High-Z | High-Z  |  |  |  |  |
| 1              | 1 0 X Shutdown |              |        |         |  |  |  |  |
|                | RECEIVING      |              |        |         |  |  |  |  |
|                | INPUTS         |              |        | OUTPUTS |  |  |  |  |
| RE             | DE             | A-B          |        | RO      |  |  |  |  |
| 0              | Х              | R -50mV      |        | 1       |  |  |  |  |
| 0              | Х              | P -200mV     |        | 0       |  |  |  |  |
| 0              | Х              | Open/shorted |        | 1       |  |  |  |  |
| 1              | 1              | Х            |        | High-Z  |  |  |  |  |
| 1 0 X Shutdown |                |              |        |         |  |  |  |  |



## 4. TYPICAL OPERATING CIRCUIT



# 5. SPECIFICATIONS

# 5.1. Absolute Maximum Ratings

| SYMBOL           | PARAMETER                        | TEST CONDITIONS             | MIN  | MAX       | UNIT       |
|------------------|----------------------------------|-----------------------------|------|-----------|------------|
| VCC              | Supply voltage                   |                             |      | +6        | V          |
| V <sub>CIN</sub> | Control Input Voltage            |                             |      | +6        | V          |
| V <sub>DIV</sub> | Driver Input Voltage             |                             |      | +6        | V          |
| Vo               | Driver Output Voltage            |                             | -8   | +13       | V          |
| IOC              | Output clamp current             |                             | -8   | +13       | V          |
| I <sub>RIV</sub> | Receiver Input Voltage           |                             | -    | ±20       | V          |
| V <sub>ROV</sub> | Receiver Output Voltage          |                             | 0.3  | VCC + 0.3 | V          |
| I <sub>DOC</sub> | Driver Output Current            |                             | -250 | -250      | mA         |
| Continuo         | s Power Dissipation (TA = +70°C) |                             |      |           |            |
| P <sub>so</sub>  | SO                               | derate 5.9mW/°C above +70°C | -    | 471       | mW         |
| T <sub>otr</sub> | Operating Temperature Range      | Operating                   | -40  | +85       | °C         |
| T <sub>JT</sub>  | Junction Temperature             |                             |      | +150      | °C         |
| T <sub>STR</sub> | Storage Temperature Range        |                             | -65  | +150      | °C         |
| T <sub>LT</sub>  | Lead Temperature                 | soldering, 10s              | -40  | +85       | $^{\circ}$ |
| T <sub>STL</sub> | Soldering Temperature            | reflow                      |      | +260      | °C         |

<sup>[1]</sup> Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

www.xinluda.com 3 / 18 Rev 2.3



# 5.2. Electrical Characteristics

(VCC =  $+5.0V \pm 10\%$ , TA = TMIN to TMAX, unless otherwise noted. Typical values are at VCC = +5.0V and TA = +25NC.) (Note 1)

| PARAMETER                                             | SYMBOL                      | CONDITIONS                                                     |                         | MIN       | TYP   | MAX     | UNITS |
|-------------------------------------------------------|-----------------------------|----------------------------------------------------------------|-------------------------|-----------|-------|---------|-------|
|                                                       |                             | DRIVER                                                         |                         | '         |       |         |       |
| VCC Supply-Voltage Range                              | VCC                         |                                                                |                         | 4.5       |       | 5.5     | V     |
|                                                       |                             | RL = 100I (RS-                                                 | 422), Figure 1          | 3         |       | Vcc     |       |
| Differential Driver Output                            | VOD                         | RL = 541 (RS-4                                                 | 485), Figure 1          | 2         |       | VCC     | V     |
|                                                       |                             | No load                                                        |                         |           |       | Vcc     |       |
| Change in Magnitude of Differential<br>Output Voltage | $\Delta_{\text{VOD}}$       | RL = 100l or 54l, Figure 1 (Note 2)                            |                         |           |       | 0.2     | V     |
| Driver Common-Mode Output Voltage                     | Voc                         | RL = 100I or                                                   | 54I, Figure 1           |           | VCC/2 | 3       | V     |
| Change in Magnitude of Common-<br>Mode Voltage        | $\Delta v_{OC}$             | RL = 100I or 54I,                                              | Figure 1 (Note 2)       |           |       | 0.2     | V     |
| Input-High Voltage                                    | VIH                         | DE, C                                                          | DI, RE                  | 3         |       |         | V     |
| Input-Low Voltage                                     | VIL                         | DE, [                                                          | DI, RE                  |           |       | 0.8     | V     |
| Input Hysteresis                                      | VHYS                        | DE, C                                                          | DI, RE                  |           | 100   |         | mV    |
| Input Current                                         | IIN1                        | DE, [                                                          | OI, RE                  |           |       | $\pm 1$ | μА    |
| Input Impedance First Transition at Power-Up          | RPWUP                       | V <sub>DE</sub> , VRE =                                        | = VRE = 2V              | 3.65      |       | 8.8     | kΩ    |
| Input Impedance on First Transition after POR Delay   | Rft                         | VDE = V                                                        | /RE = 2V                | 7         |       | 60      | kΩ    |
| Driver Short-Circuit Output Current                   | losp                        | $0 \leqslant VOUT \leqslant +12V$ (Note 3)                     |                         | 40        |       | 250     | mA    |
| ·                                                     |                             | -7V ≤ VOUT ≤ VCC (Note 3)                                      |                         | -250      |       | -40     |       |
| Driver Short-Circuit Foldback Output<br>Current       | IOSDF                       | (VCC - 1V) P VOUT P +12V (Note 3)<br>-7V ≤ VOUT ≤ +1V (Note 3) |                         |           | 20    | -20     | mA    |
| Thermal-Shutdown Threshold                            | TTS                         |                                                                |                         |           | 175   |         | °C    |
| Thermal-Shutdown Hysteresis                           | TTSH                        |                                                                |                         |           | 15    |         | °C    |
| Input Current (A and B)                               | IA, B                       | V <sub>DE</sub> = 0V,<br>VCC = 0V or VCC                       | VIN = +12V<br>VIN = -7V | -100      |       | 125     | μА    |
|                                                       |                             | RECEIVER                                                       | I.                      | 100       |       |         |       |
|                                                       |                             | RECEIVER                                                       | 1                       |           |       |         |       |
| Receiver Differential Threshold Voltage               | VTH                         | -7V ≤ VCI                                                      | M ≤ +12V                | -200      | -125  | -50     | mV    |
| Receiver Input Hysteresis                             | Δv <sub>TH</sub>            | VA + V                                                         | /B = 0V                 |           | 15    |         | mV    |
| RO Output-High Voltage                                | VOH                         | IO =                                                           | -1mA                    | VCC - 0.6 |       | V       |       |
| RO Output-Low Voltage                                 | VOL                         | IO =                                                           | 1mA                     |           |       | 0.4     | V     |
| Three-State Output Current at Receiver                | lozr                        | 0 ≤ VO                                                         | ) ≤ VCC                 |           |       | ≤1      | μА    |
| Receiver Input Resistance                             | RIN                         | -7V ≤ VCI                                                      | M ≤ +12V                | 96        |       |         | kΩ    |
| Receiver Output Short-Circuit Current                 | losr                        |                                                                | o ≤ vcc                 |           |       | ≤110    | mA    |
|                                                       |                             | SUPPLY CURR                                                    | ENT                     |           |       |         |       |
|                                                       |                             | No load, VRE = 0V, DE = VCC                                    |                         |           | 1.2   | 1.8     |       |
| Supply Current                                        | ICC                         | No load, RE = VCC, DE = VCC                                    |                         |           | 1.2   | 1.8     | mA    |
|                                                       | No load, VRE = 0V, VDE = 0V |                                                                | 1.2                     | 1.8       |       |         |       |
| Supply Current in Shutdown Mode                       | ISHDN                       | RE = VCC, VDE = 0V                                             |                         |           | 2.8   | 10      | μΑ    |
|                                                       |                             | ESD PROTECT                                                    | ION                     | 1         |       |         | l     |
|                                                       |                             |                                                                | ody Model               |           | ±15   |         |       |
| ESD Protection for A and B                            |                             | Contact Discharge IEC 61000-4-2, level 4                       |                         |           | ±8    |         | kV    |
|                                                       |                             | Air-Gap Discharge IEC 61000-4-2                                |                         |           | ±15   |         |       |



# 5.3. DRIVER SWITCHING CHARACTERISTICS WITH INTERNAL SRL (500kbps)

(VCC =  $+5.0V \pm 10\%$ , TA = TMIN to TMAX, unless otherwise noted. Typical values are at VCC = +5.0V and TA = +25NC.) (Note 1)

| PARAMETER                                          | SYMBOL                 | CONDITIONS                           | MIN | TYP | MAX  | UNITS |
|----------------------------------------------------|------------------------|--------------------------------------|-----|-----|------|-------|
| Driver Preparation Delay                           | tDPLH                  |                                      | 200 |     | 1000 |       |
| Driver Propagation Delay                           | tDPHL                  | CL = 50pF, RL = 54I, Figures 2 and 3 | 200 |     | 1000 | ns    |
| Driver Differential Output Rise or Fall<br>Time    | tR,tF                  | CL = 50pF, RL = 54I, Figures 2 and 3 | 250 |     | 900  | ns    |
| Differential Driver Output Skew<br>  †DPLH - †DPHL | tDSKEW                 | CL = 50pF, RL = 54I, Figures 2 and 3 |     |     | 140  | ns    |
| Maximum Data Rate                                  |                        |                                      |     | 500 |      | kbps  |
| Driver Enable to Output High                       | tDZH                   | Figure 4                             |     |     | 2500 | ns    |
| Driver Enable to Output Low                        | <sup>†</sup> DZL       | Figure 5                             |     |     | 2500 | ns    |
| Driver Disable Time from Low                       | tDLZ                   | Figure 5                             |     |     | 100  | ns    |
| Driver Disable Time from High                      | tDHZ                   | Figure 4                             |     |     | 100  | ns    |
| Driver Enable from Shutdown to<br>Output High      | <sup>†</sup> DZH(SHDN) | Figure 4                             |     |     | 5500 | ns    |
| Driver Enable from Shutdown to<br>Output Low       | <sup>†</sup> DZL(SHDN) | Figure 5                             |     |     | 5500 | ns    |
| Time to Shutdown                                   | tshdn                  |                                      | 50  | 340 | 700  | ns    |

# 5.4. RECEIVER SWITCHING CHARACTERISTICS WITH INTERNAL SRL (500kbps)

(VCC =  $+5.0V \pm 10\%$ , TA = TMIN to TMAX, unless otherwise noted. Typical values are at VCC = +5.0V and TA = +25NC.) (Note 1)

| PARAMETER                                       | SYMBOL                 | CONDITIONS                  | MIN | TYP | MAX  | UNITS |
|-------------------------------------------------|------------------------|-----------------------------|-----|-----|------|-------|
| Pagainar Pranagation Palan                      | tRPLH                  | CL = 15pF, Figures 6 and 7  |     |     | 200  |       |
| Receiver Propagation Delay                      | tRPHL                  | CL – 13pr, rigules 0 aliu 7 |     |     | 200  | ns    |
| Receiver Output Skew<br> tRPLH - tRPHL          | tRSKEW                 | CL = 15pF, Figures 6 and 7  |     |     | 30   | ns    |
| Maximum Data Rate                               |                        |                             |     | 500 |      | kbps  |
| Receiver Enable to Output Low                   | trzl                   | Figure 8                    |     |     | 50   | ns    |
| Receiver Enable to Output High                  | trzh                   | Figure 8                    |     |     | 50   | ns    |
| Receiver Disable Time from Low                  | tRLZ                   | Figure 8                    |     |     | 50   | ns    |
| Receiver Disable Time from High                 | <sup>†</sup> RHZ       | Figure 8                    |     |     | 50   | ns    |
| Receiver Enable from Shutdown to<br>Output High | trzh(SHDN)             | Figure 8                    |     |     | 5500 | ns    |
| Receiver Enable from Shutdown to<br>Output Low  | <sup>t</sup> RZL(SHDN) | Figure 8                    |     |     | 5500 | ns    |
| Time to Shutdown                                | tshdn                  |                             | 50  | 340 | 700  | ns    |

### Note 1:

[1] All currents into the device are positive. All currents out of the device are negative. All voltages are referred to device ground, unless otherwise noted

#### Note 2:

[2]  $\Delta$ VOD and  $\Delta$ VOC are the changes in VOD and VOC, respectively, when the DI input changes state.

### Note 3:

[3] The short-circuit output current applies to peak current just prior to foldback current limiting. The short-circuit foldback output current applies during current limiting to allow a recovery from bus contention.

www.xinluda.com 5 / 18 Rev 2.3



# 5.5. Test Circuits and Waveforms



Figure 1. Driver DC Test Load



Figure 2. Driver Timing Test Circuit



Figure 3. Driver Propagation Delays

www.xinluda.com 6 / 18 Rev 2.3





Figure 4. Driver Enable and Disable Times (tDHZ, tDZH, tDZH(SHDN))



Figure 5. Driver Enable and Disable Times (tDZL, tDLZ, tDLZ(SHDN))







# 5.6. Typical Operating Characteristics











### 6. DETAILED DESCRIPTION

The XL13085/XD13085 high-speed transceiver for RS-485/ RS-422 communication contains one driver and one receiver. This device features fail-safe circuitry, which guarantees a logic-high receiver output when the receiv- er inputs are open or shorted, or when they are con- nected to a terminated transmission line with all drivers disabled (see the Fail-Safe section). The XL13085/XD13085 also features a hot-swap capability allowing line inser- tion without erroneous data transfer (see the Hot-Swap Capability section). The XL13085/XD13085 features reduced slew-rate drivers that minimize EMI and reduce reflec- tions caused by improperly terminated cables, allowing error-free data transmission up to 500kbps.

The XL13085/XD13085 is a half-duplex transceiver and oper- ates from a single +5.0V supply. Drivers are output short-circuit current limited. Thermal-shutdown circuitry protects drivers against excessive power dissipation. When activated, the thermal-shutdown circuitry places the driver outputs into a high-impedance state.

## 6.1. Fail-Safe

The XL13085/XD13085 guarantees a logic-high receiver output when the receiver inputs are shorted or open, or when they are connected to a terminated transmission line with all drivers disabled. This is done by setting the receiver input threshold between -50mV and -200mV. If the dif- ferential receiver input voltage (A - B) is greater than or equal to -50mV, RO is logic-high. If (A - B) is less than or equal to -200mV, RO is logic-low. In the case of a ter- minated bus with all transmitters disabled, the receiver's differential input voltage is pulled to 0V by the termina- tion. With the receiver threshold of the XL13085/XD13085, this results in a logic-high with a 50mV minimum noise margin. Unlike previous fail-safe devices, the -50mV to-200mV threshold complies with the ±200mV EIA/TIA- 485 standard.



## 6.2. Hot-Swap Capability

#### 6.2.1. Hot-Swap Inputs

When circuit boards are inserted into a hot or powered backplane, differential disturbances to the data bus can lead to data errors. Upon initial circuit board inser- tion, the data communication processor undergoes its own power-up sequence. During this period, the processor's logic-output drivers are high impedance and are unable to drive the DE and RE inputs of these devices to a defined logic level. Leakage currents up to  $\pm 10\mu A$  from the high-impedance state of the processor's logic drivers could cause standard CMOS enable inputs of a transceiver to drift to an incorrect logic level.

Additionally, parasitic circuit board capacitance could cause coupling of VCC or GND to the enable inputs. Without the hot-swap capability, these factors could improperly enable the transceiver's driver or receiver.

When VCC rises, an internal pulldown circuit holds DE low and RE high. After the initial power-up sequence, the pulldown circuit becomes transparent, resetting the hot-swap tolerable input.

#### 6.2.2. Hot-Swap Input Circuitry

The enable inputs feature hot-swap capability. At the input there are two nMOS devices, M1 and M2 (Figure 9). When VCC ramps from zero, an internal  $7\mu s$  timer turns on M2 and sets the SR latch, which also turns on M1. Transistors M2, a  $500\mu A$  current sink, and M1, a  $100\mu A$  current sink, pull DE to GND through a  $5k\Omega$  resistor. M2 is designed to pull DE to the disabled state against an external parasitic capacitance up to 100pF that can drive DE high. After  $7\mu s$ , the timer deactivates M2 while M1 remains on, holding DE low against three-state leak- ages that can drive DE high. M1 remains on until an external source overcomes the required input current. At this time, the SR latch resets and M1 turns off. When M1 turns off, DE reverts to a standard, high-impedance CMOS input. Whenever VCC drops below 1V, the hot- swap input is reset.

For RE there is a complementary circuit employing two pMOS devices pulling RE to VCC.



Figure 9. Simplified Structure of the Driver Enable Pin (DE)



#### 6.3. ±30kV ESD Protection

As with all XINLUDA devices, ESD-protection structures are incorporated on all pins to protect against electrostatic discharges encountered during handling and assembly. The driver output and receiver input of the XL13085/XD13085 have extra protection against static electricity. XINLUDA's engineers have developed state-of-the-art structures to protect these pins against ESD of ±15kV without dam- age. The ESD structures withstand high ESD in all states: normal operation, shutdown, and powered down. After an ESD event, the XL13085/XD13085 keeps working without latchup or damage.

ESD protection can be tested in various ways. The trans- mitter output and receiver input of the XL13085/XD13085 are characterized for protection to the following limits:

- ±15kV using the Human Body Model
- ±8kV using the Contact Discharge method specified in IEC 61000-4-2
- ±15kV using the Air-Gap Discharge method specified in IEC 61000-4-2

ESD Test Conditions ESD performance depends on a variety of conditions. Contact XINLUDA for a reliability report that documents test setup, test methodology, and test results.

### 6.4. Human Body Model

Figure 10a shows the Human Body Model, and Figure 10b shows the current waveform it generates when dis- charged into a low impedance. This model consists of a 100pF capacitor charged to the ESD voltage of interest, which is then discharged into the test device through a  $1.5k\Omega$  resistor.

#### 6.5. IEC 61000-4-2

The IEC 61000-4-2 standard covers ESD testing and performance of finished equipment. However, it does not specifically refer to integrated circuits. The XL13085/XD13085 helps you design equipment to meet IEC 61000-4-2, with- out the need for additional ESD-protection components.

The major difference between tests done using the Human Body Model and IEC 61000-4-2 is higher peak current in IEC 61000-4-2 because series resistance is lower in the IEC 61000-4-2 model. Hence, the ESD withstand voltage measured to IEC 61000-4-2 is gen- erally lower than that measured using the Human Body Model. Figure 10c shows the IEC 61000-4-2 model, and Figure 10d shows the current waveform for IEC 61000-4-2 ESD Contact Discharge test.

### 6.6. Machine Model

The machine model for ESD tests all pins using a 200pF storage capacitor and zero discharge resistance. The objective is to emulate the stress caused when I/O pins are contacted by handling equipment during test and assembly. Of course, all pins require this protection, not just RS-485 inputs and outputs.





Figure 10a. Human Body ESD Test Model



Figure 10b. Human Body Current Waveform



Figure 10c. IEC 61000-4-2 ESD Test Model



Figure 10d. IEC 61000-4-2 ESD Generator Current Waveform



### 7. APPLICATIONS INFORMATION

The standard RS-485 receiver input impedance is  $12k\Omega$  (1-unit load), and the standard driver can drive up to 32-unit loads. The XL13085/XD13085 has a 1/8-unit load receiver input impedance (96k $\Omega$ ), allowing up to 256 transceivers to be connected in parallel on one communication line. Any combination of the XL13085/XD13085, as well as other RS-485 transceivers with a total of 32-unit loads or fewer, can be connected to the line.

- Utility Meters
- Lighting Systems
- Industrial Control
- Telecom

- Security Systems
- Instrumentation
- Profibus

#### 7.1. Reduced EMI and Reflections

The XL13085/XD13085 features reduced slew-rate drivers that minimize EMI and reduce reflections caused by improp- erly terminated cables, allowing error-free data transmis- sion up to 500kbps.

### 7.2. Low-Power Shutdown Mode

Low-power shutdown mode is initiated by bringing both RE high and DE low. In shutdown, the devices typically draw only 2.8µA of supply current.

RE and DE can be driven simultaneously; the devices are guaranteed not to enter shutdown if RE is high and DE is low for less than 50ns. If the inputs are in this state for at least 700ns, the devices are guaranteed to enter shutdown.

Enable times tZH and tZL (see the Switching Characteristics section) assume the devices were not in a low-power shutdown state. Enable times tZH(SHDN) and tZL(SHDN) assume the devices were in shutdown state. It takes drivers and receivers longer to become enabled from low-power shutdown mode (tZH(SHDN), tZL(SHDN)) than from driver/receiver-disable mode (tZH, tZL).

# 7.3. Driver Output Protection

Two mechanisms prevent excessive output current and power dissipation caused by faults or by bus contention. The first, a foldback current limit on the output stage, provides immediate protection against short circuits over the whole common-mode voltage range (see the Typical Operating Characteristics). The second, a thermal-shutdown circuit, forces the driver outputs into a high-impedance state if the die temperature exceeds +175°C (typ).

## 7.4. Line Length

The RS-485/RS-422 standard covers line lengths up to 4000ft. For line lengths greater than 4000ft, it may be necessary to implement a line repeater.





Figure 11. Typical Half-Duplex RS-485 Network

# 7.5. Typical Applications

The XL13085/XD13085 transceiver is designed for bidirectional data communications on multipoint bus transmission lines. Figure 11 shows a typical network applications circuit.

To minimize reflections, terminate the line at both ends in its characteristic impedance, and keep stub lengths off the main line as short as possible. The slew-rate-limited XL13085/XD13085 is more tolerant of imperfect termination.

## 8. CHIP INFORMATION

PROCESS: BCD

www.xinluda.com 16 / 18 Rev 2.3



## 9. ORDERING INFORMATION

## **Ordering Information**

| Part<br>Number | Device<br>Marking | Package<br>Type | Body size<br>(mm) | Temperature<br>(°C) | MSL  | Transport<br>Media | Package<br>Quantity |
|----------------|-------------------|-----------------|-------------------|---------------------|------|--------------------|---------------------|
| XL13085        | XL13085           | SOP-8           | 4.90 * 3.90       | - 40 to 85          | MSL3 | T&R                | 2500                |
| XD13085        | XD13085           | DIP-8           | 9.25 * 6.38       | - 40 to 85          | MSL3 | Tube 50            | 2000                |

# **10. DIMENSIONAL DRAWINGS**







www.xinluda.com 18 / 18 Rev 2.3