





### Low Quiescent Programmable-Delay Supervisory

### **Description**

The DIODES PT7M3808G family of microprocessor supervisory circuits monitor system voltage from 0.4V to 5.0V, asserting an open-drain  $\overline{\rm RESET}$  signal when the SENSE voltage drops below a preset threshold or when the manual reset (  $\overline{\rm MR}$  ) pin drops to a logic low. The

RESET output remains low for the user-adjustable delay time after the SENSE voltage and manual reset ( $\overline{MR}$ ) return above the respective thresholds.

The PT7M3808G series uses a precision reference to achieve 0.5% threshold accuracy for VIT  $\leq$ 3.3 V. The reset delay time can be set to 20ms by disconnecting the  $C_T$  pin, 300ms by connecting the  $C_T$  pin to  $V_{DD}$  using a resister, or can be user-adjusted between 1.25ms and 10s by connecting the  $C_T$  pin to an external capacitor. The PT7M3808 has a very low typical quiescent current of 2.8 $\mu$ A so it is well-suited to battery-powered applications. It is available in a small SOT23 and an ultra-small 2.0x2.0 TDFN package, and is fully specified over a temperature range of -40°C to +125°C.

## Application(s)

- DSP or Microcontroller Applications Capacitor
- Notebook/Desktop Computers
- PDAs/Hand-Held Products Battery-powered Applications
- Portable/Battery-Powered Products
- FPGA/ASIC Applications

#### Features

- Power-On Reset Generator with Adjustable Delay Time: 1.25ms to 10s.
- Very Low Quiescent Current: 2.8µA Typical
- High Threshold Accuracy: 0.5% Typ.
- Fixed Threshold Voltages for Standard Voltage Rails from 0.9V to 5V and Adjustable Voltage Down to 0.4V are available.
- Manual Reset (MR) Input.
- Open-Drain RESET Output.
- Temperature Range: -40°C to +125°C
- Totally Lead-Free & Fully RoHS Compliant (Notes 1 & 2)
- Halogen and Antimony Free. "Green" Device (Note 3)
- For automotive applications requiring specific change control (i.e. parts qualified to AEC-Q100/104/101/200, PPAP capable, and manufactured in IATF 16949 certified facilities), please contact us or your local Diodes representative.

https://www.diodes.com/quality/product-definitions/

- Packaging (Pb-free & Green):
  - 6-pins, TDFN 2.0x2.0 (ZC)
  - 6-pins, SOT23 (TA)

#### Notes:

- 1. No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- 2. See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and Lead-free.
- Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.</li>





# **Block Diagram**



June 2023





# **Pin Configuration**





## Pin Description

| P     | in#  | D. 17          | 5                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
|-------|------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| SOT23 | TDFN | Pin Name       | Description                                                                                                                                                                                                                                                                                                                                                                               |  |  |
| 1     | 6    | RESET          | An open-drain output that is driven to a low impedance state when $\overline{RESET}$ is asserted $\overline{RESET}$ will remain low (asserted) for the reset period after both SENSE is above V and $\overline{MR}$ is set to a logic high. A pull-up resistor from $10k\Omega$ to $1Mohm$ should be used on this pin, and allows the reset pin to attain voltages higher than $V_{DD}$ . |  |  |
| 2     | 5    | GND            | Ground.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 3     | 4    | MR             | Driving the manual reset pin ( $\overline{MR}$ ) low asserts $\overline{RESET}$ . MR is internally tied to $V_{DD}$ by a 90kohm pull-up resistor.                                                                                                                                                                                                                                         |  |  |
| 4     | 3    | $C_{T}$        | Reset period programming pin. Connection this pin to VDD through a $40k\Omega$ to $200k\Omega$ resistor for 300ms or leaving it open results in fixed delay times 20ms. And connecting this pin with a cap $\geq 100pF$ to ground a user-programmable delay time.                                                                                                                         |  |  |
| 5     | 2    | SENSE          | This pin is connected to the voltage to be monitored. If the voltage at this terminal drops below the threshold voltage VIT, then RESET is asserted.                                                                                                                                                                                                                                      |  |  |
| 6     | 1    | $V_{DD}$       | Supply Voltage. Place a 0.1uF ceramic capacitor close to this pin.                                                                                                                                                                                                                                                                                                                        |  |  |
| -     | PAD  | Thermal<br>Pad | Thermal Pad. Connect to ground plane to enhance thermal performance of package.                                                                                                                                                                                                                                                                                                           |  |  |







## **Maximum Ratings**

| Storage Temperature                                                             | -65°C to +150°C                     |
|---------------------------------------------------------------------------------|-------------------------------------|
| Operating Junction Temperature, T <sub>J</sub>                                  | $-40^{\circ}$ C to $+125^{\circ}$ C |
| Input Voltage Range, V <sub>DD</sub>                                            | -0.3V to +7.0V                      |
| C <sub>T</sub> Voltage Range, V <sub>CT</sub>                                   | 0.3V to $V_{DD}$ +0.5V              |
| Other Voltage Range, $V_{\overline{RESEI}}$ , $V_{\overline{MR}}$ , $V_{SENSE}$ | -0.3V to +7.0V                      |
| RESET pin Current                                                               | 5mA                                 |
| ESD rating, HBM                                                                 | 2kV                                 |
| ESD rating, CDM                                                                 | 500V                                |
|                                                                                 |                                     |

#### Note:

Stresses greater than those listed under MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### **Recommended Operation Conditions**

| Symbol          | Description                                    | <b>Test Conditions</b> | Min. | Тур. | Max.   | Unit |
|-----------------|------------------------------------------------|------------------------|------|------|--------|------|
| VDD             | Supply Voltage                                 |                        | 1.7  |      | 6.5    | V    |
|                 | Input High Voltage MR                          |                        |      |      | VDD    | V    |
| $V_{IH}$        | Input High Voltage for Open-drain RESET, SENSE |                        | 0    |      | 6.5    | V    |
| V <sub>IL</sub> | Input Low Voltage MR.                          |                        |      |      | 0.3VDD | V    |
| $T_A$           | Operating Temperature                          |                        | -40  |      | 125    | °C   |

#### **Electrical Characteristics**

Unless otherwise specified,  $-40^{\circ}\text{C} \le T_A \le 125^{\circ}\text{C}$ ,  $1.7\text{V} \le V_{DD} \le 6.5\text{V}$ ,  $R_{RESET} = 100\text{k}\Omega$ ,  $C_{RESET} = 50\text{Pf}$ , Typical values are at  $T_A = +25^{\circ}\text{C}$ .

| Symbol       | Parameter                      | <b>Test Conditions</b>                                                                              | Min.  | Typ.  | Max.  | Unit |
|--------------|--------------------------------|-----------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| $V_{DD}$     | Supply voltage                 |                                                                                                     | 1.7   |       | 6.5   | V    |
| T            | Supply current                 | $V_{DD}$ =3.3V, $\overline{RESET}$ not asserted, $\overline{MR}$ , $\overline{RESET}$ , $C_T$ open. |       | 2.8   | 5.0   | μΑ   |
| $I_{DD}$     |                                | $V_{DD}$ =6.5V, RESET not asserted, $\overline{MR}$ , RESET , $C_T$ open.                           |       | 3.0   | 6.0   | uA   |
| Vor          | Low level output voltage       | 1.3V\(\leq V_{DD}\)<1.8V, I_{OL}\(=\)0.4mA                                                          |       |       | 0.3   | V    |
| $V_{OL}$     | Low level output voltage       | $1.8V \le V_{DD} \le 6.5V$ , $I_{OL} = 1.0mA$                                                       | 0.4   |       | 0.4   | v    |
| $V_{POR}$    | Power-up reset voltage *       | $V_{OL}$ =0.2V, $I_{\overline{RESET}}$ =15 $\mu A$                                                  |       |       | 1.0   | V    |
|              | Negative-going input threshold | PT7M3808G01                                                                                         | 0.375 | 0.405 | 0.409 |      |
|              |                                | PT7M3808G09                                                                                         | 0.81  | 0.84  | 0.844 |      |
|              |                                | PT7M3808G12                                                                                         | 1.092 | 1.12  | 1.126 |      |
|              |                                | PT7M3808G125                                                                                        | 1.132 | 1.16  | 1.166 | V    |
| $V_{\rm IT}$ |                                | PT7M3808G15                                                                                         | 1.373 | 1.4   | 1.407 |      |
| <b>V</b> III |                                | PT7M3808G18                                                                                         | 1.644 | 1.67  | 1.678 |      |
|              |                                | PT7M3808G19                                                                                         | 1.745 | 1.77  | 1.779 |      |
|              |                                | PT7M3808G25                                                                                         | 2.308 | 2.33  | 2.342 |      |
|              |                                | PT7M3808G30                                                                                         | 2.770 | 2.79  | 2.804 |      |
|              |                                | PT7M3808G33                                                                                         | 3.055 | 3.07  | 3.085 |      |







| Symbol              | Parameter                         | <b>Test Conditions</b> |                                                 | Min.        | Typ.  | Max.        | Unit      |
|---------------------|-----------------------------------|------------------------|-------------------------------------------------|-------------|-------|-------------|-----------|
|                     |                                   | PT7M3808G50            |                                                 | 4.604       | 4.65  | 4.697       |           |
| * 7                 | W                                 | PT7M3808G01            | PT7M3808G01                                     |             | 1.5   | 3.0         | 0/37      |
| $V_{HYS}$           | Hysteresis on V <sub>IT</sub> pin | Fixed versions         |                                                 |             | 1     | 2.5         | $%V_{IT}$ |
| $R_{\overline{MR}}$ | MR Internal pull-up resistance    |                        |                                                 | 70          | 90    |             | kΩ        |
| т                   | Land a grant of CENICE at         | PT7M3808G01            | V <sub>SENSE</sub> =V <sub>IT</sub>             | -25         |       | 25          | nA        |
| I <sub>SENSE</sub>  | Input current at SENSE pin        | Fixed versions         | V <sub>SENSE</sub> =6.5V                        |             | 1.8   |             | μΑ        |
| $I_{\mathrm{OH}}$   | RESET Leakage Current             | $V_{RESET}=6.5V, RES$  | ET not                                          |             |       | 300         | nA        |
| TOH                 | RESET Leakage Current             | asserted               |                                                 |             |       | 300         | IIA       |
| $C_{IN}$            | Input capacitance, any pin        | C <sub>T</sub> pin     | $V_{IN}=0V$ to $V_{DD}$                         |             | 5     |             | pF        |
| CIN                 | input capacitance, any pin        | Other pins             | $V_{IN}=0V$ to $6.5V$                           |             | 5     |             | pr        |
| $V_{\rm IL}$        | MR logic low input                | ·                      |                                                 | 0           |       | $0.3V_{DD}$ | V         |
| $V_{\mathrm{IH}}$   | MR logic High input               |                        |                                                 | $0.7V_{DD}$ |       | VDD         | V         |
| 4                   | Input pulse width to RESET        | SENSE                  | $V_{IH}=1.05V_{IT}, V_{IL}=0.95V_{IT}$          |             | 20    |             | μs        |
| $t_{ m W}$          | input pulse width to RESET        | MR                     | $V_{IH}$ =0.7 $V_{DD}$ , $V_{IL}$ =0.3 $V_{DD}$ |             | 0.001 |             | μs        |
|                     |                                   | C <sub>T</sub> =open   |                                                 | 12          | 20    | 28          | ms        |
| <b>t</b> _          | RESET delay time                  | $C_T=VDD$              |                                                 | 180         | 300   | 420         | ms        |
| $t_{\mathrm{D}}$    | RESET delay time                  | C <sub>T</sub> =100pF  |                                                 | 0.75        | 1.25  | 1.75        | ms        |
|                     |                                   | C <sub>T</sub> =180nF  |                                                 | 0.7         | 1.2   | 1.7         | S         |
| t                   | Propagation delay                 | MR to RESET            | $V_{IH}$ =0.7 $V_{DD}$ , $V_{IL}$ =0.3 $V_{DD}$ |             | 150   |             | ns        |
| $t_{ m pHL}$        | High to low level RESET delay     | SENSE to RESET         | $V_{IH}=1.05V_{IT}, V_{IL}=0.95V_{IT}$          |             | 20    |             | us        |

 $\label{eq:Note: The lowest supply voltage (V_{DD}) at which $\overline{RESET}$ becomes active. Trise(V_{DD}) $\geqslant$15us/V.}$ 







# **Timing Diagram**



#### **Truth Table**

| MR | SENSE>VIT | RESET |
|----|-----------|-------|
| L  | 0         | L     |
| L  | 1         | L     |
| Н  | 0         | L     |
| Н  | 1         | Н     |

# **Typical Application Circuit**









### **Functional Description**

The PT7M3808 microprocessor supervisory product family is designed to assert a  $\overline{RESET}$  signal when either the SENSE pin voltage drops below  $V_{TT}$  or the manual reset ( $\overline{MR}$ ) is driven low. The  $\overline{RESET}$  output remains asserted for a user-adjustable time after both the manual reset ( $\overline{MR}$ ) and SENSE voltages return above the respective thresholds. A broad range of the voltage threshold and reset delay time adjustments are available, allowing these devices to be used in a wide array of applications. Reset threshold voltages can be factory-set from 0.82V to 3.3V or from 4.4V to 5.0V, while the PT7M3808G01 can be set to any voltage above 0.405V using an external resistor divider. Two preset delay times are also user-selectable: connecting the  $C_T$  pin to  $V_{DD}$  results in a 300ms reset delay, while leaving the  $C_T$  pin open yields a 20ms reset delay. In addition, connecting a capacitor between  $C_T$  and GND allows the designer to select any reset delay period from 1.25ms to 10s.

#### **RESET Output**

The open-drain  $\overline{RESET}$  output is typically connected to the  $\overline{RESET}$  input of a microprocessor. A pull-up resistor must be used to hold this line high when  $\overline{RESET}$  is not asserted. The  $\overline{RESET}$  output is undefined for voltage below 1.0V, but this is normally not a problem since most microprocessors do not function below this voltage.  $\overline{RESET}$  remains high (unasserted) as long as SENSE is above its threshold( $V_{IT}$ ) and the manual reset ( $\overline{MR}$ ) is logic high. If either SENSE falls below  $V_{IT}$  or  $\overline{MR}$  is driven low,  $\overline{RESET}$  is asserted, driving the  $\overline{RESET}$  pin to low impedance.

Once  $\overline{MR}$  is again logic high and SENSE is above  $V_{IT}$  + VHYS (the threshold hysteresis), a delay circuit is enabled which holds  $\overline{RESET}$  low for a specified reset delay period. Once the reset delay has expired, the  $\overline{RESET}$  pin goes to a high impedance state. The pull-up resistor from the open-drain  $\overline{RESET}$  to the supply line can be used to allow the reset signal for the microprocessor to have a voltage higher than  $V_{DD}$  (up to 6.5V). The pull-up resistor should be no smaller than  $10k\Omega$  as a result of the finite impedance of the  $\overline{RESET}$  line.

#### **SENSE Input**

The SENSE input provides a pin at which any system voltage can be monitored. If the voltage on this pin drops below  $V_{IT}$ , then  $\overline{RESET}$  is asserted. The comparator has a built-in hysteresis to ensure smooth  $\overline{RESET}$  assertions and de-assertions. It is good analog design practice to put a 1nF to 10nF bypass capacitor on the SENSE input to reduce sensitivity to transients and layout parasitic.

The PT7M3808G01 can be used to monitor any voltage rail down to 0.405V by resister divider.

### Manual Reset (MR) Input

The manual reset ( $\overline{MR}$ ) input allows a processor or other logic circuits to initiate a reset. A logic low (0.3V<sub>DD</sub>) on  $\overline{MR}$  will cause  $\overline{RESET}$  to assert. After  $\overline{MR}$  returns to a logic high and SENSE is above its reset threshold,  $\overline{RESET}$  is de-asserted after the user defined reset delay expires. Note that  $\overline{MR}$  is internally tied to V<sub>DD</sub> using a 90kohm resistor so this pin can be left unconnected if  $\overline{MR}$  will not be used. Do not apply voltage level over VDD.







#### **Selecting the RESET Delay Time**

The PT7M3808 has three options for setting the RESET delay time.

- 1. A fixed 300ms typical delay time by tying  $C_T$  to  $V_{DD}$  through a resistor from  $40k\Omega$  to  $200k\Omega$ . As below Figure (a) shown.
- 2. A fixed 20ms delay time by leaving the  $C_T$  pin open. As below Figure (b) shown.
- 3. A ground referenced capacitor connected to  $C_T$  for a user-defined program time between 1.25ms and 10s. The capacitor  $C_T$  should be  $\geq 100 \text{pF}$  nominal value in order for the PT7M3808xxx to recognize that the capacitor is present. The capacitor value for a given delay time can be calculated using the following equation:  $C_T(nF) = [t_D(s) 0.5 \times 10^{-3}(s)] \times 175$ . As below Figure (c) shown.

The reset delay time is determined by the time it takes an on-chip precision 220nA current source to charge the external capacitor to 1.23V. When a RESET is asserted the capacitor is discharged. When the RESET conditions are cleared, the internal current source is enabled and begins to charge the external capacitor. When the voltage on this capacitor reaches 1.23V, RESET is de-asserted. Note that a low leakage type capacitor such as a ceramic should be used and the stray capacitance around this pin may cause errors in the reset delay time.









## **Part Marking**

(1) SOT23-6 (TA)

 $\bar{x}XY\overline{\underline{W}}Y$ 

xX: Identification code

1st Y : Year

W: Date Code (Workweek)

 $2^{nd} Y$ : Die Rev

Vertical line in front of top mark means Pin1

Bar about W means Cu wire

| Part Number     | Package Code | Package | Identification Code | Quantity |
|-----------------|--------------|---------|---------------------|----------|
| PT7M3808G01TAE  | TA           | SOT23-6 | tG                  | 3000     |
| PT7M3808G09TAE  | TA           | SOT23-6 | uU                  | 3000     |
| PT7M3808G12TAE  | TA           | SOT23-6 | uV                  | 3000     |
| PT7M3808G125TAE | TA           | SOT23-6 | uW                  | 3000     |
| PT7M3808G15TAE  | TA           | SOT23-6 | uX                  | 3000     |
| PT7M3808G18TAE  | TA           | SOT23-6 | uY                  | 3000     |
| PT7M3808G19TAE  | TA           | SOT23-6 | uZ                  | 3000     |
| PT7M3808G25TAE  | TA           | SOT23-6 | wA                  | 3000     |
| PT7M3808G30TAE  | TA           | SOT23-6 | wB                  | 3000     |
| PT7M3808G33TAE  | TA           | SOT23-6 | tH                  | 3000     |
| PT7M3808G50TAE  | TA           | SOT23-6 | wC                  | 3000     |

#### (2) TDFN-6 (ZC)



xX: Identification code  $1^{st}$  Y: Die Rev

2<sup>nd</sup> Y : Die Rev 2<sup>nd</sup> Y : Year

W : Date Code (Workweek) Bar about W means Cu wire

| Part Number     | Package Code | Package | <b>Identification Code</b> | Quantity |
|-----------------|--------------|---------|----------------------------|----------|
| PT7M3808G01ZCE  | ZC           | TDFN-6  | tG                         | 3000     |
| PT7M3808G09ZCE  | ZC           | TDFN-6  | uU                         | 3000     |
| PT7M3808G12ZCE  | ZC           | TDFN-6  | uV                         | 3000     |
| PT7M3808G125ZCE | ZC           | TDFN-6  | uW                         | 3000     |
| PT7M3808G15ZCE  | ZC           | TDFN-6  | uX                         | 3000     |
| PT7M3808G18ZCE  | ZC           | TDFN-6  | uY                         | 3000     |
| PT7M3808G19ZCE  | ZC           | TDFN-6  | uZ                         | 3000     |
| PT7M3808G25ZCE  | ZC           | TDFN-6  | wA                         | 3000     |
| PT7M3808G30ZCE  | ZC           | TDFN-6  | wB                         | 3000     |
| PT7M3808G33ZCE  | ZC           | TDFN-6  | tH                         | 3000     |
| PT7M3808G50ZCE  | ZC           | TDFN-6  | wC                         | 3000     |







# **Packaging Mechanical**

#### 6-TDFN (ZC)







TOP VIEW

BOTTOM VIEW

RECOMMENDED LAND PATTERN(unit:mm)

| PKG. DIMENSIONS(MM) |           |      |  |  |  |  |
|---------------------|-----------|------|--|--|--|--|
| SYMBOL              | Min       | Max  |  |  |  |  |
| А                   | 0.70      | 0.80 |  |  |  |  |
| A1                  | 0.00      | 0.05 |  |  |  |  |
| А3                  | 0.20 REF  |      |  |  |  |  |
| D                   | 2.00 BSC  |      |  |  |  |  |
| E                   | 2.00      | BSC  |  |  |  |  |
| D1                  | 1.10      | 1.30 |  |  |  |  |
| E1                  | 0.60      | 0.80 |  |  |  |  |
| b                   | 0.20 0.30 |      |  |  |  |  |
| L                   | 0.27      | 0.43 |  |  |  |  |
| е                   | 0.65 BSC  |      |  |  |  |  |



SIDE VIEW

**PERICOM** 

DATE: 12/09/13

DESCRIPTION: 6-Pin, TDFN, 2X2

PACKAGE CODE: ZC (ZC6) DOCUMENT CONTROL #: PD-2178

REVISION: -

Note: 1. Ref: JEDEC MO-287A







#### 6-SOT23 (TA)



#### For latest package info.

Please check: http://www.diodes.com/design/support/packaging/pericom-packaging/packaging-mechanicals-and-thermal-characteristics/.

### **Ordering Information**

| Part Numbers     | Package Code | Package Description                                     |
|------------------|--------------|---------------------------------------------------------|
| PT7M3808GxxxZCEX | ZC           | 6-pin, 2.0x2.0 (TDFN)                                   |
| PT7M3808GxxxTAEX | TA           | 6-pin, Small Outline Transistor Plastic Package (SOT23) |

#### **Notes:**

- No purposely added lead. Fully EU Directive 2002/95/EC (RoHS), 2011/65/EU (RoHS 2) & 2015/863/EU (RoHS 3) compliant.
- See https://www.diodes.com/quality/lead-free/ for more information about Diodes Incorporated's definitions of Halogen- and Antimony-free, "Green" and
- Halogen- and Antimony-free "Green" products are defined as those which contain <900ppm bromine, <900ppm chlorine (<1500ppm total Br + Cl) and <1000ppm antimony compounds.
- E = Pb-free and Green
- X suffix = Tape/Reel







## **TDFN Pin 1 Location in Tape and Reel**



## **Function Comparison Table**

| Product      | Nominal Supply Voltage | SENSE Threshold Voltage(V <sub>IT</sub> ) |
|--------------|------------------------|-------------------------------------------|
| PT7M3808G01  | adjustable             | 0.405V                                    |
| PT7M3808G09  | 0.9V                   | 0.84V                                     |
| PT7M3808G12  | 1.2V                   | 1.12V                                     |
| PT7M3808G125 | 1.25V                  | 1.16V                                     |
| PT7M3808G15  | 1.5V                   | 1.40V                                     |
| PT7M3808G18  | 1.8V                   | 1.67V                                     |
| PT7M3808G19  | 1.9V                   | 1.77V                                     |
| PT7M3808G25  | 2.5V                   | 2.33V                                     |
| PT7M3808G30  | 3.0V                   | 2.79V                                     |
| PT7M3808G33  | 3.3V                   | 3.07V                                     |
| PT7M3808G50  | 5.0V                   | 4.65V                                     |

#### **Mechanical Data**

- Moisture Sensitivity: Level 1 per J-STD-020
- Terminals: Finish Matte Tin Plated Leads, Solderable per MIL-STD-202, Method 208 (3)
- Weight: SOT23-6 0.009 grams (Approximate)

TDFN-6 0.0075g grams (Approximate)





#### IMPORTANT NOTICE

- 1. DIODES INCORPORATED (Diodes) AND ITS SUBSIDIARIES MAKE NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARDS TO ANY INFORMATION CONTAINED IN THIS DOCUMENT, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION).
- 2. The Information contained herein is for informational purpose only and is provided only to illustrate the operation of Diodes' products described herein and application examples. Diodes does not assume any liability arising out of the application or use of this document or any product described herein. This document is intended for skilled and technically trained engineering customers and users who design with Diodes' products. Diodes' products may be used to facilitate safety-related applications; however, in all instances customers and users are responsible for (a) selecting the appropriate Diodes products for their applications, (b) evaluating the suitability of Diodes' products for their intended applications, (c) ensuring their applications, which incorporate Diodes' products, comply the applicable legal and regulatory requirements as well as safety and functional-safety related standards, and (d) ensuring they design with appropriate safeguards (including testing, validation, quality control techniques, redundancy, malfunction prevention, and appropriate treatment for aging degradation) to minimize the risks associated with their applications.
- 3. Diodes assumes no liability for any application-related information, support, assistance or feedback that may be provided by Diodes from time to time. Any customer or user of this document or products described herein will assume all risks and liabilities associated with such use, and will hold Diodes and all companies whose products are represented herein or on Diodes' websites, harmless against all damages and liabilities.
- 4. Products described herein may be covered by one or more United States, international or foreign patents and pending patent applications. Product names and markings noted herein may also be covered by one or more United States, international or foreign trademarks and trademark applications. Diodes does not convey any license under any of its intellectual property rights or the rights of any third parties (including third parties whose products and services may be described in this document or on Diodes' website) under this document.
- 5. Diodes' products are provided subject to Diodes' Standard Terms and Conditions of Sale (https://www.diodes.com/about/company/terms-andconditions/terms-and-conditions-of-sales/) or other applicable terms. This document does not alter or expand the applicable warranties provided by Diodes. Diodes does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.
- 6. Diodes' products and technology may not be used for or incorporated into any products or systems whose manufacture, use or sale is prohibited under any applicable laws and regulations. Should customers or users use Diodes' products in contravention of any applicable laws or regulations, or for any unintended or unauthorized application, customers and users will (a) be solely responsible for any damages, losses or penalties arising in connection therewith or as a result thereof, and (b) indemnify and hold Diodes and its representatives and agents harmless against any and all claims, damages, expenses, and attorney fees arising out of, directly or indirectly, any claim relating to any noncompliance with the applicable laws and regulations, as well as any unintended or unauthorized application.
- 7. While efforts have been made to ensure the information contained in this document is accurate, complete and current, it may contain technical inaccuracies, omissions and typographical errors. Diodes does not warrant that information contained in this document is error-free and Diodes is under no obligation to update or otherwise correct this information. Notwithstanding the foregoing, Diodes reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein. This document is written in English but may be translated into multiple languages for reference. Only the English version of this document is the final and determinative format released by Diodes.
- 8. Any unauthorized copying, modification, distribution, transmission, display or other use of this document (or any portion hereof) is prohibited. Diodes assumes no responsibility for any losses incurred by the customers or users or any third parties arising from any such unauthorized use.
- 9. This Notice may be periodically updated with the most recent version available at https://www.diodes.com/about/company/terms-andconditions/important-notice

The Diodes logo is a registered trademark of Diodes Incorporated in the United States and other countries. All other trademarks are the property of their respective owners. © 2023 Diodes Incorporated. All Rights Reserved.

www.diodes.com