# HI5813 # CMOS 3.3V, 25 Microsecond, 12-Bit, Sampling A/D Converter with Internal Track and Hold August 1997 | reatures | |-----------------------------------------| | • Conversion Time | | • Throughput Rate40 KSPS | | Built-In Track and Hold | | Single Supply Voltage +3.3V | | Maximum Power Consumption at 25°C 3.3mW | ## **Applications** - Remote Low Power Data Acquisition Systems - Battery Operated Systems - · Pen Based PC Handheld Scanners - DSP Modems - · General Purpose DSP Front End - µP Controlled Measurement Systems - PCMCIA Type II Compliant - PC Based Industrial Controls/DAQ Systems ## Description The HI5813 is a 3.3V, very low power, 12-bit, successive approximation analog-to-digital converter. It can operate from a single 3V to 6V supply and typically draws a maximum of 1.0mA (at 25°C) when operating at 3.3V. The HI5813 features a built-in track and hold. The conversion time is as low as 25µs with a 3.3V supply. The twelve data outputs feature full high speed CMOS threestate bus driver capability, and are latched and held through a full conversion cycle. The output is user selectable: (i.e.) 12-bit, 8-bit (MSBs), and/or 4-bit (LSBs). A data ready flag and conversion start input complete the digital interface. ## Ordering Information | PART<br>NUMBER | INL (LSB)<br>(MAX OVER<br>TEMP.) | TEMP.<br>RANGE<br>(°C) | PACKAGE | PKG.<br>NO. | |----------------|----------------------------------|------------------------|--------------|-------------| | HI5813JIP | ±4.0 | -40 to 85 | 24 Ld PDIP | E24.3 | | HI5813KIP | ±2.5 | -40 to 85 | 24 Ld PDIP | E24.3 | | HI5813JIB | ±4.0 | -40 to 85 | 24 Ld SOIC | M24.3 | | HI5813KIB | ±2.5 | -40 to 85 | 24 Ld SOIC | M24.3 | | HI5813JIJ | ±4.0 | -40 to 85 | 24 Ld CERDIP | F24.3 | | HI5813KIJ | ±2.5 | -40 to 85 | 24 Ld CERDIP | F24.3 | ## **Pinout** HI5813 (PDIP, CERDIP, SOIC) TOP VIEW | Absolute Maximum Ratings | Thermal Information | | | |-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------|------------------------| | Supply Voltage | Thermal Resistance (Typical, Note 1) | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C/W) | | $V_{DD}$ to $V_{SS}$ ( $V_{SS}$ -0.5V) < $V_{DD}$ < +6.5V | PDIP Package | 80 | N/A | | VAA+ to VAA(VSS -0.5V) to (VSS +6.5V) | SOIC Package | 75 | N/A | | VAA+ to VDD | CERDIP Package | 60 | 12 | | Analog and Reference Inputs | Maximum Junction Temperature | | | | V <sub>IN</sub> , V <sub>REF</sub> +, V <sub>REF</sub> (V <sub>SS</sub> -0.3V) < V <sub>INA</sub> < (V <sub>DD</sub> +0.3V) | PDIP and SOIC Packages | | 150°C | | Digital I/O Pins (V <sub>SS</sub> -0.3V) < VI/O < (V <sub>DD</sub> +0.3V) | CERDIP Package | | 175°C | | | Maximum Storage Temperature Range | 65 | 5°C to 150°C | | Operating Conditions | Maximum Lead Temperature (Soldering, 1 | 10s) , | 300°C | | Temperature Range PDIP, SOIC, and CERDIP Packages40°C to 85°C | (SOIC - Lead Tips Only) | | | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 1. $\theta_{JA}$ is measured with the component mounted on an evaluation PC board in free air. | | | | | 25°C | | -40°C 1 | | | |---------------------------------------------------------------------------------------------|-----------------|-------------------------------------------------|-----|-------|------|---------|-------|------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | | ACCURACY | | | | | | | | | | Resolution | | | 12 | | - | 12 | - | Bits | | Integral Linearity Error, INL | 7 | | | • | ±4.0 | | ±4.0 | LSB | | (End Point) | к | | - | | ±2.5 | | ±2.5 | LSB | | Differential Linearity Error, DNL | J | | | • | ±4.0 | - | ±4.0 | LSB | | | к | | · - | - | ±2.0 | - | ±2.0 | LSB | | Gain Error, FSE | J | | | | ±2.0 | • | ±2.0 | LSB | | djustable to Zero) ffset Error, V <sub>OS</sub> djustable to Zero) YNAMIC CHARACTERISTICS | к | | 1 - | - | ±2.0 | - | ±2.0 | LSB | | Offset Error, VOS | J | | · | - | ±3.0 | = | ±3.0 | LSB | | (Adjustable to Zero) | ĸ | | | - | ±2.5 | - | ±2.5 | LSB | | DYNAMIC CHARACTERISTICS | | | | | | | | | | Signal to Noise Ratio, SINAD | J | f <sub>S</sub> = 600kHz, f <sub>IN</sub> = 1kHz | - | 61.5 | • | - | - | dB | | RMS Signal RMS Noise + Distortion | ĸ | f <sub>S</sub> = 500kHz, f <sub>IN</sub> = 1kHz | T - | 63.9 | | - | - | dB | | Signal to Noise Ratio, SNR | J | f <sub>S</sub> = 600kHz, f <sub>iN</sub> = 1kHz | - | 63.2 | • | | - | dB | | RMS Signal RMS Noise | к | f <sub>S</sub> = 500kHz, f <sub>IN</sub> = 1kHz | - | 65.1 | - | - | | dB | | Total Harmonic Distortion, THD | J | f <sub>S</sub> = 750kHz, f <sub>IN</sub> = 1kHz | - | -68.4 | | - | - | dBc | | | к | f <sub>S</sub> = 750kHz, f <sub>IN</sub> = 1kHz | T - | -70.8 | | - | - | dBc | | Spurious Free Dynamic Range, | J | f <sub>S</sub> = 600kHz, f <sub>IN</sub> = 1kHz | - | 69.0 | - | - | | dB | | SFDR | к | f <sub>S</sub> = 500kHz, f <sub>IN</sub> = 1kHz | 1 - | 71.8 | | - | - | dB | | ANALOG INPUT | | | | | | | | _ | | Input Current, Dynamic | | At V <sub>IN</sub> = V <sub>REF</sub> +, 0V | - | ±50 | ±100 | - | ±100 | μΑ | | Input Current, Static | | Conversion Stopped | - | ±0.4 | ±10 | • | ±10 | μΑ | | | | | 25°C | | -40°C T | | | |-----------------------------------------------------------|------------------------------------------|------|------|------|---------|------|-------| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | MAX | UNITS | | Input Bandwidth -3dB | | | 1 | | - | - | MHz | | Reference Input Current | | - | 160 | - | • | - | μА | | Input Series Resistance, R <sub>S</sub> | In Series with Input<br>CSAMPLE | - | 420 | | - | - | Ω | | Input Capacitance, CSAMPLE | During Sample State | • | 380 | • | • | - | pF | | Input Capacitance, C <sub>HOLD</sub> | During Hold State | • | 20 | - | - | | pF | | DIGITAL INPUTS OEL, OEM, STRT | | | | | | | | | High-Level Input Voltage, V <sub>IH</sub> | | 2.4 | - | | 2.4 | | ٧ | | Low-Level Input Voltage, V <sub>IL</sub> | | | - | 0.8 | - | 0.8 | ٧ | | Input Leakage Current, I <sub>IL</sub> | Except CLK, VIN = 0V, 5V | | - | ±10 | - | ±10 | μА | | Input Capacitance, C <sub>IN</sub> | | • | 10 | | - | | pF | | DIGITAL OUTPUTS | | | | | | | | | High-Level Output Voltage, VOH | I <sub>SOURCE</sub> = -400μA | 2.6 | - | - | 2.6 | - | ٧ | | Low-Level Output Voltage, VOL | I <sub>SINK</sub> = 1.6mA | - | - | 0.4 | - | 0.4 | ٧ | | Three-State Leakage, I <sub>OZ</sub> | Except DRDY, V <sub>OUT</sub> = 0V, 3.3V | - | | ±10 | - | ±10 | μА | | Output Capacitance, COUT | Except DRDY | | 20 | - | • | | pF | | TIMING | | | • | | | | - | | Conversion Time (t <sub>CONV</sub> + t <sub>ACQ</sub> ) J | | 25 | - | - | 25 | - | μs | | (Includes Acquisition Time) K | Ţ | 30 | - | - | 30 | | μs | | Clock Frequency | (Note 2) | 0.05 | - | 0.75 | 0.05 | 0.75 | MHz | | Clock Pulse Width, t <sub>LOW</sub> , t <sub>HIGH</sub> | (Note 2) | 100 | - | - | 100 | - | ns | | Aperture Delay, t <sub>D</sub> APR | (Note 2) | | 35 | 50 | • | 70 | ns | | Clock to Data Ready Delay, t <sub>D1</sub> DRDY | (Note 2) | | 180 | 210 | • | 240 | ns | | Clock to Data Ready Delay, t <sub>D2</sub> DRDY | (Note 2) | - | 180 | 220 | | 250 | ns | | Start Removal Time, tRSTRT | (Note 2) | 75 | 30 | - | 75 | - | ns | | Start Setup Time, t <sub>SU</sub> STRT | (Note 2) | 85 | 60 | - | 30 | - | ns | | Start Pulse Width, twSTRT | (Note 2) | | 15 | 25 | - | 25 | ns | | Start to Data Ready Delay, t <sub>D3</sub> DRDY | (Note 2) | | 110 | 130 | - | 160 | ns | | Output Enable Delay, t <sub>EN</sub> | (Note 2) | - | 65 | 75 | - | 80 | ns | | Output Disabled Delay, t <sub>DIS</sub> | (Note 2) | | 95 | 110 | - | 130 | ns | | POWER SUPPLY CHARACTERISTICS | · · · · · · · · · · · · · · · · · · · | | | | | • | | | Supply Current, IDD + IAA | | | 0.5 | 1 | - | 2.5 | mA | ## NOTE: <sup>2.</sup> Parameter guaranteed by design or characterization, not production tested. FIGURE 1. CONTINUOUS CONVERSION MODE 6-53 ## Timing Diagrams (Continued) 50pF \_\_\_\_\_ +2.1V FIGURE 3A. FIGURE 3. OUTPUT ENABLE/DISABLE TIMING DIAGRAM FIGURE 3B. FIGURE 4. GENERAL TIMING LOAD CIRCUIT FIGURE 5. FFT SPECTRUM # **Typical Performance Curves** FIGURE 7. DNL vs TEMPERATURE 6 # **Typical Performance Curves** FIGURE 8. OFFSET ERROR vs TEMPERATURE FIGURE 10. SUPPLY CURRENT VS TEMPERATURE FIGURE 11. DNL vs SUPPLY VOLTAGE ## Pin Descriptions | PIN# | NAME | DESCRIPTION | |------|-----------------|-----------------------------------------------------------------------------------------------------------------------------| | 1 | DRDY | Output flag signifying new data is available. Goes high at end of clock period 15. Goes low when new conversion is started. | | 2 | D0 | Bit 0 (Least Significant Bit, LSB). | | 3 | D1 | Bit 1. | | 4 | D2 | Bit 2. | | 5 | D3 | Bit 3. | | 6 | D4 | Bit 4. | | 7 | D5 | Bit 5. | | 8 | D6 | Bit 6. | | 9 | D7 | Bit 7. | | 10 | D8 | Bit 8. | | 11 | D9 | Bit 9. | | 12 | V <sub>SS</sub> | Digital Ground, (0V). | | 13 | D10 | Bit 10. | | PIN# | NAME | DESCRIPTION | |------|--------------------|-------------------------------------------------------------------------------------| | 14 | D11 | Bit 11 (Most significant bit, MSB) | | 15 | OEM | Three-State enable for D4-D11. Active Low Input. | | 16 | V <sub>AA</sub> - | Analog Ground, (0V). | | 17 | V <sub>AA</sub> + | Analog Positive Supply. (+3.3V) (See text.) | | 18 | V <sub>IN</sub> | Analog Input. | | 19 | V <sub>REF</sub> + | Reference Voltage Positive Input, sets 4095 code end of input range. | | 20 | V <sub>REF</sub> - | Reference Voltage Negative Input, sets 0 code end of input range. | | 21 | STRT | Start Conversion Input active low, recognized after end of clock period 15. | | 22 | CLK | CLK Input. Conversion functions are synchronized to positive going edge. (See text) | | 23 | OEL | Three-State Enable for D0 - D3. Active low input. | | 24 | $V_{DD}$ | Digital Positive Supply (+3.3V). | ## Theory of Operation HI5813 is a CMOS 12-Bit, Analog-to-Digital Converter that uses capacitor charge balancing to successively approximate the analog input. A binary weighted capacitor network forms the A/D heart of the device. See the block diagram for the HI5813. The capacitor network has a common node which is connected to a comparator. The second terminal of each capacitor is individually switchable to the input, $V_{REF^+}$ or $V_{REF^-}$ . During the first three clock periods of a conversion cycle, the switchable end of every capacitor is connected to the input and the comparator is being auto balanced at the capacitor common node. During the fourth period, all capacitors are disconnected from the input; the one representing the MSB (D11) is connected to the $V_{REF^+}$ terminal; and the remaining capacitors to $V_{REF^-}$ . The capacitor common node, after the charges balance out, will indicate whether the input was above $^{1}/_{2}$ of $(V_{REF^+} - V_{REF^-})$ . At the end of the fourth period, the comparator output is stored and the MSB capacitor is either left connected to $V_{REF^+}$ (if the comparator was high) or returned to $V_{REF^-}$ . This allows the next comparison to be at either $^{3}/_{4}$ or $^{1}/_{4}$ of $(V_{REF^+} - V_{REF^-})$ . At the end of periods 5 through 14, capacitors representing D10 through D1 are tested, the result stored, and each capacitor either left at $V_{REF}$ + or at $V_{REF}$ -. At the end of the 15th period, when the LSB (D0) capacitor is tested, (D0) and all the previous results are shifted to the output registers and drivers. The capacitors are reconnected to the input, the comparator returns to the balance state, and the data ready output goes active. The conversion cycle is now complete. ## **Analog Input** The analog input pin is a predominately capacitive load that changes between the track and hold periods of the conversion cycle. During hold, clock period 4 through 15, the input loading is leakage and stray capacitance, typically less than 5µA and 20pF. At the start of input tracking, clock period 1, some charge is dumped back to the input pin. The input source must have low enough impedance to dissipate the current spike by the end of the tracking period. The amount of charge is dependent on supply and input voltages. The average current is also proportional to clock frequency. As long as these current spikes settle completely by end of the signal acquisition period, converter accuracy will be preserved. The analog input is tracked for 3 clock cycles. With a clock of 500kHz the track period is 6µs. A simplified analog input model is presented in Figure 12. During tracking, the A/D input $(V_{IN})$ typically appears as a 380pF capacitor being charged through a 420 $\Omega$ internal switch resistance. The time constant is 160ns. To charge this capacitor from an external "zero $\Omega$ " source to 0.5 LSB (1/8192), the charging time must be at least 9 time constants or 1.4 $\mu$ s. The maximum source impedance (R<sub>SOURCE</sub> Max) for a 6 $\mu$ s acquisition time settling to within 0.5 LSB is 1.3 $\mu$ C. If the clock frequency was slower, or the converter was not restarted immediately (causing a longer sample time), a higher source impedance could be tolerated. FIGURE 12. ANALOG INPUT MODEL IN TRACK MODE #### Reference input The reference input V<sub>REF</sub>+ should be driven from a low impedance source and be well decoupled. Current spikes are generated on the reference pin during each bit test of the successive approximation part of the conversion cycle as the charge balancing capacitors are switched between V<sub>REF</sub>- and V<sub>REF</sub>+ (clock periods 5 - 14). These current spikes must settle completely during each bit test of the conversion to not degrade the accuracy of the converter. Therefore V<sub>REF</sub>+ and V<sub>REF</sub>- should be well bypassed. Reference input V<sub>REF</sub>- is normally connected directly to the analog ground plane. If V<sub>REF</sub>- is biased for nulling the converters offset it must be stable during the conversion cycle. #### Full Scale and Offset Adjustment In many applications the accuracy of the HI5813 would be sufficient without any adjustments. In applications where accuracy is of utmost importance full scale and offset errors may be adjusted to zero. The V<sub>REF</sub>+ and V<sub>REF</sub>- pins reference the two ends of the analog input range and may be used for offset and full scale adjustments. In a typical system the V<sub>REF</sub>- might be returned to a clean ground, and the offset adjustment done on an input amplifier. V<sub>REF</sub>+ would then be adjusted to null out the full scale error. When this is not possible, the V<sub>REF</sub>-input can be adjusted to null the offset error, however, V<sub>REF</sub>-must be well decoupled. Full scale and offset error can also be adjusted to zero in the signal conditioning amplifier driving the analog input (V<sub>IN</sub>). #### **Control Signal** The HI5813 may be synchronized from an external source by using the STRT (Start Conversion) input to initiate conversion, or if STRT is tied low, may be allowed to free run. Each conversion cycle takes 15 clock periods. The input is tracked from clock period 1 through period 3, then disconnected as the successive approximation takes place. After the start of the next period 1 (specified by $t_{\rm D}$ data), the output is updated. 6 The DRDY (Data Ready) status output goes high (specified by t<sub>D1</sub>DRDY) after the start of clock period 1, and returns low (specified by t<sub>D2</sub>DRDY) after the start of clock period 2. The 12 data bits are available in parallel on three-state bus driver outputs. When low, the $\overline{\text{OEM}}$ input enables the most significant byte (D4 through D11) while the $\overline{\text{OEL}}$ input enables the four least significant bits (D0 - D3). $t_{EN}$ and $t_{DIS}$ specify the output enable and disable times. If the output data is to be latched externally, either the trailing edge of data ready or the next falling edge of the clock after data ready goes high can be used. Figure 2 shows operation of the HI5813 when the STRT pin is used to initate a conversion. If STRT is taken high at least t<sub>R</sub>STRT before clock period 1 and is not reapplied during that period, the converter will stay in the track mode and the DRDY output will remain high. A low signal applied to STRT will bring the DRDY flag low and the conversion will continue with clock period 3 on the first positive going clock edge that meets the t<sub>SLI</sub>STRT setup time. #### Clock The clock used to drive the HI5813 can range in frequency from 50kHz up to 750kHz. All converter functions are synchronized with the rising edge of the clock signal. The clock can be shut off only during the sample (track) portion of the conversion cycle. At other times it must be above the minimum frequency shown in the specifications. In the above two cases, a further restriction applies in that the clock should not be shut off during the third sample period for more than 1ms. This might cause an internal charge pump voltage to decay. If the clock is shut off during the conversion time (clock cycles 4 through 15) of the A/D, the output might be invalid due to balancing capacitor droop. The clock must also meet the minimum t<sub>LOW</sub> and t<sub>HIGH</sub> times shown in the specifications. A violation may cause an internal miscount and invalidate the results. #### Power Supplies and Grounding $\rm V_{DD}$ and $\rm V_{SS}$ are the digital supply pins; they power all internal logic and the output drivers. Because the output drivers can cause fast current spikes in the $\rm V_{DD}$ and $\rm V_{SS}$ lines, $\rm V_{SS}$ should have a low impedance path to digital ground and $\rm V_{DD}$ should be well bypassed. Except for $V_{AA}$ +, which is a substrate connection to $V_{DD}$ , all pins have protection diodes connected to $V_{DD}$ and $V_{SS}$ . Input transients above $V_{DD}$ or below $V_{SS}$ will get steered to the digital supplies. The $V_{AA^+}$ and $V_{AA^-}$ terminals supply the charge balancing comparator only. Because the comparator is autobalanced between conversions, it has good low frequency supply rejection. It does not reject well at high frequencies however; $V_{AA^-}$ should be returned to a clean analog ground and $V_{AA^+}$ should be RC decoupled from the digital supply as shown in Figure 13. There is approximately $50\Omega$ of substrate impedance between $V_{DD}$ and $V_{AA}+$ . This can be used, for example, as part of a low pass RC filter to attenuate switching supply noise. A 10 $\mu$ F capacitor from V<sub>AA</sub>+ to ground would attenuate 30kHz noise by approximately 40dB. Note that back to back diodes should be placed from V<sub>DD</sub> to V<sub>AA</sub>+ to handle supply to capacitor turn-on or turn-off current spikes. #### **Dynamic Performance** Fast Fourier Transform (FFT) techniques are used to evaluate the dynamic performance of the A/D. A low distortion sine wave is applied to the input of the A/D converter. The input is sampled by the A/D and its output stored in RAM. The data is than transformed into the frequency domain with a 4096 point FFT and analyzed to evaluate the converters dynamic performance such as SNR and THD. See typical performance characteristics. #### Signal-To-Noise Ratio The signal to noise ratio (SNR) is the measured RMS signal to RMS sum of noise at a specified input and sampling frequency. The noise is the RMS sum of all except the fundamental and the first five harmonic signals. The SNR is dependent on the number of quantization levels used in the converter. The theoretical SNR for an N-bit converter with no differential or integral linearity error is: SNR = (6.02N + 1.76)dB. For an ideal 12-bit converter the SNR is 74dB. Differential and integral linearity errors will degrade SNR: #### Signal-To-Noise + Distortion Ratio SINAD is the measured RMS signal to RMS sum of noise plus harmonic power and is expressed by the following: #### **Effective Number of Bits** The effective number of bits (ENOB) is derived from the SINAD data: #### **Total Harmonic Distortion** The total harmonic distortion (THD) is the ratio of the RMS sum of the second through sixth harmonic components to the fundamental RMS signal for a specified input and sampling frequency. #### Spurious-Free Dynamic Range The spurious-free dynamic range (SFDR) is the ratio of the fundamental RMS amplitude to the rms amplitude of the next largest spur or spectral component. If the harmonics are buried in the noise floor it is the largest peak. TABLE 2. CODE TABLE | | INPUT | | BINARY OUTPUT CODE | | | | | | | | | | | | |---------------------|----------------------------------|---------|--------------------|-----|----|----|----|----|----|----|----|----|----|-----| | CODE<br>DESCRIPTION | VOLTAGE† VREF+ = 3.3V | DECIMAL | MSB | | | | | | | | | | | LSB | | | V <sub>REF</sub> - = 0.0V<br>(V) | COUNT | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | DЗ | D2 | D1 | D0 | | Full Scale (FS) | 3.2992 | 4095 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | FS - 1 LSB | 3.2984 | 4094 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | | 3/ <sub>4</sub> FS | 2.4750 | 3072 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1/ <sub>2</sub> FS | 1.6500 | 2048 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1/ <sub>4</sub> FS | 0.8250 | 1024 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1 LSB | 0.00080566 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | Zero | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ٥ | 0 | 0 | 0 | 0 | 0 | 0 | †The voltages listed above represent the ideal lower transition of each output code shown as a function of the reference voltage. FIGURE 13. GROUND AND SUPPLY DECOUPLING ## Die Characteristics ## DIE DIMENSIONS: 3200µm x 3940µm ## METALLIZATION: Type: AISi Thickness: 11kÅ ±1kÅ #### PASSIVATION: Type: PSG Thickness: 13kA ±2.5kA ## WORST CASE CURRENT DENSITY: 1.84 x 10<sup>5</sup> A/cm<sup>2</sup> # Metallization Mask Layout ## HI5813