# IBM PowerPC 750GL RISC Microprocessor Revision Level DD1.X Datasheet Version: 1.2 **Preliminary** March 13, 2006 © Copyright International Business Machines Corporation 2005, 2006 All Rights Reserved Printed in the United States of America March 2006. The following are trademarks of International Business Machines Corporation in the United States, or other countries, or both. IBMIBM LogoPowerPCPowerPC LogoPowerPC 750PowerPC Architecture IEEE is a registered trademark in the United States, owned by the Institute of Electrical and Electronics Engineers. Other company, product and service names may be trademarks or service marks of others. All information contained in this document is subject to change without notice. The products described in this document are NOT intended for use in applications such as implantation, life support, or other hazardous uses where malfunction could result in death, bodily injury, or catastrophic property damage. The information contained in this document does not affect or change IBM product specifications or warranties. Nothing in this document shall operate as an express or implied license or indemnity under the intellectual property rights of IBM or third parties. All information contained in this document was obtained in specific environments, and is presented as an illustration. The results obtained in other operating environments may vary. While the information contained herein is believed to be accurate, such information is preliminary, and should not be relied upon for accuracy or completeness, and no representations or warranties of accuracy or completeness are made. **Note:** This document contains information on products in the sampling and/or initial production phases of development. This information is subject to change without notice. Verify with your IBM field applications engineer that you have the latest version of this document before finalizing a design. Some of the information provided herein pertains to third party vendors and their products and services. You are directed to contact such vendors with all questions pertaining to their respective products or services, as well as any requests for product or service updates. You are solely responsible for the selection of any vendors, including their products and services. The vendors identified herein are not agents or representatives of IBM and are not authorized to make commitments, warranties or representations on behalf of IBM. IBM makes no commitments, warranties or representations with regard to the vendors, their respective product or services, or the compatibility of such products or services with any of IBM's product or services. The information contained in this document is provided on an "AS IS" basis and no warranties of any kind, including but not limited to the implied warranties of merchantability and fitness for a particular purpose, are provided. In no event will IBM be liable to you or to any third parties for any damages arising directly or indirectly from any use of the information contained in this document. IBM Microelectronics Systems and Technology Group 2070 Route 52, Bldg. 330 Hopewell Junction, NY 12533-6351 The IBM home page can be found at ibm.com The IBM Microelectronics home page can be found at ibm.com/chips 750GL\_ds\_title.fm 1.2 March 13, 2006 | 1. | . General Information | 9 | |----|-------------------------------------------------------------|-----| | | 1.1 Features | | | | 1.3 Processor Version Register | 11 | | | 1.4 Part Number Information | 12 | | 2. | . Overview | 13 | | | 2.1 Block Diagram | 13 | | | 2.2 General Parameters | 14 | | 3. | . Electrical and Thermal Characteristics | 15 | | | 3.1 DC Electrical Characteristics | 15 | | | 3.2 AC Electrical Characteristics | 19 | | | 3.3 Clock AC Specifications | | | | 3.4 Spread Spectrum Clock Generator | | | | 3.4.1 Design Considerations | | | | 3.5.1 Input Setup Timing | 21 | | | 3.6 60x Bus Output AC Specifications | 24 | | | 3.6.1 IEEE 1149.1 AC Timing Specifications | 27 | | 4. | . Dimensions and Signal Assignments | 30 | | | 4.1 Package | | | | 4.2 Module Substrate Decoupling Voltage Assignments | | | | 4.3 Microprocessor Ball Placement | | | 5. | . System Design Information | 46 | | •- | 5.1 PLL Operation | | | | 5.1.1 Overview | | | | 5.1.2 Restrictions and Considerations for PLL Configuration | | | | 5.1.2.1 Configuration Restriction on Frequency Transitions | | | | 5.1.3 PLL_RNG[0:1] Definitions for Dual PLL Operation | | | | 5.1.4 PLL Configuration | 48 | | | 5.2 PLL Power Supply Filtering | 50 | | | 5.3 Decoupling Recommendations | 54 | | | 5.4 Connection Recommendations | 56 | | | 5.5 Output Buffer DC Impedance | 57 | | | 5.5.1 Input/Output Usage | 58 | | | 5.6 Thermal Management Information | | | | 5.6.1 Thermal Assist Unit | | | | 5.6.2 Minimum Heat Sink Requirements | | | | 5.6.3 Internal Package Conduction Resistance | | | | 5.6.4 Adhesives and Thermal Interface Materials | | | | 5.7 Heat-Sink Selection Example | | | | 5.8 Operational and Design Considerations | | | | 5.8.1 Level Protection | | | | 5.8.2 64-Bit or 32-Bit Data Bus Mode | | | | 5.8.4 QACK Signal Implementation for Selected Features | | | | 3 6 A LETECTAINE DITAION SELECTION 200 ADDITION | 7.1 | | | 5.8.4.2 Processor Debug System Enablement when Implementing Precharge Selection | 72 | |---------|---------------------------------------------------------------------------------|----| | Revisio | on Log | 73 | | Table 1-1. | 750GL Processor Version Register (PVR) | 11 | |-------------|--------------------------------------------------------|----| | Table 2-1. | 750GL General Parameters | 14 | | Table 3-1. | Absolute Maximum Ratings | 15 | | Table 3-2. | Recommended Operating Conditions | 15 | | Table 3-3. | Package Thermal Characteristics | 16 | | Table 3-4. | DC Electrical Specifications | 16 | | Table 3-5. | Power Consumption (Low Power) | 17 | | Table 3-6. | Power Consumption (Standard Power) | 17 | | Table 3-7. | Clock AC Timing Specifications | 19 | | Table 3-8. | 60x Bus Input AC Timing Specifications | 21 | | Table 3-9. | 60x Bus Output AC Timing Specifications | 24 | | Table 3-10. | JTAG AC Timing Specifications (Independent of SYSCLK) | 27 | | Table 4-1. | Pinout Listing for the CBGA package | 37 | | Table 4-2. | Signal Listing for the CBGA Package | 40 | | Table 4-3. | Signal Locations | 43 | | Table 4-4. | Voltage and Ground Assignments | 45 | | Table 5-1. | PLL_RNG[0:1] Definitions for Dual PLL Operation | 47 | | Table 5-2. | 750GL Microprocessor PLL Configuration | 48 | | Table 5-3. | Sample PLL Power Supply Filtering Circuits | 50 | | Table 5-4. | Recommended Decoupling Capacitor Specifications | 54 | | Table 5-5. | Driver Impedance Characteristics | 58 | | Table 5-6. | Input/Output Usage | 59 | | Table 5-7. | Maximum Heat-Sink Weight Limit for the CBGA | 63 | | Table 5-8. | 750GL Heat-Sink Vendors | 64 | | Table 5-9. | 750GL Thermal Interface and Adhesive Materials Vendors | 68 | | Table 5-10. | Summary of Mode Select | 71 | IBM | Figure 2-1. | IBM PowerPC 750GL RISC Microprocessor Block Diagram | 13 | |--------------|----------------------------------------------------------------------------------------|----| | Figure 3-1. | SYSCLK Input Timing Diagram | 19 | | Figure 3-2. | Linear Sweep Modulation Profile | 20 | | Figure 3-3. | Input Timing Definition | 22 | | Figure 3-4. | Input Timing Diagram | 22 | | Figure 3-5. | Mode Select Input Timing Diagram | 23 | | Figure 3-6. | Output Valid Timing Definition | 25 | | Figure 3-7. | Output Timing Diagram for IBM PowerPC 750GL RISC Microprocessor | 26 | | Figure 3-8. | JTAG Clock Input Timing Diagram | 28 | | Figure 3-9. | TRST Timing Diagram | 28 | | Figure 3-10. | Boundary-Scan Timing Diagram | 28 | | Figure 3-11. | Test Access Port Timing Diagram | 29 | | Figure 4-1. | Mechanical Dimensions, Standard (Leaded) Package | 31 | | Figure 4-2. | Mechanical Dimensions, ROHS-Compatible Package | 33 | | Figure 4-3. | Module Substrate Decoupling Voltage Assignments | 35 | | Figure 4-4. | PowerPC 750GL Microprocessor Ball Placement | 36 | | Figure 5-1. | Single PLL Power Supply Filter Circuit with A1VDD Pin and A2VDD Pin Tied to GND | 51 | | Figure 5-2. | PLL Power Supply Filter Circuit with Two AVDD Pins and One Ferrite Bead | 51 | | Figure 5-3. | Dual PLL Power Supply Filter Circuits | 53 | | Figure 5-4. | Orientation and Layout of the 750GL Decoupling Capacitors | 56 | | Figure 5-5. | Driver Impedance Measurement | 57 | | Figure 5-6. | IBM RISCWatch JTAG to HRESET, TRST, and SRESET Signal Connector | 62 | | Figure 5-7. | Package Exploded Cross-Sectional View with Several Heat-Sink Options | 63 | | Figure 5-8. | C4 Package with Heat Sink Mounted to a Printed-Circuit Board | 66 | | Figure 5-9. | Thermal Performance of Select Thermal Interface Material | 67 | | Figure 5-10. | Example of a Pin-Fin Heat-Sink-to-Ambient Thermal Resistance versus Airflow Velocity . | 69 | IBM ## IBM PowerPC 750GL RISC Microprocessor DD1.X #### 1. General Information The IBM PowerPC<sup>®</sup> 750GL RISC<sup>1</sup> Microprocessor is a 32-bit implementation of the IBM PowerPC family. This document contains pertinent physical and electrical characteristics of the IBM PowerPC 750GL RISC Microprocessor Revision DD1.X Single Chip Module (SCM). The IBM PowerPC 750GL RISC Microprocessor is also referred to as the 750GL throughout this document. #### 1.1 Features This section summarizes the features of the 750GL implementation of the PowerPC Architecture™. Major features of the 750GL include the following: - · Branch processing unit - Four instructions fetched per clock - One branch processed per cycle (plus resolving two speculations) - Up to one speculative stream in execution, one additional speculative stream in fetch - 512-entry branch history table (BHT) for dynamic prediction - 64-entry, 4-way set associative branch target instruction cache (BTIC) for eliminating branch delay slots #### Decode - Register file access - Forwarding control - Partial instruction decode #### Load/store unit - One cycle load or store cache access (byte, half-word, word, double-word) - Effective address generation - Hits under miss (four outstanding misses) - Single-cycle misaligned access within double-word boundary - Alignment, zero padding, sign extend for integer register file - Floating-point internal format conversion (alignment, normalization) - Sequencing for load/store multiples and string operations - Store gathering - Cache and translation lookaside buffer (TLB) instructions - Big-endian and little-endian byte addressing supported - Misaligned little-endian support in hardware ## Dispatch unit - Full hardware detection of dependencies (resolved in the execution units) - Dispatch two instructions to six independent units (system, branch, load/store, fixed-point unit 1, fixed-point unit 2, or floating-point) - 4-stage pipeline: fetch, dispatch, execute, and complete - Serialization control (predispatch, postdispatch, execution, serialization) #### Fixed-point units - Fixed-point unit 1 (FXU1): multiply, divide, shift, rotate, arithmetic, logical - Fixed-point unit 2 (FXU2): shift, rotate, arithmetic, logical - Single-cycle arithmetic: shift, rotate, logical - Multiply and divide support (multi-cycle) - Early out multiply - Thirty-two 32-bit general purpose registers #### Floating-point unit - Support for IEEE<sup>®</sup>-754 standard single-precision and double-precision floating-point arithmetic - Optimized for single-precision multiply/add - Thirty-two 64-bit floating-point registers - Enhanced reciprocal estimates - 3-cycle latency, 1-cycle throughput, single-precision multiply-add - 3-cycle latency, 1-cycle throughput, double-precision add - 4-cycle latency, 2-cycle throughput, double-precision multiply-add - Hardware support for divide - Hardware support for denormalized numbers - Time deterministic non-IEEE mode 750GL\_ds\_body.fm.1.2 General Information March 13, 2006 Page 9 of 74 <sup>1.</sup> Reduced instruction set computer ## IBM PowerPC 750GL RISC Microprocessor DD1.X #### **Preliminary** #### System unit - Executes Condition Register (CR) logical instructions and miscellaneous system instructions - Special register transfer instructions - Level 1 (L1) cache structure - 32-KB, 8-way set associative instruction and data caches - Single-cycle cache access - Pseudo-least-recently-used (PLRU) replacement - Cache write-back or write-through operations programmable on a virtual-page or BAT-block basis - Parity on L1 tags and caches - 3-state modified/exclusive/invalid (MEI) memory coherency - Hardware support for data coherency - Non-blocking instruction cache (one outstanding miss) - Non-blocking data cache (four outstanding misses) - No snooping of instruction cache - Memory management unit - 64-entry, 2-way set associative instruction TLB (total 128) - 64-entry, 2-way set associative data TLB (total 128) - Hardware reload for TLBs - Eight instruction block address translation (BAT) arrays and eight data BAT arrays - Virtual memory support for up to 4 exabytes (2<sup>52</sup>) virtual memory - Real memory support for up to 4 gigabytes (2<sup>32</sup>) of physical memory - Support for big-endian/little-endian addressing - Dual phase-locked loops (PLLs) - Allow seamless frequency switching - Level 2 (L2) cache - Integrated 1-MB L2 cache with on-chip controller and 8-KB entry tags - 4-way set-associative; supports locking by way - Ability to restrict the cache for instructiononly or data-only operation - Copy-back or write-through data cache on a page basis, or for entire L2 cache - 64-byte sectored line size - L2 frequency at core speed - Error checking and correction (ECC) protection on SRAM array - Parity on L2 tags - Supports up to four outstanding misses (four data or three data and one instruction) #### Power - Low power consumption with low voltage application at lower frequency - Dynamic power management - Three static power save modes: doze, nap, and sleep - Thermal assist unit (TAU) #### · Bus interface - 32-bit address bus - 64-bit data bus (also supports 32-bit mode) - Up to 200-MHz 60x bus frequency - Four load/store requests, plus one snoop are supported for a total of five outstanding bus requests. Load/store requests can be a combination of three data and one instruction, or four data requests - Core-to-bus multipliers are supported in half-step integer increments from 2 through 10, and in full-step increments from 10 through 20. Ratios of 3.5x and lower are not supported with miss-under-miss enabled - Supports 1.8-V, 2.5-V, or 3.3-V I/O modes - · Reliability and serviceability - Parity checking on 60x bus interface - ECC detection and correction on L2 cache - Parity on the L1 caches - Parity on the L1 and L2 tags #### Testability - Level-sensitive scan design (LSSD) testing - Powerful diagnostic and test interface through Common On-Chip Processor (COP) and IEEE 1149.1 (JTAG) interface General Information 750GL\_ds\_body.fm 1.2 Page 10 of 74 March 13, 2006 ## 1.2 Design Highlights The 750GL supports several unique features including: - Pin compatible with the PowerPC 750FX RISC Microprocessor - 1-MB L2 cache, 4-way set associative, operating at core frequency - Independent L2 cache locking of all four ways - L2 cache may be configured to contain instructions only or data only - Enhanced 60x bus to support up to five pipelined transactions ## 1.3 Processor Version Register The IBM PowerPC 750GL RISC Microprocessor has the following processor version register (PVR) values for the respective design revision levels. Table 1-1. 750GL Processor Version Register (PVR) | 750GL Design Revision Level | 750GL PVR | | | | |------------------------------------------------------------------------------------------------------------------|------------|--|--|--| | DD1.2 | 0x700201r2 | | | | | Note: r = reserved nibble; reserved bits can be either '0' or '1', and should be masked in application software. | | | | | 750GL\_ds\_body.fm 1.2 General Information March 13, 2006 Page 11 of 74 ## 1.4 Part Number Information ## 2. Overview The IBM PowerPC 750GL RISC Microprocessor, also called the 750GL, is targeted for high-performance, low-power systems using a 60× bus. The 750GL also includes an internal 1-MB L2 cache with on-board error correction circuitry (ECC). ## 2.1 Block Diagram Figure 2-1. IBM PowerPC 750GL RISC Microprocessor Block Diagram ## 2.2 General Parameters ## Table 2-1. 750GL General Parameters | Item | Description | Notes | | | | |------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|--|--|--| | Technology 0.13-μm copper silicon-on-insulator (CSOI) technology 6-layer metallization plus one level of local interconnect | | | | | | | Die Size 52.5 sq. mm (diced 7.6 mm × 6.9 mm) | | | | | | | Logic design Fully static | | | | | | | Package | Reduced lead 292-pin ceramic ball grid array (CBGA) 21 x 21 mm (1.0-mm pitch) 0.8-mm ball size | | | | | | Core power supply 1.45 V $\pm$ 50 mV for 800 MHz, 1.50 V $\pm$ 50 mV for 933 MHz | | | | | | | I/O power supply | 3.3 V $\pm$ 165 mV (BVSEL = 1, L1_TSTCLK = 0) or 2.5 V $\pm$ 125 mV (BVSEL = 1, L1_TSTCLK = 1) or 1.8 V $\pm$ 100 mV (BVSEL = 0, L1_TSTCLK = 1) | 1 | | | | | Notes: 1. BVSEL = 0, L1_TSTCLK = 0 is an <i>invalid</i> setting. | | | | | | ## 3. Electrical and Thermal Characteristics This section provides AC and DC electrical specifications and thermal characteristics for the 750GL. #### 3.1 DC Electrical Characteristics The tables in this section describe the DC electrical characteristics for the 750GL. Table 3-1. Absolute Maximum Ratings 1 | Characteristic | Symbol | 1.8 V | 2.5 V | 3.3 V | Unit | Notes | |---------------------------|---------------------------------------|-------------|--------------|-------------|------|---------| | Core supply voltage | $V_{DD}$ | -0.3 to 1.6 | -0.3 to 1.6 | -0.3 to 1.6 | V | 3, 4 | | PLL supply voltage | A1V <sub>DD</sub> , A2V <sub>DD</sub> | -0.3 to 1.6 | -0.3 to 1.6 | -0.3 to 1.6 | V | 3, 4, 5 | | 60x bus supply voltage | $OV_DD$ | -0.3 to 2.0 | -0.3 to 2.75 | -0.3 to 3.7 | V | 3, 4 | | Input voltage | V <sub>IN</sub> | -0.3 to 2.0 | -0.3 to 2.75 | -0.3 to 3.7 | V | 2 | | Storage temperature range | T <sub>STG</sub> | -55 to 150 | -55 to 150 | -55 to 150 | °C | | #### Notes: - 1. Functional and tested operating conditions are given in *Table 3-2 Recommended Operating Conditions*. Absolute maximum ratings are stress ratings only, and functional operation at the maximums is not guaranteed. Stresses beyond those listed above may affect device reliability or cause permanent damage to the device. - 2. **Caution:** Transient $V_{IN}$ overshoots of up to $OV_{DD}$ + 0.8 V, with a maximum of 4.0 V for 3.3 V operation, and undershoots down to GND 0.8 V, are allowed for up to 5 ns. - Caution: OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub> by more than 2.5 V continuously. OV<sub>DD</sub> may exceed V<sub>DD</sub>/AV<sub>DD</sub> by up to 2.65 V for up to 20 ms during power-on or power-off. OV<sub>DD</sub> must not exceed V<sub>DD</sub>/AV<sub>DD</sub> by more than 2.65 V for any amount of time. - 4. **Caution:** V<sub>DD</sub>/AV<sub>DD</sub> must not exceed OV<sub>DD</sub> by more than 1.0 V continuously. V<sub>DD</sub>/AV<sub>DD</sub> may exceed OV<sub>DD</sub> by up to 1.6 V for up to 20 ms during power-on or power-off. V<sub>DD</sub>/AV<sub>DD</sub> must not exceed OV<sub>DD</sub> by more than 1.6 V for any amount of time. - 5. Caution: ${\rm AV}_{\rm DD}$ must not exceed ${\rm V}_{\rm DD}$ by more than 0.5 V at any time. Table 3-2. Recommended Operating Conditions | Characteristic | Symbol | Value | Unit | Notes | |--------------------------------|------------------|-------------------------|------|-------| | Core supply voltage | V <sub>DD</sub> | 1.2 to 1.55 | V | 1, 2 | | PLL supply voltage | AV <sub>DD</sub> | Vdd (see Section 5.3) | V | 1, 3 | | 60× bus supply voltage (1.8 V) | OV <sub>DD</sub> | 1.7 to 1.9 | V | 2 | | 60× bus supply voltage (2.5 V) | $OV_DD$ | 2.375 to 2.675 | V | 2 | | 60× bus supply voltage (3.3 V) | OV <sub>DD</sub> | 3.135 to 3.465 | V | 2 | | Input voltage | V <sub>IN</sub> | GND to OV <sub>DD</sub> | V | 2 | | Die-junction temperature | TJ | -40 to 105 | °C | | - 1. Lower core voltages are supported to allow slower operation at substantial power savings. See the Application Conditions for additional information. - 2. These are recommended and tested operating conditions. Proper device operation outside of these conditions is not guaranteed. - 3. $AV_{DD}$ should be set to the same value as $V_{DD}$ for single PLL operation. Table 3-3. Package Thermal Characteristics | Characteristic | Symbol | Value | Unit | |--------------------------------------------------------------------------------|-----------------|-------|------| | CBGA package thermal resistance, junction-to-case thermal resistance (typical) | θ <sub>JC</sub> | 0.1 | °C/W | | CBGA package thermal resistance, junction-to-lead thermal resistance (typical) | $\theta_{JB}$ | 7.6 | °C/W | **Note:** $\theta_{JC}$ is the internal resistance from the junction to the back of the die. A heat sink customized to the end user application and ambient operating environment is required to ensure the die junction temperature is maintained within the limits defined in *Table 3-2* on page 15. For more information about thermal management, see *Section 5.6* on page 63. Table 3-4. DC Electrical Specifications See Table 3-2 on page 15 for recommended operating conditions. | Characteristic | Symbol | Volt | age | Linit | Notes | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------------------------------------------------------------------|-------|-------|-------| | Characteristic | Symbol | Min. Max. 1.20 — V 1.70 — V 2.4 — V — 0.60 V — 0.70 V — 0.80 V 1.20 — V 1.90 — V | UTIIL | Notes | | | | V <sub>IH (1.8 V)</sub> | 1.20 | _ | V | 2 | | Characteristic Input high voltage (all inputs except system clock [SYSCLK]) Input low voltage (all inputs except SYSCLK) SYSCLK input high voltage SYSCLK input low voltage Input leakage current, $V_{IN}$ = applies to all $OV_{DD}$ levels Hi-Z (off state) leakage current, $V_{IN}$ = applies to all $OV_{DD}$ levels Output high voltage, $I_{OH}$ = -4 mA | V <sub>IH (2.5 V)</sub> | 1.70 | _ | V | 2 | | | VIH (1.8 V) 1.20 | V | 2 | | | | | V <sub>IL (1.8 V)</sub> | _ | 0.60 | V | | | Input low voltage (all inputs except SYSCLK) | V <sub>IL (2.5 V)</sub> | _ | 0.70 | V | | | | V <sub>IL (3.3 V)</sub> | _ | 0.80 | V | | | | CV <sub>IH (1.8 V)</sub> | 1.20 | _ | V | | | SYSCLK input high voltage | CV <sub>IH (2.5 V)</sub> | 1.90 | _ | V | | | | CV <sub>IH (3.3 V)</sub> | 2.1 | _ | V | | | SYSCLK input low voltage | | _ | 0.40 | V | | | Input leakage current, $V_{IN}$ = applies to all $OV_{DD}$ levels | I <sub>IN</sub> | _ | 300 | μΑ | 3 | | Hi-Z (off state) leakage current, $V_{IN}$ = applies to all $OV_{DD}$ levels | I <sub>TSI</sub> | _ | 20 | μΑ | 3 | | | V <sub>OH (1.8 V)</sub> | 1.30 | _ | V | | | Output high voltage, I <sub>OH</sub> = -4 mA | V <sub>OH (2.5 V)</sub> | 2.00 | _ | V | | | | V <sub>OH (3.3 V)</sub> | 2.40 | _ | V | | | Output low voltage, I <sub>OL</sub> = 4 mA | | _ | 0.4 | V | | | Capacitance, V <sub>IN</sub> = 0 V, f = 1 MHz | C <sub>IN</sub> | _ | 7 | pF | 1 | - 1. Capacitance values are guaranteed by design and characterization, and are not tested. - 2. Maximum input high voltage for short duration (not continuous operation). - 3. Additional input current may be attributed to the Level Protection Keeper Lock circuitry. For details, see Section 5.8, Operational and Design Considerations, on page 71. Table 3-5. Power Consumption (Low Power) See Table 3-2 on page 15 for recommended operating conditions. | Mode | Тj | | | | | | |----------------------------------|-------|--------------|--------------|--------------|------|-------| | Widde | ۱, | 500 MHz | 800 MHz | 933 MHz | Unit | Notes | | Recommended Operating Conditions | | 1.20 to 1.55 | 1.40 to 1.55 | 1.45 to 1.55 | V | 4 | | Core Voltage | _ | _ | 1.45 | 1.5 | V | | | Maximum Power | 105°C | _ | 8.5 | 10.3 | W | 1, 2 | | Typical Power | 65°C | _ | 5.9 | 6.5 | W | 1, 3 | | | 50°C | _ | 3.5 | 4.5 | W | 1 | | Non Davies Maria | 50°C | 1.8 @ 1.30 V | _ | _ | W | 1 | | Nap Power, Maximum | 50°C | 1.5 @ 1.25 V | _ | _ | W | 1 | | | 30°C | 1.2 @ 1.25 V | _ | _ | W | 1 | | | 50°C | _ | 3.5 | 4.3 | W | 1 | | Sloop Dower Maximum | 50°C | 1.8 @ 1.30 V | _ | _ | | 1 | | Sleep Power, Maximum | 50°C | 1.5 @ 1.25 V | _ | <del>-</del> | | 1 | | | 30°C | 1.1 @ 1.25 V | _ | <u> </u> | | 1 | #### Notes: - These values apply for all valid 60x buses. The values do not include I/O supply power (OV<sub>DD</sub>) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent, but is typically less than 2% of V<sub>DD</sub> power. - Maximum power is measured at the indicated V<sub>DD</sub> and T<sub>J</sub> using parts with worst-case process parameters and running RC5-72. RC5-72 runs hotter than typical production code, but it is possible to design code that runs even hotter than RC5-72. See Reducing PowerPC 750GX Power Dissipation Application Note for more information. - 3. Typical power is an estimate of the average value modeled in a system executing typical applications with V<sub>DD</sub> and typical process parameters. Note that typical power cannot be used in the design of the power supply or cooling system. - 4. Timing and all AC/DC characteristics are guaranteed over the Vdd range of 1.20v to 1.55v. The supported Vdd operating range for 800MHz and 933MHz operation are as shown. Power is specified at the single Core (Vdd) voltage shown, not over the Recommended Operating Conditions range. For example, the maximum power at 800MHz/105C/1.45v is 8.5W. Maximum power at higher voltage or frequency will be higher. Table 3-6. Power Consumption (Standard Power) See Table 3-2 on page 15 for recommended operating conditions. | Mode | Т <sub>ј</sub> | | 933 MHz<br>Standard | Unit | Notes | |---------------|----------------|------|---------------------|------|-------| | Core Voltage | _ | 1.45 | 1.5 | V | | | Maximum Power | 105°C | 11.5 | 13.75 | W | 1, 2 | | Typical Power | 65°C | 6.5 | 8.0 | W | 1, 3 | - These values apply for all valid 60x buses. The values do not include I/O supply power (OV<sub>DD</sub>) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent, but is typically less than 2% of V<sub>DD</sub> power. - Maximum power is measured at the indicated V<sub>DD</sub> and T<sub>J</sub> using parts with worst-case process parameters and running RC5-72. RC5-72 runs hotter than typical production code, but it is possible to design code that runs even hotter than RC5-72. See Reducing PowerPC 750GX Power Dissipation Application Note for more information. - 3. Typical power is an estimate of the average value modeled in a system executing typical applications with V<sub>DD</sub> and typical process parameters. Note that typical power cannot be used in the design of the power supply or cooling system. Table 3-6. Power Consumption (Standard Power) (Continued) See Table 3-2 on page 15 for recommended operating conditions. | Mode | Tj | 800 MHz<br>Standard | 933 MHz<br>Standard | Unit | Notes | |----------------------|------|---------------------|---------------------|------|-------| | Nap Power, Maximum | 50°C | 5.2 | 6.2 | W | 1 | | Sleep Power, Maximum | 50°C | 5.2 | 6.0 | W | 1 | - These values apply for all valid 60x buses. The values do not include I/O supply power (OV<sub>DD</sub>) or PLL supply power (AV<sub>DD</sub>). OV<sub>DD</sub> power is system dependent, but is typically less than 2% of V<sub>DD</sub> power. - Maximum power is measured at the indicated V<sub>DD</sub> and T<sub>J</sub> using parts with worst-case process parameters and running RC5-72. RC5-72 runs hotter than typical production code, but it is possible to design code that runs even hotter than RC5-72. See Reducing PowerPC 750GX Power Dissipation Application Note for more information. - 3. Typical power is an estimate of the average value modeled in a system executing typical applications with V<sub>DD</sub> and typical process parameters. Note that typical power cannot be used in the design of the power supply or cooling system. #### 3.2 AC Electrical Characteristics This section provides the AC electrical characteristics for the 750GL. After fabrication, parts are sorted by maximum processor core frequency as shown in *Section 3.3, Clock AC Specifications*, on page 19, and tested for conformance to the AC specifications for that frequency. The processor core frequency is determined by the bus (SYSCLK) frequency and the settings of the PLL configuration (PLL CFG[0-4]) signals. ## 3.3 Clock AC Specifications Table 3-7 provides the clock AC timing specifications as defined in Figure 3-1. Table 3-7. Clock AC Timing Specifications See Table 3-2 on page 15 for recommended operating conditions.<sup>1, 3</sup> | Figure 3-1 | Characteristic | Value Min. Max. 500 933 MHz 25 200 MHz 5.0 40 ns 1.0 4.0 V/ns 25 75 % — ±150 ps — 100 μs | l lait | Notos | | |---------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------| | Timing<br>Reference | Characteristic | Min. | Max. | Onit | Notes | | | Processor frequency | 500 | 933 | MHz | | | | SYSCLK frequency | 25 | 200 | MHz | | | 1 | SYSCLK cycle time | 5.0 | 40 | ns | | | 2, 3 | SYSCLK slew rate | 1.0 | 4.0 | V/ns | 2 | | 4 | SYSCLK duty cycle measured at 0.65 V | 25 | 75 | % | | | | SYSCLK cycle-to-cycle jitter | _ | ±150 | ps | 4 | | | Internal PLL relock time | _ | 100 | μs | 5 | - Caution: The SYSCLK frequency and the PLL\_CFG[0:4] settings must be chosen such that the resulting SYSCLK (bus) frequency, CPU (core) frequency, and PLL frequency do not exceed their respective maximum or minimum operating frequencies. Refer to the PLL\_CFG[0:4] signal description in *Table 5-2, 750GL Microprocessor PLL Configuration*, on page 48 for valid PLL\_CFG[0:4] settings. - 2. Slew rate for the SYSCLK inputs is measured from 0.4 to 1.0 V. - 3. Timing is guaranteed by design and characterization, and is not tested. - 4. See Section 3.4, Spread Spectrum Clock Generator, on page 20 for long-term jitter. - 5. Relock timing is guaranteed by design and characterization, and is not tested. PLL-relock time is the maximum amount of time required for PLL lock after a stable V<sub>DD</sub> and SYSCLK are reached during the power-on reset sequence. This specification also applies when the PLL has been disabled and subsequently re-enabled during sleep mode. Also note that hard reset (HRESET) must be held asserted for a minimum of 255 bus clocks after the PLL-relock time during the power-on reset sequence. Figure 3-1. SYSCLK Input Timing Diagram ## 3.4 Spread Spectrum Clock Generator #### 3.4.1 Design Considerations When designing with the Spread Spectrum Clock Generator (SSCG), there are a number of design issues that must be taken into account. SSCG creates a controlled amount of long-term jitter. In order for a receiving PLL in the 750GL to operate in this environment, it must be able to accurately track the SSCG clock jitter. The accuracy to which the 750GL PLL can track the SSCG clock is referred to as tracking skew. When performing system timing analysis, the tracking skew must be added or subtracted to the I/O timing specifications because the tracking skew appears as a static phase error between the internal PLL and the SSCG clock. To minimize the impact on I/O timings, the following SSCG configuration is recommended: - Down spread mode, less than or equal to 1% of the maximum frequency. - A modulation frequency of 30 kHz. - Linear sweep modulation or "Hershey's Kiss" (as in a Lexmark<sup>1</sup> profile) modulation profile as shown in *Figure 3-2*. In this configuration, the tracking skew is less than 100 ps. Figure 3-2. Linear Sweep Modulation Profile <sup>1.</sup> See patent 5,631,920. ## 3.5 60x Bus Input AC Specifications Table 3-8 provides the 60x bus AC timing specifications defined in Figure 3-4 and Figure 3-5 on page 23. Table 3-8. 60x Bus Input AC Timing Specifications See Table 3-2 on page 15 for operating conditions.<sup>1, 5, 6</sup> | Figure 3-4 | | 1.8 V M | lode | 2.5 V N | lode | 3.3 V N | lode | | | |--------------------------------|------------------------------------------------------------------------------------------------|------------------------|------|------------------------|------|------------------------|------|---------------------|---------| | and 3-5<br>Timing<br>Reference | Characteristic | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 10a | Input setup: SYSCLK to inputs valid. | 1.0 | _ | 1.1 | _ | 1.6 | _ | ns | | | 10c | Mode select input setup to HRESET (TLBI-SYNC, DRTRY, L2_TSTCLK, DBDIS, QACK, and DBWO) | 8 | _ | 8 | _ | 8 | _ | t <sub>SYSCLK</sub> | 2, 3, 4 | | 11a | Input h <u>old: SYSCLK</u> to inputs invalid, <u>SMI</u> , TBEN, DRTRY, INT, MCP, and TLBISYNC | 0.45 | _ | 0.3 | _ | 0.3 | _ | ns | | | 11c | HRESET to mode select input hold (TLBI-SYNC, DRTRY, L2_TSTCLK, DBDIS, QACK, and DBWO) | 0 | _ | 0 | _ | 0 | _ | ns | 2, 4 | | $V_{M}$ | Measurement reference voltage for inputs | | | $OV_DD$ | )/2 | | | _ | | | V <sub>IL-AC</sub> | AC timing reference levels | _ | 0.2 | _ | 0.2 | _ | 0.2 | V | 7 | | V <sub>IH-AC</sub> | 7.0 uning reference levels | OV <sub>DD - 0.2</sub> | _ | OV <sub>DD - 0.2</sub> | _ | OV <sub>DD - 0.2</sub> | _ | • | • | | Slew Rate | Reference input slew rate | 1.0 | _ | 1.5 | _ | 2.0 | _ | V/ns | | #### Notes: - 1. Input specifications are measured from the midpoint voltage (V<sub>M</sub>) of the signal in question to the V<sub>M</sub> of the rising edge of the input SYSCLK. Timings are measured at the pin (see *Figure 3-4* on page 22). - 2. The setup and hold time is with respect to the rising edge of HRESET (see Figure 3-5 on page 23). - 3. t<sub>SYSCLK</sub> is the period of the external clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration (in ns) of the parameter in question. - 4. This specification is for configuration mode select only. Also note that the HRESET must be held asserted for a *minimum of 255 bus clocks* after the PLL relock time during the power-on reset sequence. - 5. All values are guaranteed by design, and are not tested. - 6. Refer to Section 3.5.1 on page 21 and Figure 3-3 on page 22 for input setup timing definitions. - 7. Input reference signal levels used to establish the timings defined in this table. #### 3.5.1 Input Setup Timing The information in this subsection is provided to clarify the criteria used to establish the timings in *Table 3-8*. The DC Electrical Specifications shown in *Table 3-4* on page 16 are not altered by this clarification. The valid input signal levels remain $V_{IH}$ and $V_{IL}$ . The input setup times shown as 10a in *Table 3-8* specify the required time from the input signal crossing $V_M$ to the rising edge of SYSCLK crossing $V_M$ . For the timings in *Table 3-8* to be valid, the falling edge of the input signal shown in *Table 3-8* is assumed to transition through $V_M$ and cross $V_{IL-AC}$ at the slew rate specified in *Table 3-8*. Input signals that do not reach the $V_{IL-AC}$ boundary, or slew from $V_M$ to $V_{IL-AC}$ more slowly than specified, will result in longer input setup times. In the same way, on the rising edge, the input signal must continue past $V_M$ and cross the $V_{IH-AC}$ boundary within the specified minimum slew rate. Input signals that do not reach the $V_{IH-AC}$ boundary within the slew rate specified will result in longer input setup times. Figure 3-4 provides the input timing diagram for the 750GL. Figure 3-3. Input Timing Definition Figure 3-4. Input Timing Diagram Figure 3-5 provides the mode select input timing diagram for the 750GL. Figure 3-5. Mode Select Input Timing Diagram ## 3.6 60x Bus Output AC Specifications Table 3-9 provides the 60x bus output AC timing specifications for the 750GL as defined in Figure 3-7 on page 26. Table 3-9. 60x Bus Output AC Timing Specifications See Table 3-2 on page 15 for operating conditions. <sup>1, 4, 6</sup> | Figure 3-7 | Oh ana atariatia | 1.8 \ | / | 2.5 \ | / | 3.3 \ | / | l lait | Natas | |---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|---------------------------------------|------|---------------------------------------|------|---------------------|-------| | Timing<br>Reference | Characteristic | Min. | Max. | Min. | Max. | Min. | Max. | Unit | Notes | | 12 | SYSCLK to Output Driven (Output Enable Time) | 0.3 | _ | 0.3 | _ | 0.3 | _ | ns | | | 13 | SYSCLK to Output Valid | _ | 2.4 | _ | 2.3 | _ | 2.4 | ns | 5 | | 14 | SYSCLK to Output Invalid (Output Hold) | 1.0 | _ | 0.6 | _ | 0.6 | - | ns | | | 15 | SYSCLK to Output High Impedance (all signals except <u>address</u> retry [ARTRY], address <u>bus</u> busy [ABB], and data bus busy [DBB]) | _ | 2.5 | _ | 2.5 | _ | 2.5 | ns | | | 16 | SYSCLK to ABB and DBB high impedance after precharge | _ | 1.0 | _ | 1.0 | _ | 1.0 | tsysclk | 2 | | 17 | SYSCLK to ARTRY high impedance before precharge | _ | 3.0 | _ | 3.0 | _ | 3.0 | ns | | | 18 | SYSCLK to ARTRY precharge enable | 0.2 ×<br>t <sub>SYSCLK</sub> +<br>1.0 | | 0.2 ×<br>t <sub>SYSCLK</sub> +<br>1.0 | _ | 0.2 ×<br>t <sub>SYSCLK</sub> +<br>1.0 | _ | ns | 3 | | 19 | Maximum delay to ARTRY precharge | _ | 1.0 | _ | 1.0 | _ | 1.0 | t <sub>SYSCLK</sub> | 2, 3 | | 20 | SYSCLK to ARTRY high impedance after precharge | _ | 2.0 | _ | 2.0 | _ | 2.0 | <sup>t</sup> sysclk | 2, 3 | - All output specifications are measured from the V<sub>M</sub> of the rising edge of SYSCLK to the midpoint of the output signal in question using a test load as shown in *Figure 3-6* on page 25. Both input and output timings are measured at the pin. Timings are determined by design. - 2. t<sub>SYSCLK</sub> is the period of the external bus clock (SYSCLK) in nanoseconds (ns). The numbers given in the table must be multiplied by the period of SYSCLK to compute the actual time duration of the parameter in question. - 3. Nominal precharge width for $\overline{\text{ARTRY}}$ is 1.0 $t_{\text{SYSCLK}}$ . - 4. Guaranteed by design and characterization, and not tested. - 5. Output Valid timing increases as the $V_{DD}$ is reduced. These values assume a $V_{DD}$ minimum of 1.4 V. - 6. See Figure 3-6 on page 25 and Figure 3-7 on page 26 for output loading and timing definitions. Figure 3-6. Output Valid Timing Definition **Note:** The timing definition is valid using the termination model shown here with timings referenced to the respective pin of the specified output driver. Figure 3-7. Output Timing Diagram for IBM PowerPC 750GL RISC Microprocessor ## 3.6.1 IEEE 1149.1 AC Timing Specifications Table 3-10 provides the IEEE 1149.1 (JTAG) AC timing specifications as defined in the following figures: | To find out more about | See | |---------------------------------|-------------------------| | JTAG Clock Input Timing Diagram | Figure 3-8 on page 28. | | TRST Timing Diagram | Figure 3-9 on page 28. | | Boundary-Scan Timing Diagram | Figure 3-10 on page 28. | | Test Access Port Timing Diagram | Figure 3-11 on page 29. | The five JTAG signals are: test data input (TDI), test data output (TDO), test mode select (TMS), test clock (TCK), and test reset (TRST). Table 3-10. JTAG AC Timing Specifications (Independent of SYSCLK) See Table 3-2 on page 15 for operating conditions. | Figures 3-8<br>through 3-11<br>Timing<br>Reference | Characteristic | Min. | Max. | Unit | Notes | |----------------------------------------------------|-----------------------------------------------|------|------|------|-------| | | TCK frequency of operation | 0 | 25 | MHz | | | 1 | TCK cycle time | 40 | _ | ns | | | 2 | TCK clock pulse width measured at 1.1 V | 15 | _ | ns | | | 3 | TCK rise and fall times | 0 | 2 | ns | 4 | | 4 | Specification obsolete, intentionally omitted | _ | _ | _ | | | 5 | TRST assert time | 25 | _ | ns | 1 | | 6 | Boundary-scan input data setup time | 0 | _ | ns | 2 | | 7 | Boundary-scan input data hold time | 13 | _ | ns | 2 | | 8 | TCK to output data valid | _ | 8 | ns | 3, 5 | | 9 | TCK to output high impedance | 3 | 19 | ns | 3, 4 | | 10 | TMS, TDI data setup time | 0 | _ | ns | | | 11 | TMS, TDI data hold time | 15 | _ | ns | | | 12 | TCK to TDO data valid | 2.0 | 12 | ns | 5 | | 13 | TCK to TDO high impedance | 3 | 9 | ns | 4 | | 14 | TCK to output data invalid (output hold) | 0 | _ | ns | | - 1. $\overline{\text{TRST}}$ is an asynchronous level sensitive signal. Guaranteed by design. - 2. Non-JTAG signal input timing with respect to TCK. - 3. Non-JTAG signal output timing with respect to TCK. - 4. Guaranteed by characterization and not tested. - 5. Minimum specification guaranteed by characterization and not tested. Figure 3-8 provides the JTAG clock input timing diagram. Figure 3-8. JTAG Clock Input Timing Diagram Figure 3-9 provides the $\overline{\mathsf{TRST}}$ timing diagram. Figure 3-9. TRST Timing Diagram Figure 3-10 provides the boundary-scan timing diagram. Figure 3-10. Boundary-Scan Timing Diagram Figure 3-11 provides the test access port timing diagram. Figure 3-11. Test Access Port Timing Diagram ## 4. Dimensions and Signal Assignments IBM offers a lead-reduced ceramic ball grid array (CBGA) that supports 292 balls for the 750GL package. This is a signal and power compatible footprint to the PowerPC 750FX RISC Microprocessor module. This section contains several views of the 750GL physical package and descriptions and listings of the signals and ball/pin locations. Use A01 corner designation for correct placement. Use the five plated dots that form a right angle ( $|\_$ ) to locate the A01 corner as shown in *Figure 4-1*. ## 4.1 Package Figure 4-1. Mechanical Dimensions, Standard (Leaded) Package Figure 4-1. Mechanical Dimensions, Standard (Leaded) Package(Continued) - 1. DATUM A is the center plane of feature labeled DATUM A. - 2. DATUM B is the Center plane of feature labeled DATUM B. - 3. Unless otherwise specified, part is symmetrical about centerlines defined by DATUMs A and B. - 4. Where not otherwise defined, centerlines indicated are to be interpreted as a DATUM framework established by DATUMs D, A, and B, respectively. - 5. Eutectic solder 63/37 Sn/Pn is used to join ball to chip carrier. Figure 4-2. Mechanical Dimensions, ROHS-Compatible Package Figure 4-2. Mechanical Dimensions, ROHS-Compatible Package (Continued) - 1. DATUM A is the center plane of feature labeled DATUM A. - 2. DATUM B is the Center plane of feature labeled DATUM B. - 3. Unless otherwise specified, part is symmetrical about centerlines defined by DATUMs A and B. - 4. Where not otherwise defined, centerlines indicated are to be interpreted as a DATUM framework established by DATUMs D, A, and B, respectively. - 5. SnAgCu (SAC) balls joined to the chip carrier. ## **4.2 Module Substrate Decoupling Voltage Assignments** The on-board substrate voltage-to-ground assignments for the capacitor locations are shown in Figure 4-3. Figure 4-3. Module Substrate Decoupling Voltage Assignments ## **4.3 Microprocessor Ball Placement** Figure 4-4. PowerPC 750GL Microprocessor Ball Placement | | Α | В | С | D | Ε | F | G | Н | J | K | L | M | N | Р | R | Т | U | ٧ | W | Y | |----|-------|-------|------|------|------|-------|------|-------|------|-------|------|-------|-------|------|-------|-------------|---------------|------|-----------|----------| | 1 | DL1 | DP4 | DL4 | DL8 | DL7 | DL9 | DL14 | DP6 | DL18 | DL17 | DL21 | DP7 | DL24 | DL25 | DL29 | DL31 | TRST | TMS | GBL | BLANK | | 2 | DL0 | GND | DL2 | DL6 | DL5 | DL11 | DL10 | DL12 | DL16 | DL15 | DL19 | DL20 | DL22 | DL27 | DL28 | TCK | DL30 | TDI | GND | BLANK | | 3 | A29 | A30 | | OVDD | GND | | OVDD | GND | | VDD | VDD | | GND | OVDD | | GND | OVDD | | DRTRY | BR | | 4 | A28 | A27 | OVDD | | DL3 | | DP5 | DL13 | | GND | GND | | DL23 | DL26 | | CI | | OVDD | BG | RSRV | | 5 | A22 | A26 | GND | A25 | A31 | | GND | OVDD | | OVDD | OVDD | | OVDD | GND | | CLK_O<br>UT | WT | GND | TDO | DBG | | 6 | DBWO | A23 | | | | VDD | | | | | | | | | VDD | | | | TEA | ABB | | 7 | A20 | A19 | OVDD | A24 | GND | | OVDD | | | GND | GND | | | OVDD | | GND | DBB | OVDD | ARTRY | SRESET | | 8 | AACK | AP3 | GND | A21 | VDD | | GND | GND | VDD | VDD | VDD | VDD | GND | GND | | VDD | QREQ | GND | TBEN | QACK | | 9 | A18 | A17 | | | | VDD | | GND | VDD | | | VDD | GND | | VDD | | | | BVSEL | INT | | 10 | DBDIS | A16 | VDD | GND | OVDD | GND | | | | GND | GND | | | | GND | OVDD | GND | VDD | SMI | CKSTP | | 11 | TBST | TSIZ2 | VDD | GND | OVDD | GND | | | | VDD | VDD | | | | GND | OVDD | GND | VDD | TLBISYNC | HRESET | | 12 | TA | TSIZ1 | | | | VDD | | GND | GND | | | GND | GND | | VDD | | | | MCP | CHECKSTO | | 13 | AP2 | TT4 | GND | AP1 | VDD | | GND | GND | VDD | VDD | VDD | VDD | GND | GND | | VDD | LLSD_<br>MODE | GND | L2_TSTCLK | L1_TSTCL | | 14 | TSIZ0 | TT2 | OVDD | TT0 | GND | | OVDD | | | GND | GND | | | OVDD | | GND | PLL_RNG1 | OVDD | PLL_CFG4 | AGND | | 15 | TT3 | TS | | | | VDD | | | | | | | | | VDD | | | | PLL_RNG0 | A1VDD | | 16 | A14 | A15 | GND | AP0 | A7 | | GND | OVDD | | OVDD | OVDD | | OVDD | GND | | DH7 | PLL_CFG3 | GND | SYSCLK | A2VDD | | 17 | A12 | TT1 | OVDD | | A9 | | DH30 | DH27 | | GND | GND | | DH12 | DH13 | | DH1 | | OVDD | PLL_CFG1 | PLL_CFG | | 18 | A11 | A10 | | OVDD | GND | | OVDD | GND | | VDD | VDD | | GND | OVDD | | GND | OVDD | | DH0 | PLL_CFG | | 19 | A13 | GND | A5 | A4 | A1 | DH29 | DP3 | DH28 | DH23 | DH24 | DH21 | DH20 | DP1 | DH17 | DH11 | DH8 | DH6 | DH5 | GND | DH3 | | | | A8 | A3 | A2 | A0 | DIISI | DH25 | D1120 | DP2 | DIIZZ | Dili | DIIIo | DIIIO | DH15 | DIII4 | DP0 | DH9 | DH10 | DH4 | DH2 | Note: This view is looking down from above the 750GL placed and soldered on the system board. ## **4.4 Pinout Listings** Table 4-1 contains the pinout listing for the 750GL CBGA package. Table 4-1. Pinout Listing for the CBGA package | Signal Name | Pin Number | Active | Input/Output | Notes | |-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|-------| | A[0:31] | E20, E19, D20, C20, D19, C19, A20, E16, B20, E17, B18, A18, A17, A19, A16, B16, B10, B9, A9, B7, A7, D8, A5, B6, D7, D5, B5, B4, A4, A3, B3, E5. | High | Input/Output | | | A1V <sub>DD</sub> | Y15 | _ | _ | | | A2V <sub>DD</sub> | Y16 | _ | _ | | | AACK | A8 | Low | Input | | | ABB | Y6 | Low | Input/Output | | | AGND | Y14 | _ | _ | | | AP[0:3] | D16, D13, A13, B8 | High | Input/Output | 6 | | ARTRY | W7 | Low | Input/Output | | | BG | W4 | Low | Input | | | BLANK | Y1, Y2 | _ | _ | 3 | | BR | Y3 | Low | Output | | | BVSEL | W9 | _ | Input | 4 | | CHECKSTOP (CKSTP_OUT) | Y12 | Low | Output | | | CI | T4 | Low | Output | | | CKSTP_IN | Y10 | Low | Input | | | CLK_OUT | T5 | High | Output | | | DBB | U7 | Low | Input/Output | | | DBDIS | A10 | Low | Input | | | DBG | Y5 | Low | Input | | | DBWO | A6 | Low | Input | | | DH[0:31] | W18, T17, Y20, Y19, W20, V19, U19, T16, T19, U20, V20, R19, N17, P17, R20, P20, N20, P19, M20, L20, M19, L19, K20, J19, K19, G20, H20, H17, H19, F19, G17, F20 | High | Input/Output | | | DL[0:31] | A2, A1, C2, E4, C1, E2, D2, E1, D1, F1, G2, F2, H2, H4, G1, K2, J2, K1, J1, L2, M2, L1, N2, N4, N1, P1, P4, P2, R2, R1, U2, T1 | High | Input/Output | | | DP[0:7] | T20, N19, J20, G19, B1, G4, H1, M1 | High | Input/Output | 6 | | DRTRY | W3 | Low | Input | | | GBL | W1 | Low | Input/Output | | - 1. These are test signals for factory use only and must be pulled up to $\mathsf{OV}_\mathsf{DD}$ for normal machine operation. - 2. $OV_{DD}$ inputs supply power to the input/output drivers and $V_{DD}$ inputs supply power to the processor core. - 3. These pins are reserved for potential future use. - 4. BVSEL and L1\_TSTCLK select the input/output voltage mode on the 60x bus. - 5. TCK must be tied high or low for normal machine operation. - 6. Address and data parity should be left floating if unused in the design. Table 4-1. Pinout Listing for the CBGA package (Continued) | Signal Name | Pin Number | Active | Input/Output | Notes | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|-------| | GND | B2, B19, C5, C8, C13, C16, D10, D11, E3, E7, E14, E18, F10, F11, G5, G8, G13, G16, H3, H8, H9, H12, H13, H18, J12, K4, K7, K10, K14, K17, L4, L7, L10, L14, L17, M12, N3, N8, N9, N12, N13, N18, P5, P8. P13, P16, R10, R11, T3, T7, T14, T18, U10, U11, V5, V8, V13,V16, W2, W19, | _ | _ | | | HRESET | Y11 | Low | Input | | | INT | Y9 | Low | Input | | | L1_TSTCLK | Y13 | High | Input | 4 | | L2_TSTCLK | W13 | High | Input | 1 | | LSSD_MODE | U13 | Low | Input | 1 | | MCP | W12 | Low | Input | | | OV <sub>DD</sub> | C4, C7, C14, C17, D3, D18, E10, E11, G3, G7, G14, G18, H5, H16, K5, K16, L5, L16, N5, N16, P3, P7, P14, P18, T10, T11, U3, U18, V4, V7, V14, V17 | _ | _ | 2 | | PLL_CFG[0:4] | Y18, W17, Y17, U16, W14 | High | Input | | | PLL_RNG[0:1] | W15, U14 | High | Input | | | QACK | Y8 | Low | Input | | | QREQ | U8 | Low | Output | | | RSRV | Y4 | Low | Output | | | SMI | W10 | Low | Input | | | SRESET | Y7 | Low | Input | | | SYSCLK | W16 | High | Input | | | TA | A12 | Low | Input | | | TBEN | W8 | High | Input | | | TBST | A11 | Low | Input/Output | | | TCK | T2 | High | Input | 5 | | TDI | V2 | High | Input | | | TDO | W5 | High | Output | | | TEA | W6 | Low | Input | | | TLBISYNC | W11 | Low | Input | | | TMS | V1 | High | Input | | | TRST | U1 | Low | Input | | | TS | B15 | Low | Input/Output | | | TSIZ[0:2] | A14, B12, B11 | High | Output | | - These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. OV<sub>DD</sub> inputs supply power to the input/output drivers and V<sub>DD</sub> inputs supply power to the processor core. - 3. These pins are reserved for potential future use. - 4. BVSEL and L1\_TSTCLK select the input/output voltage mode on the 60x bus. - 5. TCK must be tied high or low for normal machine operation. - 6. Address and data parity should be left floating if unused in the design. ## Table 4-1. Pinout Listing for the CBGA package (Continued) | Signal Name | Pin Number | Active | Input/Output | Notes | |-------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------------|-------| | TT[0:4] | D14, B17, B14, A15, B13 | High | Input/Output | | | $V_{DD}$ | C10, C11, E8, E13, F6, F9, F12, F15, J8, J9, J13, K3, K8, K11, K13, K18, L3, L8, L11, L13, L18, M8, M9, M13, R6, R9, R12, R15, T8, T13, V10, V11 | _ | _ | 2 | | WT | U5 | Low | Output | | - These are test signals for factory use only and must be pulled up to OV<sub>DD</sub> for normal machine operation. OV<sub>DD</sub> inputs supply power to the input/output drivers and V<sub>DD</sub> inputs supply power to the processor core. These pins are reserved for potential future use. BYSEL and L1\_TSTCLK select the input/output voltage mode on the 60x bus. - 5. TCK must be tied high or low for normal machine operation. - 6. Address and data parity should be left floating if unused in the design. Table 4-2. Signal Listing for the CBGA Package | Signal Name | Pin Count | Active | Input/Output | Notes | |-------------------|-----------|--------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A[0:31] | 32 | High | Input/Output | | | A1V <sub>DD</sub> | 1 | _ | _ | Supply for PLL0 | | A2V <sub>DD</sub> | 1 | _ | _ | Supply for PLL1 | | AACK | 1 | Low | Input | | | ABB | 1 | Low | Input/Output | | | AGND | 1 | _ | _ | Ground for PLL | | AP[0:3] | 4 | High | Input/Output | | | ARTRY | 1 | Low | Input/Output | | | BG | 1 | Low | Input | | | BR | 1 | Low | Output | | | BVSEL | 1 | High | Input | I/O voltage mode select for 60x bus. See Section 5.8.3 on page 72 for setup conditions. | | CI | 1 | Low | Output | | | CKSTP_IN | 1 | Low | Input | | | CKSTP_OUT | 1 | Low | Output | | | CLK_OUT | 1 | High | Output | | | DBB | 1 | Low | Input/Output | | | DBDIS | 1 | Low | Input | Factory usage mode pin. Pull inactive (high) when HRESET transitions from low to high for normal machine operation. | | DBG | 1 | Low | Input | | | DBWO | 1 | Low | Input | Factory usage mode pin. Pull inactive (high) when HRESET transitions from low to high for normal machine operation. | | DH[0:31] | 32 | High | Input/Output | | | DL[0:31] | 32 | High | Input/Output | | | DP[0:31] | 8 | High | Input/Output | | | DRTRY | 1 | Low | Input | Optional data retry mode select. This function will be set when HRESET transitions from low to high. DRTRY high indicates data-retry mode; DRTRY low indicates no data-retry mode. | | GBL | 1 | Low | Input/Output | | | Ground | 60 | _ | _ | Common ground | | HRESET | 1 | Low | Input | See note 1. | - 1. QACK in a logical high state at the transition of HRESET from asserted to negated enables standard pre-charge mode in the - QACK in a logical low state at the transition of HRESET from asserted to negated enables extended pre-charge mode in the - 750GL. 2. QACK, in a logical low state at the transition of QREQ from asserted to negated, enables the 750GL processor to enter the soft stop (Nap) state for proper JTAG emulator operation. Table 4-2. Signal Listing for the CBGA Package (Continued) | Signal Name | Pin Count | Active | Input/Output | Notes | |-----------------|-----------|--------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | ĪNT | 1 | Low | Input | | | L1_TSTCLK | 1 | High | Input | I/O voltage mode select for 60x bus.<br>See Section 5.8.3 on page 72 for setup conditions. | | L2_TSTCLK | 1 | High | Input | These are test signals for factory use only and must be pulled up to $OV_DD$ for normal machine operation. | | LSSD_MODE | 1 | Low | Input | These are test signals for factory use only and must be pulled up to $OV_DD$ for normal machine operation. | | MCP | 1 | Low | Input | | | $OV_DD$ | 32 | _ | _ | Supply for receivers/drivers | | PLL_CFG[0:4] | 5 | High | Input | | | PLL_RNG[0:1] | 2 | High | Input | | | QACK | 1 | Low | Input | See notes 1 and 2. | | QREQ | 1 | Low | Output | | | RSRV | 1 | Low | Output | | | SMI | 1 | Low | Input | | | SRESET | 1 | Low | Input | | | SYSCLK | 1 | High | Input | | | TA | 1 | Low | Input | | | TBEN | 1 | High | Input | | | TBST | 1 | Low | Input/Output | | | TCK | 1 | High | Input | | | TDI | 1 | High | Input | | | TDO | 1 | High | Output | | | TEA | 1 | Low | Input | | | TLBISYNC | 1 | Low | Input | Optional: 64/32-Bit Data Bus mode select. This function will be set when HRESET transitions (low to high). TLBISYNC: high = 64-bit mode, low = 32-bit mode. | | TMS | 1 | High | Input | | | TRST | 1 | Low | Input | | | TS | 1 | Low | Input/Output | | | TSIZ[0:2] | 3 | High | Output | | | TT[0:4] | 5 | High | Input/Output | | | V <sub>DD</sub> | 32 | | | Supply for core | - 1. QACK in a logical high state at the transition of HRESET from asserted to negated enables standard pre-charge mode in the 750GL. - $\overline{\sf QACK}$ in a logical low state at the transition of $\overline{\sf HRESET}$ from asserted to negated enables extended pre-charge mode in the 750GL. - 2. QACK, in a logical low state at the transition of QREQ from asserted to negated, enables the 750GL processor to enter the soft stop (Nap) state for proper JTAG emulator operation. ## Table 4-2. Signal Listing for the CBGA Package (Continued) | Signal Name | Pin Count | Active | Input/Output | Notes | |-------------|-----------|--------|--------------|-------| | WT | 1 | Low | Output | | - 1. QACK in a logical high state at the transition of HRESET from asserted to negated enables standard pre-charge mode in the - $\frac{750 \text{GL.}}{\text{QACK}} \text{ in a logical low state at the transition of } \frac{1}{\text{HRESET}} \text{ from asserted to negated enables extended pre-charge mode in the}$ 750GL. - 2. QACK, in a logical low state at the transition of QREQ from asserted to negated, enables the 750GL processor to enter the soft stop (Nap) state for proper JTAG emulator operation. Table 4-3. Signal Locations | Signal | Ball Location | Signal | Ball Location | Signal | Ball Location | Signal | Ball Location | |--------|---------------|--------|---------------|--------|---------------|-----------------------|---------------| | A0 | E20 | DH0 | W18 | DL0 | A2 | AACK | A8 | | A1 | E19 | DH1 | T17 | DL1 | A1 | ABB | Y6 | | A2 | D20 | DH2 | Y20 | DL2 | C2 | AGND | Y14 | | А3 | C20 | DH3 | Y19 | DL3 | E4 | ARTRY | W7 | | A4 | D19 | DH4 | W20 | DL4 | C1 | BG | W4 | | A5 | C19 | DH5 | V19 | DL5 | E2 | BR | Y3 | | A6 | A20 | DH6 | U19 | DL6 | D2 | BVSEL | W9 | | A7 | E16 | DH7 | T16 | DL7 | E1 | CHECKSTOP (CKSTP_OUT) | Y12 | | A8 | B20 | DH8 | T19 | DL8 | D1 | CI | T4 | | A9 | E17 | DH9 | U20 | DL9 | F1 | CLK_OUT | T5 | | A10 | B18 | DH10 | V20 | DL10 | G2 | CKSTP (CKSTP_IN) | Y10 | | A11 | A18 | DH11 | R19 | DL11 | F2 | DBB | U7 | | A12 | A17 | DH12 | N17 | DL12 | H2 | DBDIS | A10 | | A13 | A19 | DH13 | P17 | DL13 | H4 | DBG | Y5 | | A14 | A16 | DH14 | R20 | DL14 | G1 | DBWO | A6 | | A15 | B16 | DH15 | P20 | DL15 | K2 | DRTRY | W3 | | A16 | B10 | DH16 | N20 | DL16 | J2 | GBL | W1 | | A17 | В9 | DH17 | P19 | DL17 | K1 | HRESET | Y11 | | A18 | A9 | DH18 | M20 | DL18 | J1 | ĪNT | Y9 | | A19 | B7 | DH19 | L20 | DL19 | L2 | L1_TSTCLK | Y13 | | A20 | A7 | DH20 | M19 | DL20 | M2 | L2_TSTCLK | W13 | | A21 | D8 | DH21 | L19 | DL21 | L1 | LSSD_MODE | U13 | | A22 | A5 | DH22 | K20 | DL22 | N2 | MCP | W12 | | A23 | В6 | DH23 | J19 | DL23 | N4 | PLL_CFG0 | Y18 | | A24 | D7 | DH24 | K19 | DL24 | N1 | PLL_CFG1 | W17 | | A25 | D5 | DH25 | G20 | DL25 | P1 | PLL_CFG2 | Y17 | | A26 | B5 | DH26 | H20 | DL26 | P4 | PLL_CFG3 | U16 | | A27 | B4 | DH27 | H17 | DL27 | P2 | PLL_CFG4 | W14 | | A28 | A4 | DH28 | H19 | DL28 | R2 | PLL_RNG0 | W15 | | A29 | А3 | DH29 | F19 | DL29 | R1 | PLL_RNG1 | U14 | | A30 | В3 | DH30 | G17 | DL30 | U2 | QACK | Y8 | | A31 | E5 | DH31 | F20 | DL31 | T1 | QREQ | U8 | | | | 1 | | | ' | RSRV | Y4 | | | | | | | | SMI | W10 | | | | | | | | SRESET | Y7 | | | | | | | | SYSCLK | W16 | Table 4-3. Signal Locations (Continued) | Signal | Ball Location | Signal | Ball Location | Signal | Ball Location | Signal | Ball Location | |--------|---------------|--------|---------------|--------|---------------|----------|---------------| | Signal | Ball Location | | | | | | | | | | AP0 | D16 | DP0 | T20 | TA | A12 | | | | AP1 | D13 | DP1 | N19 | TBEN | W8 | | | | AP2 | A13 | DP2 | J20 | TBST | A11 | | | | AP3 | В8 | DP3 | G19 | TCK | T2 | | | | | | DP4 | B1 | TDI | V2 | | | | | | DP5 | G4 | TDO | W5 | | | | | | DP6 | H1 | TEA | W6 | | | | | | DP7 | M1 | TLBISYNC | W11 | | | | | | | | TMS | V1 | | | | | | | | TRST | U1 | | | | | | | | TS | B15 | | | | | | | | TSIZ0 | A14 | | | | | | | | TSIZ1 | B12 | | | | | | | | TSIZ2 | B11 | | | | | | | | TT0 | D14 | | | | | | | | TT1 | B17 | | | | | | | | TT2 | B14 | | | | | | | | TT3 | A15 | | | | | | | | TT4 | B13 | | | | | | | | WT | U5 | L17 N3 N9 N13 P5 P13 R10 T3 T14 U10 V5 V13 W2 M12 N8 N12 N18 P8 P16 R11 T7 T18 U11 V8 V16 W19 # Preliminary Table 4-4. Voltage and Ground Assignments | A1V <sub>DD</sub> | A2V <sub>DD</sub> | OV <sub>DD</sub> | OV <sub>DD</sub> | $V_{DD}$ | V <sub>DD</sub> | GND | GND | |-------------------|-------------------|------------------|------------------|----------|-----------------|-----|-----| | Y15 | Y16 | C4 | C7 | C10 | C11 | B2 | B19 | | | | C14 | C17 | E8 | E13 | C5 | C8 | | | | D3 | D18 | F6 | F9 | C13 | C16 | | | | E10 | E11 | F12 | F15 | D10 | D11 | | | | G3 | G7 | J8 | J9 | E3 | E7 | | | | G14 | G18 | J13 | K3 | E14 | E18 | | | | H5 | H16 | K8 | K11 | F10 | F11 | | | | K5 | K16 | K13 | K18 | G5 | G8 | | | | L5 | L16 | L3 | L8 | G13 | G16 | | | | N5 | N16 | L11 | L13 | H3 | H8 | | | | P3 | P7 | L18 | M8 | H9 | H12 | | | | P14 | P18 | M9 | M13 | H13 | H18 | | | | T10 | T11 | R6 | R9 | J12 | K4 | | | | U3 | U18 | R12 | R15 | K7 | K10 | | | | V4 | V7 | Т8 | T13 | K14 | K17 | | | | V14 | V17 | V10 | V11 | L4 | L7 | | | | | | | | L10 | L14 | ## 5. System Design Information This section provides electrical and thermal design recommendations for successful applications on the 750GL. ## 5.1 PLL Operation After the 750GL application condition, within the supported limits, has been selected, the 750GL's dual PLL feature can also be used to provide additional power savings. ## 5.1.1 Overview The 750GL design includes two PLLs (PLL0 and PLL1), allowing the processor clock frequency to dynamically change between the PLL frequencies via software control. Use the bits in Hardware Implementation Dependent Register 1 (HID1) to specify: - · The frequency range of each PLL - · The clock multiplier for each PLL - · External or internal control of PLL0 - Which PLL is selected (which is the source of the processor clock at any given time) At power-on reset, the HID1 register contains zeros for all the non-read-only bits (bits 7 to 31). This configuration corresponds to the selection of PLL0 as the source of the processor clocks and selects the external configuration and range pins to control PLL0. The external configuration and range pin values are accessible to software using HID1 read-only bits 0-6. PLL1 is always controlled by its internal configuration and range bits. The HID1 setting associated with hard reset corresponds to a PLL1 configuration of clock off, and selection of the medium frequency range. As stated in the hardware specification, HRESET must be asserted during power up long enough for the PLL(s) to lock, and for the internal hardware to be reset. Once this timing is satisfied, HRESET can be negated. The processor now will proceed to execute instructions, clocked by PLL0 as configured via the external pins. The processor clock frequency can be modified from this initial setting in one of two ways. First, as with earlier designs, HRESET can be asserted, and the external configuration pins can be set to a new value. The machine state is lost in this process, and, as always, HRESET must be held asserted while the PLL relocks, and the internal state is reset. Second, the introduction of another PLL provides an alternative means of changing the processor clock frequency, which does not involve the loss of machine state nor a delay for PLL relock. The following sequence can be used to change processor clock frequency. **Note:** Assume PLL0 is currently the source for the processor clock. - Configure PLL1 to produce the desired clock frequency by setting HID1[PR1] and HID1[PC1] to the appropriate values. - 2. Wait for PLL1 to lock. The lock time is the same for both PLLs (see *Table 3-7, Clock AC Timing Specifications*, on page 19). - 3. Set HID1[PS] to '1' to initiate the transition from PLL0 to PLL1 as the source of the processor clocks. From the time the HID1 register is updated to select the new PLL, the transition to the new clock frequency will complete within three bus cycles. After the transition, the HID(PSS) bit indicates which PLL is in use. After both PLLs are running and locked, the processor frequency can be toggled with very low latency. For example, when it is time to change back to the PLL0 frequency, there is no need to wait for PLL lock. HID1[PS] can be reset to '0', causing the processor clock source to transition from PLL1 back to PLL0. If PLL0 will not be needed for some time, it can be configured to be off while not in use. This is done by resetting the HID1[PC0] field to '0', and setting HID1[Pl0] to '1'. Turning the non-selected PLL off results in a modest power savings, but introduces added latency when changing frequency. If PLL0 is configured to be off, the procedure for switching to PLL0 as the selected PLL involves changing the configuration and range bits, waiting for lock, and then selecting PLL0, as described in the previous paragraph. ## **5.1.2 Restrictions and Considerations for PLL Configuration** Consider the following when reconfiguring the PLLs: - The configuration and range bits in HID1 should only be modified for the non-selected PLL, since it will require time to lock before it can be used as the source for the processor clock. - The HID1[PI0] bit should only be modified when PLL0 is not selected. - Whenever one of the PLLs is reconfigured, it must not be selected as the active PLL until enough time has elapsed for the PLL to lock. - At all times, the frequency of the processor clock, as determined by the various configuration settings, must be within the specification range for the current operating conditions. - Never select a PLL that is in the off configuration. ## 5.1.2.1 Configuration Restriction on Frequency Transitions It is considered a programming error to switch from one PLL to the other when both are configured in a half-cycle multiplier mode. For example, with PLL0 configured in 9:2 mode (PC0) and PLL1 configured in 13:2 mode (PC1), changing the select bit (HID1[PS]) is not allowed. In cases where such a pairing of configurations is desired, an intermediate full-cycle configuration must be used between the two half-cycle modes. For example, with PLL0 at 9:2, PLL1, configured at 6:1, is selected. Then PLL0 is re configured at 13:2, locked, and selected. ## 5.1.3 PLL\_RNG[0:1] Definitions for Dual PLL Operation The dual PLLs on the 750GL are configured by the PLL\_CFG[0:4] and PLL\_RNG[0:1] signals. For a given SYSCLK (bus) frequency, the PLL configuration signals set the internal CPU and voltage controlled oscillator (VCO) frequency of operation. The 750GL PLL range configuration for dual PLL operation is shown in the following table. Table 5-1. PLL RNG[0:1] Definitions for Dual PLL Operation | PLL_RNG[0:1] | PLL Frequency Range | | | | | | |---------------------------------------------------------------------------------------------------------------------------------|---------------------|--|--|--|--|--| | 00 (default) | 600 MHz-900 MHz | | | | | | | 01 (fast) | 900 MHz–1.0 GHz | | | | | | | 10 (slow) | 500 MHz-600 MHz | | | | | | | 11 (reserved) | Reserved | | | | | | | <b>Note:</b> PLL_RNG bit settings are valid for a V <sub>DD</sub> range of 1.4 V–1.55 V and a temperature range of -40°C–105°C. | | | | | | | 750GL\_ds\_body.fm 1.2 March 13, 2006 ## 5.1.4 PLL Configuration Table 5-2 shows the PLL configuration for the 750GL for nominal frequencies. Table 5-2. 750GL Microprocessor PLL Configuration | PLL_CFG [0:4] | | | Frequency Range Supported by VCO Having an Example Range of | | | | | | | |---------------|---------|-------------------------|-------------------------------------------------------------|-------------------------------------|---------------------------------------------|---------------------------------------------|--|--|--| | PLL_C | 1 1000 | | Processor to Bus<br>Frequency Ratio SYSCL | | Core | (MHz) | | | | | Binary | Decimal | (PTBFR) | Minimum<br>(SYSCLK <sub>MIN</sub> ) | Maximum<br>(SYSCLK <sub>MAX</sub> ) | Minimum<br>(Core Frequency <sub>MIN</sub> ) | Maximum<br>(Core Frequency <sub>MAX</sub> ) | | | | | 00000 | 0 | Off <sup>2</sup> | N/A | N/A | Off | Off | | | | | 00001 | 1 | Off <sup>2</sup> | N/A | N/A | Off | Off | | | | | 00010 | 2 | PLL Bypass <sup>3</sup> | N/A | N/A | N/A | N/A | | | | | 00011 | 3 | PLL Bypass <sup>3</sup> | N/A | N/A | N/A | N/A | | | | | 00100 | 4 | 2× <sup>4</sup> | N/A | N/A | N/A | N/A | | | | | 00101 | 5 | 2.5× <sup>4</sup> | 200 | 200 | 500 | 500 | | | | | 00110 | 6 | 3× <sup>4</sup> | 167 | 200 | 500 | 600 | | | | | 00111 | 7 | 3.5× <sup>4</sup> | 143 | 200 | 500 | 700 | | | | | 01000 | 8 | 4× | 125 | 200 | 500 | 800 | | | | | 01001 | 9 | 4.5× | 111 | 200 | 500 | 900 | | | | | 01010 | 10 | 5× | 100 | 200 | 500 | 1000 | | | | | 01011 | 11 | 5.5× | 91 | 182 | 500 | 1000 | | | | | 01100 | 12 | 6× | 83 | 166 | 500 | 1000 | | | | | 01101 | 13 | 6.5× | 77 | 154 | 500 | 1000 | | | | | 01110 | 14 | 7× | 71 | 143 | 500 | 1000 | | | | | 01111 | 15 | 7.5× | 67 | 133 | 500 | 1000 | | | | | 10000 | 16 | 8× | 62 | 125 | 500 | 1000 | | | | | 10001 | 17 | 8.5× | 59 | 118 | 500 | 1000 | | | | | 10010 | 18 | 9× | 55 | 111 | 500 | 1000 | | | | | 10011 | 19 | 9.5× | 51 | 105 | 500 | 1000 | | | | | 10100 | 20 | 10× | 50 | 100 | 500 | 1000 | | | | | 10101 | 21 | 11× | 45 | 91 | 500 | 1000 | | | | | 10110 | 22 | 12× | 42 | 83 | 500 | 1000 | | | | | 10111 | 23 | 13× | 38 | 77 | 500 | 1000 | | | | | 11000 | 24 | 14× | 36 | 71 | 500 | 1000 | | | | | 11001 | 25 | 15× | 33 | 66 | 500 | 1000 | | | | ## Notes: - 1. The SYSCLK frequency equals the core frequency divided by the processor-to-bus frequency ratio (PTBFR). - 2. In clock-off mode, no clocking occurs inside the 750GL regardless of the SYSCLK input. - 3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only. The AC timing specifications given in the document do not apply in PLL-bypass mode. 4. The 2x-3.5x processor-to-bus ratios are currently not supported when miss-under-miss is enabled (HID0(14) = '1'). System Design Information 750GL\_ds\_body.fm 1.2 Page 48 of 74 March 13, 2006 ## Table 5-2. 750GL Microprocessor PLL Configuration (Continued) | PLL_CFG [0:4] | | | Frequency Range Supported by VCO Having an Example Range of | | | | | | | |---------------|----------|-------------------------------------|-------------------------------------------------------------|-------------------------------------|---------------------------------------------|---------------------------------------------|--|--|--| | PLL_C | FG [0:4] | Processor to Bus<br>Frequency Ratio | SYSCL | C <sup>1</sup> (MHz) | Core (MHz) | | | | | | Binary | Decimal | (PTBÉR) | Minimum<br>(SYSCLK <sub>MIN</sub> ) | Maximum<br>(SYSCLK <sub>MAX</sub> ) | Minimum<br>(Core Frequency <sub>MIN</sub> ) | Maximum<br>(Core Frequency <sub>MAX</sub> ) | | | | | 11010 | 26 | 16× | 31 | 63 | 500 | 1000 | | | | | 11011 | 27 | 17× | 29 | 59 | 500 | 1000 | | | | | 11100 | 28 | 18× | 28 | 56 | 500 | 1000 | | | | | 11101 | 29 | 19× | 26 | 53 | 500 | 1000 | | | | | 11110 | 30 | 20× | 25 | 50 | 500 | 1000 | | | | | 11111 | 31 | Off <sup>2</sup> | N/A | N/A | N/A | N/A | | | | - 1. The SYSCLK frequency equals the core frequency divided by the processor-to-bus frequency ratio (PTBFR). - 2. In clock-off mode, no clocking occurs inside the 750GL regardless of the SYSCLK input. - 3. In PLL-bypass mode, the SYSCLK input signal clocks the internal processor directly, the PLL is disabled, and the bus mode is set for 1:1 mode operation. This mode is intended for factory use only. - The AC timing specifications given in the document do not apply in PLL-bypass mode. - 4. The 2x-3.5x processor-to-bus ratios are currently not supported when miss-under-miss is enabled (HID0(14) = '1'). ## 5.2 PLL Power Supply Filtering The 750GL microprocessor has two separate AV<sub>DD</sub> signals (A1V<sub>DD</sub> and A2V<sub>DD</sub>), which provide power to the clock generation PLL. Most designs are expected to use a single PLL configuration mode throughout the application. These types of designs should use the default PLL (PLL0), filtering its respective supply, A1V<sub>DD</sub>. The A2V<sub>DD</sub> supply signal should be grounded through a 100 $\Omega$ resistor, as shown in *Figure 5-1* on page 51. For designs planning to optimize power savings through dynamic switching between dual PLL circuits, it is recommended, though not required, that each AV<sub>DD</sub> have a separate voltage input and filter circuit. This optional circuit is also shown. To ensure stability of the internal clock, the power supplied to the AV<sub>DD</sub> input signals should be filtered using a circuit similar to the one shown in Figure 5-1 on page 51. The circuit should be placed as close as possible to the AV<sub>DD</sub> pin to ensure it filters out as much noise as possible. For descriptions of the sample PLL power supply filtering circuits, see Table 5-3. Table 5-3. Sample PLL Power Supply Filtering Circuits | Circuit Description | Number of<br>Filtering<br>Circuits | Ferrite<br>Beads | Circuit Figure | Recommended<br>Circuit Design | Notes | |-------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------|-----------------------|-------------------------------|-------| | Single PLL circuit configuration that uses the ${\rm A1V_{DD}}$ and ties the ${\rm A2V_{DD}}$ pin to GND. | 1 | 1 | Figure 5-1 on page 51 | Yes | 1, 2 | | Single PLL circuit configuration that uses both the ${\rm A1V_{DD}}$ and the ${\rm A2V_{DD}}$ pins and a single ferrite bead. | 1 | 1 | Figure 5-2 on page 51 | Optional | 1, 2 | | Dual PLL configuration that uses a separate circuit for the A1V <sub>DD</sub> pin and for the A2V <sub>DD</sub> pin. | 2 | 2 | Figure 5-3 on page 53 | Yes | 2, 3 | ## Notes: - 1. Optional configurations are supported, though not recommended. - 2. This circuit design can be used with the dual PLL feature enabled, though optimum power savings may not be realized. For additional information, see Figure 5-3, Dual PLL Power Supply Filter Circuits, on page 53. - 3. This circuit design can be used with the dual PLL feature enabled to optimize power savings. System Design Information 750GL\_ds\_body.fm 1.2 March 13, 2006 Figure 5-1. Single PLL Power Supply Filter Circuit with $A1V_{DD}$ Pin and $A2V_{DD}$ Pin Tied to GND (Recommended) Figure 5-2. PLL Power Supply Filter Circuit with Two AV<sub>DD</sub> Pins and One Ferrite Bead (Optional) The dual PLL power supply circuits shown in this figure are recommended for a design that uses the dual PLL feature. For more information about the dual PLL feature, see Section 5.2, Low Voltage Operation at Lower Frequency, on page 43. Connected to ground without a filter. $30~\Omega$ (typical) - Murata BLM21P300S or similar A2V<sub>DD</sub> Pin AGND Pin<sup>2</sup> AGND Pin<sup>2</sup> A1V<sub>DD</sub> Pin Figure 5-3. Dual PLL Power Supply Filter Circuits (Recommended if Dual-PLL is Enabled)<sup>1</sup> Description/Value 10.0 μF Ceramic 0.1 µF Ceramic Ferrite Bead Ferrite Bead $C_{2}$ C2 $^{\circ}$ ပ Discrete Resistor Discrete Resistor Ferrite Bead Resistor tem $^{\circ}$ $^{5}$ $AV_{DD}$ $AV_{DD}$ Notes: System Design Information Page 53 of 74 Guidelines for high-frequency noise decoupling will be provided in a separate appli-Capacitor decoupling is required for the 750GL. Decoupling capacitors act to reduce high-frequency chip switching noise and provide localized cation note. Bulk decoupling requires a more complete understanding of the system and system power architecture, which is beyond the bulk charge storage to reduce major power-surge effects. scope of this document. High-frequency decoupling capacitors should be located as close as possible to the processor with low lead inductance to the ground and voltage planes. decoupling capacitor specifications are provided in Table 5-4. The placement and usage described here are guidelines for decoupling capaci-Decoupling capacitors are recommended on the back of the card, directly opposite the module. The recommended placement and number of decoupling capacitors, 34 V<sub>DD</sub>-GND capacitors and 44 OV<sub>DD</sub>-GND capacitors, are described in Figure 5-4 on page 56. The recommended tors and should be applied for system designs. Table 5-4. Recommended Decoupling Capacitor Specifications | ltem | Description | |-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------| | Decoupling capacitor specifications: | Type X5R or Y5V 10 V minimum 0402 size 40 x 20 mils, nominally 1.0 mm x 0.5 mm ±0.1 mm on both dimensions 100 nF | | Recommended minimum number of decou-<br>pling capacitors on the back of the card: 44 OV <sub>DD</sub> -GND capacitors | 34 V <sub>DD</sub> -GND capacitors<br>44 OV <sub>DD</sub> -GND capacitors | for each decoupling capacitor needs to be connected to one or more BGA pins (balls) with a short electrical path. Thus, through-vias adjacent Note: The decoupling capacitor electrodes are located directly opposite their corresponding BGA pins where possible. Also, each electrode to the decoupling capacitors are recommended The card designer can expand on the decoupling capacitor recommendations by doing the following: - Adding additional decoupling capacitors. - If using additional decoupling capacitors, verify that these additional capacitors do not reduce the number of card vias or cause the vias to lose proximity to each capacitor electrode. - Adding additional through-vias or blind-vias. - Card technologies are available that will reduce the inductance between the decoupling capacitor and the BGA pin (ball). Replacing single vias with multiple vias is certainly approved. Place GND vias close to V<sub>DD</sub> or OV<sub>DD</sub> vias to reduce loop inductance. 5.3 Decoupling Recommendations Figure 5-4 on page 56 shows the mapping of Power, Ground, and Signal pin assignments, and recommended layout of decoupling capacitors under application conditions. In test mode, pins C11 and G8 can be used as Kelvin probes, in which case the pins should be disconnected from card GND and V<sub>DD</sub>. Capacitors should not be connected to the Kelvin pins during Kelvin probe voltage measurements. Figure 5-4. Orientation and Layout of the 750GL Decoupling Capacitors ## 5.4 Connection Recommendations To ensure reliable operation, it is highly recommended to connect unused inputs to an appropriate signal level. Unused active low inputs should be tied to OV<sub>DD</sub>. Unused active high inputs should be connected to GND. All no-connect (NC) signals must remain unconnected. Power and ground connections must be made to all external V<sub>DD</sub>, OV<sub>DD</sub>, AV<sub>DD</sub>, and GND pins of the 750GL. ## 5.5 Output Buffer DC Impedance The 750GL 60x drivers were characterized over various process, voltage, and temperature conditions. To measure driver impedance, an external resistor is connected to the chip pad, either to $OV_{DD}$ or GND. Then the value of such resistor is varied until the pad voltage is $OV_{DD}/2$ (see *Figure 5-5*). The output impedance is actually the average of two resistances: the resistance of the pull-up and the resistance of pull-down devices. When Data is held high, SW1 is closed (SW2 is open), and $R_N$ is trimmed until Pad = $OV_{DD}/2$ ; $R_N$ then becomes the resistance of the pull-up devices. When Data is held low, SW2 is closed (SW1 is open), and $R_P$ is trimmed until Pad = $OV_{DD}/2$ ; $R_P$ then becomes the resistance of the pull-down devices. With a properly designed driver, $R_P$ and $R_N$ are close to each other in value; then driver impedance equals $(R_P + R_N)/2$ . Figure 5-5. Driver Impedance Measurement Table 5-5 summarizes the driver impedance characteristics a designer uses to design a typical process. Table 5-5. Driver Impedance Characteristics | Process | 60× Impedance (Ω) | OV <sub>DD</sub> (V) | Temperature (°C) | |---------|-------------------|----------------------|------------------| | Worst | 49 | 1.8 | 105 | | Typical | 47 | 1.8 | 105 | | Best | 43 | 1.8 | 85 | | Worst | 47 | 2.5 | 105 | | Typical | 45 | 2.5 | 105 | | Best | 43 | 2.5 | 85 | | Worst | 51 | 3.3 | 105 | | Typical | 49 | 3.3 | 105 | | Best | 45 | 3.3 | 85 | ## 5.5.1 Input/Output Usage Table 5-6, Input/Output Usage, on page 59 provides details on the input/output usage of the IBM PowerPC 750GL RISC Microprocessor signals. The Usage Group column refers to the general functional category of the signal. In the IBM PowerPC 750GL RISC Microprocessor, certain input/output signals have pullups and pulldowns, which may or may not be enabled. In Table 5-6, the "Input/Output with Internal Pullup Resistors" column defines which signals have these pullups or pulldowns and their active or inactive state. The "Level Protect" column defines which signals have the designated function added to their Input/Output cell. For more about level protection, see Section 5.8.1 on page 71. **Caution:** This section is based on preliminary information and is subject to change. System Design Information 750GL\_ds\_body.fm 1.2 Page 58 of 74 March 13, 2006 # Table 5-6. Input/Output Usage | Notes | | | 1, 3, 4 | 3, 4, 5 | 3, 4, 5 | | 3, 4 | 3, 4, 5 | 3, 4, 5 | 3, 4, 5 | S | 3, 4, 5 | 1, 3, 4 | 3, 4, 5 | 3, 4 | 3, 4, 5 | 3, 4, 6 | 3, 4, 5 | |---------------------------------------------------|-------------------|-------------------|--------------|-------------------------|-------------------------------------|--------------|--------------|-------------------------------------|---------------------------|----------------------|------------------------------|-------------------------------------|---------------------|-------------------------|---------|-------------------------------------|---------------------|--------------------------| | Comments | | | | Must be actively driven | Pullup required to OV <sub>DD</sub> | | | Pullup required to OV <sub>DD</sub> | Active driver or pulldown | Chip actively drives | Pullup/pulldown, as required | Pullup required to OV <sub>DD</sub> | | Must be actively driven | | Pullup required to OV <sub>DD</sub> | | Active driver or tie low | | Required<br>External<br>Resistor | | | | | 5 K Ω | | | 5 K Ω | | | 5 K Ω | 5 K Ω | | | | 5 K Ω | | | | Level Protect | | | Keeper | Keeper | Keeper | | Keeper | Keeper | Keeper | Keeper | | Keeper | Input/Output with<br>Internal<br>Pullup Resistors | | | | | | | | | | | | | | | | | | | | Usage Group | Power Supply | Power Supply | Address Bus | Address Termination | I | Power Supply | I | Address Termination | Address Arbitration | Address Arbitration | Mode Select/Control | Interrupt/Resets | Transfer Attributes | Interrupt/Resets | I | l | Mode Select/Control | Data Arbitration | | Input/<br>Output | I | I | Input/Output | Input | Input/Output | I | Input/Output | Input/Output | Input | Output | Input | Output | Output | Input | Output | Input/Output | Input | Input | | Active Level | I | I | High | Low | Low | I | High | Low | Low | Low | N/A | Low | Low | Low | High | Low | Low | Low | | 750GL Signal<br>Name | A1V <sub>DD</sub> | A2V <sub>DD</sub> | A[0:31] | AACK | ABB | AGND | AP[0:3] | <u>ARTRY</u> | <u>BG</u> | <u> </u> | BVSEL | CHECKSTOP | 디 | CKSTP_IN | CLK_OUT | <u>088</u> | <u>DBDIS</u> | <u>DBG</u> | - depend on the system requirements. HRESET, SRESET, and TRST are signals used for RISCWatch to enable proper operation of the debuggers. Logical AND gates should be placed between these signals Depends on the system design. The electrical characteristics of the 750GL do not add additional constraints to the system design, so whatever is done with the net will - The 750GL provides protection from meta-stability on inputs through the use of a "keeper" circuit on specific inputs (see Section 5.8 on page 71 for a more detailed descripand the IBM PowerPC 750GL RISC Microprocessor (see Figure 5-6 on page 63) က - If a system design requires a signal level to be maintained while not being actively driven, an external resistor or device must be used (keepers assure no meta-stability of inputs but do not guarantee a level). - The 750GL does not require external pullups on address and data lines. Control lines must be treated individually. 6.5 - Mode Select/Control pins require the proper state at HRESET to configure the operating mode of the processor (see Table 5-10, Summary of Mode Select, on page 72). Table 5-6. Input/Output Usage (Continued) | Notes | 3, 4, 6 | 1, 3, 4 | 1, 3, 4 | | 3, 4, 6 | 1, 3, 4 | | 2, 3, 4, 5 | 3, 4, 5 | ટ | 5,6 | ય | 3, 4, 5 | | 3, 4, 5 | 3, 4, 5 | 3, 4, 5, 6 | 3, 4, 5 | 3, 4, 5 | |---------------------------------------------------|---------------------|--------------|--------------|--------------|---------|---------------------|--------------|------------------|-------------------------|------------------------------|-------------------------------------|-------------------------------------|-------------------------|--------------|------------------------------|------------------------------|-------------------------|----------------------|------------| | Comments | | | | | | | | Active driver | Active driver or pullup | Pullup/pulldown, as required | Pullup required to OV <sub>DD</sub> | Pullup required to OV <sub>DD</sub> | Active driver or pullup | | Pullup/pulldown, as required | Pullup/pulldown, as required | Must be actively driven | Chip actively drives | No connect | | Required<br>External<br>Resistor | | | | | | | | | | 5 K Ω | 5 K Ω | 5 K Ω | | | As required | As required | | | | | Level Protect | Keeper | Keeper | Keeper | | Keeper | Keeper | | Keeper | Keeper | | | | Keeper | | Keeper | Keeper | Keeper | Keeper | Keeper | | Input/Output with<br>Internal<br>Pullup Resistors | | | | | | | | | | Not enabled | Not enabled | Not enabled | | | | | | | | | Usage Group | Mode Select/Control | Data Bus | Data Bus | I | I | Transfer Attributes | Power Supply | Interrupt/Resets | Interrupt/Resets | Mode Select/Control | TSSD | CSSD | Interrupt/Resets | Power Supply | Clock Control | I | Mode Select/Control | Status/Control | I | | Input/<br>Output | Input | Input/Output | Input/Output | Input/Output | Input | Input/Output | I | Input | Input | Input | Input | Input | Input | I | Input | Input | Input | Output | Output | | Active Level | Low | High | High | High | Low | Low | I | Low | Low | High | High | Low | Low | I | High | High | Low | Low | Low | | 750GL Signal<br>Name | DBWO | DH[0:31] | DL[0:31] | DP[0:7] | DRTRY | <u>GBL</u> | GND | HRESET | <u>F</u> | L1_TSTCLK | L2_TSTCLK | LSSD_MODE | MCP | $OV_DD$ | PLL_CFG[0:4] | PLL_RNG[0:1] | QACK | QREQ | RSRV | - Depends on the system design. The electrical characteristics of the 750GL do not add additional constraints to the system design, so whatever is done with the net will - depend on the system requirements. HRESET, SRESET, and TRST are signals used for RISCWatch to enable proper operation of the debuggers. Logical AND gates should be placed between these signals and the IBM PowerPC 750GL RISC Microprocessor (see Figure 5-6 on page 63) ď - The 750GL provides protection from meta-stability on inputs through the use of a "keeper" circuit on specific inputs (see Section 5.8 on page 71 for a more detailed descrip-If a system design requires a signal level to be maintained while not being actively driven, an external resistor or device must be used (keepers assure no meta-stability of က 4. - The 750GL does not require external pullups on address and data lines. Control lines must be treated individually. 6.5 - Mode Select/Control pins require the proper state at HRESET to configure the operating mode of the processor (see Table 5-10, Summary of Mode Select, on page 72). inputs but do not guarantee a level). Table 5-6. Input/Output Usage (Continued) | Notes | 3,4 | 2, 3, 4, 5 | 3, 4, 5 | 3, 4, 5 | | 1, 3, 4 | ഹ | Ŋ | 3, 4 | 3, 4, 5 | 3, 4, 6 | ß | |---------------------------------------------------|------------|-------------------------|-----------------------|------------------|-------|---------------------|-------------------|----------------------------------------------------------------------------------|--------|-------------------------|-------------------------|----------------------------------------------------------------------------------| | Comments | | Active driver or pullup | Active driver | Active driver | | | 5 K Ω to GND | 50 μa @ 2.5 V<br>25 μa @ 1.8 V<br>(the pullup current for the internal resistor) | | Active driver or pullup | Must be actively driven | 50 μα @ 2.5 V<br>25 μα @ 1.8 V<br>(the pullup current for the internal resistor) | | Required<br>External<br>Resistor | | | No resistor by design | | | | External pulldown | | | | | | | Level Protect | Keeper | Keeper | Keeper | Keeper | | Keeper | | Internal<br>enabled | Keeper | Keeper | Keeper | Internal<br>enabled | | Input/Output with<br>Internal<br>Pullup Resistors | | | | | | | Not enabled | Enabled high | | | | Enabled high | | Usage Group | I | Interrupt/Resets | Clock Control | Data Termination | I | Transfer Attributes | JTAG | JTAG | JTAG | Data Termination | Mode Select/Control | JTAG | | Input/<br>Output | Input | Input | Input | Input | Input | Input/Output | Input | Input | Output | Input | Input | Input | | Active Level | Low | Low | High | Low | High | Low | High | High | High | Low | Low | High | | 750GL Signal<br>Name | <u>SMI</u> | SRESET | SYSCLK | <u>TA</u> | TBEN | TBST | TCK | ĪŒ | ТБО | <u>TEA</u> | TLBISYNC | TMS | - 1. Depends on the system design. The electrical characteristics of the 750GL do not add additional constraints to the system design, so whatever is done with the net will - depend on the system requirements. HRESET, SRESET, and TRST are signals used for RISCWatch to enable proper operation of the debuggers. Logical AND gates should be placed between these signals and the IBM PowerPC 750GL RISC Microprocessor (see Figure 5-6 on page 63) ď - The 750GL provides protection from meta-stability on inputs through the use of a "Keeper" circuit on specific inputs (see Section 5.8 on page 71 for a more detailed descrip-If a system design requires a signal level to be maintained while not being actively driven, an external resistor or device must be used (keepers assure no meta-stability of tion). က 4. - The 750GL does not require external pullups on address and data lines. Control lines must be treated individually. inputs but do not guarantee a level). 6.5 - Mode Select/Control pins require the proper state at HRESET to configure the operating mode of the processor (see Table 5-10, Summary of Mode Select, on page 72). # Table 5-6. Input/Output Usage (Continued) | Notes | 2,5 | 3, 4, 5 | 1, 3, 4 | 1, 3, 4 | | 1, 3, 4 | |---------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------|---------------------|---------------------|-----------------|---------------------| | Comments | 50 μα @ 2.5 V<br>25 μα @ 1.8 V<br>(the pullup current for the inter-<br>nal resistor) | Pullup required to OV <sub>DD</sub> | | | | | | Required<br>External<br>Resistor | | 5 K Ω | | | | | | Level Protect | Internal<br>enabled | Keeper | Keeper | Keeper | | Keeper | | Input/Output with<br>Internal<br>Pullup Resistors | Enabled high | | | | | | | Usage Group | JTAG | Address Start | Transfer Attributes | Transfer Attributes | Power Supply | Transfer Attributes | | Input/<br>Output | Input | Input/Output | Output | Input/Output | I | Output | | Active Level | Low | Low | High | High | I | Low | | 750GL Signal<br>Name | TRST | <u>TS</u> | TSIZ[0:2] | TT[0:4] | V <sub>DD</sub> | <u>WT</u> | က် 1. Depends on the system design. The electrical characteristics of the 750GL do not add additional constraints to the system design, so whatever is done with the net will depend on the system requirements. HRESET, SRESET, and TRST are signals used for RISCWatch to enable proper operation of the debuggers. Logical AND gates should be placed between these signals and the IBM PowerPC 750GL RISC Microprocessor (see Figure 5-6 on page 63) ď The 750GL provides protection from meta-stability on inputs through the use of a "Keeper" circuit on specific inputs (see Section 5.8 on page 71 for a more detailed descrip- If a system design requires a signal level to be maintained while not being actively driven, an external resistor or device must be used (keepers assure no meta-stability of inputs but do not guarantee a level). 4. 6.5 The 750GL does not require external pullups on address and data lines. Control lines must be treated individually. Mode Select/Control pins require the proper state at HRESET to configure the operating mode of the processor (see Table 5-10, Summary of Mode Select, on page 72). Figure 5-6. IBM RISCWatch JTAG to HRESET, TRST, and SRESET Signal Connector ## **5.6 Thermal Management Information** This section provides thermal management information for the CBGA package for air cooled applications. Proper thermal control design is primarily dependent upon the system-level design; that is, the heat sink, air flow, and the thermal interface material. To reduce the die-junction temperature, heat sinks may be attached to the package by several methods: adhesive, spring clip to holes in the printed-circuit board or package, mounting clip, or a screw assembly (see *Figure 5-7, Package Exploded Cross-Sectional View with Several Heat-Sink Options*, on page 64). Note: This section is based on preliminary information and is subject to change. Figure 5-7. Package Exploded Cross-Sectional View with Several Heat-Sink Options Table 5-7. Maximum Heat-Sink Weight Limit for the CBGA | Force | Maximum | Notes | |-------------------------------------------------------------------------|----------|-------| | Maximum dynamic compressive force allowed on the BGA balls | 42.9 N | 1 | | Maximum dynamic tensile force allowed on the BGA balls | 9.05 N | 2 | | Maximum dynamic compressive force allowed on the chip | 22.4 N | 3 | | Maximum mass of module + heat sink when heat sink is not bolted to card | 39 g | 4 | | Maximum torque on die (or substrate) | 28in-lbs | | - 1. The maximum instantaneous compressive force distributed across the module surface, and perpendicular to the surface of the board on which it is mounted. - 2. The maximum instantaneous tensile force exerted across the module surface, and perpendicular to the surface of the board on which it is mounted. - 3. The maximum instantaneous compressive force distributed across the die surface, and perpendicular to the surface of the board on which it is mounted. - 4. The maximum combined mass of the module, attached heat sink or spreader, and adhesive material used to secure or support the heat sink or spreader to the module's ceramic surface. The board designer can choose between several types of heat sinks to place on the 750GL. There are several commercially-available heat sinks for the 750GL provided by the vendors listed in Table 5-8, 750GL Heat-Sink Vendors, on page 65. System Design Information 750GL\_ds\_body.fm 1.2 March 13, 2006 ## Table 5-8. 750GL Heat-Sink Vendors Company Names and Addresses for Heat-Sink Vendors Chip Coolers, Inc. 333 Strawberry Field Rd. Warwick, RI 02886 (800) 227-0254 http://www.chipcoolers.com International Electronic Research Corporation (IERC) 413 North Moss Street Burbank, CA 91502 (818) 842-7277 http://www.ctscorp.com/ **Aavid Thermalloy** 80 Commercial Street Concord, NH 03301 (603) 224-9888 http://www.aavid.com http://www.aavidthermalloy.com Wakefield Thermal Solutions Inc. 33 Bridge Street Pellham, NH 03076 (603) 635-2800 http://www.wakefield.com ## 5.6.1 Thermal Assist Unit IBM recommends that the thermal assist unit (TAU) in these devices be calibrated before use. Calibration methods are discussed in the IBM application note, *Calibrating the Thermal Assist Unit in the IBM25PPC750L Processors*. Although this note was written for the 750L, the calibration methods discussed in this document also apply to the 750GL. ## 5.6.2 Minimum Heat Sink Requirements The worst-case power dissipation ( $P_D$ ) for the 750GL is shown in *Table 3-5, Power Consumption (Low Power)*, on page 17. A conservative thermal management design will provide sufficient cooling to maintain the junction temperature ( $T_J$ ) of the 750GL below 105°C at maximum $P_D$ and worst-case ambient temperature and airflow conditions. Many factors affect the 750GL power dissipation, including $V_{DD}$ , $T_{J}$ , core frequency, process factors, and the code that is running on the processor. In general, $P_{D}$ increases with increases in $T_{J}$ , $V_{DD}$ , core frequency, process variables, and the number of instructions executed per second. For various reasons, a designer may determine that the power dissipation of the 750GL in their application will be less than the maximum value shown in this datasheet. Assuming a lower $P_D$ will result in a thermal management system with less cooling capacity than would be required for the maximum $P_D$ shown in the datasheet. In this case, the designer may decide to determine the actual maximum 750GL $P_D$ in the particular application. Contact your IBM PowerPC field applications engineer for more information. In addition to the system factors that must be considered in a cooling system analysis, three things should be noted. First, 750GL $P_D$ rises as $T_J$ increases, so it is most useful to measure $P_D$ while the 750GL junction temperature is at maximum. While not specified or guaranteed, this rise in $P_D$ with $T_J$ is typically less than 1 W per 10°C. So regardless of other factors, the minimum cooling solution must have a maximum temperature rise of no more than 10°C/W. This minimum cooling solution is not generally achievable without a heat sink. A heat sink or heat spreader of some sort must always be used in 750GL applications. Second, due to process variations, there can be a significant variation in the $P_D$ of individual 750GL devices. Finally, regardless of methodology, IBM only supports system designs that successfully maintain the maximum junction temperature within the datasheet limits. IBM also supports designs that rely on the maximum $P_D$ values given in this datasheet and supply a cooling solution sufficient to dissipate that amount of power while keeping the maximum junction temperature below the maximum $T_J$ . ## 5.6.3 Internal Package Conduction Resistance For the exposed-die packaging technology, shown in *Table 3-3, Package Thermal Characteristics*, on page 16, the intrinsic conduction thermal resistance paths illustrated in *Figure 5-8* on page 67 are as follows: - Die junction-to-case thermal resistance (primary thermal path), defined as the thermal resistance from the die junctions to the back (exposed) surface of the die. - Die junction-to-lead thermal resistance (not normally a significant thermal path), defined as the thermal resistance from the die junctions to the circuit board interface. - Die junction-to-ambient thermal resistance (largely dependent on customer-supplied heat sink), defined as the sum total of all the thermally conductive components that comprise the end user's application. Ambient is further defined as the air temperature in the immediate vicinity of the thermally conductive components, including the pre-heat contributions of surrounding heat sources. Figure 5-8 on page 67 is a thermal model, in schematic form, of the primary heat transfer path for a package with an attached heat sink mounted to a printed-circuit board. Figure 5-8. C4 Package with Heat Sink Mounted to a Printed-Circuit Board Heat generated on the active side (ball) of the chip is conducted through the silicon, then through the heatsink attach material (or thermal interface material), and finally to the heat sink; where it is removed by forcedair convection. Since the silicon thermal resistance is quite small, for a first-order analysis, the temperature drop in the silicon may be neglected. Thus, the heat sink attach material and the heat-sink conduction/convective thermal resistances are the dominant terms. ## 5.6.4 Adhesives and Thermal Interface Materials A thermal interface material is required at the package die-surface-to-heat-sink interface to minimize the thermal contact resistance. For those applications where the heat sink is attached by a spring clip mechanism, *Figure 5-9* on page 68 shows an example of the thermal performance of three thin-sheet thermal-interface materials (silicon, graphite/oil, floroether oil), a bare joint, and a joint with synthetic grease, as a function of contact pressure. As shown, the performance of these thermal interface materials improves with increasing contact pressure. The use of synthetic grease significantly reduces the interface thermal resistance. That is, the bare joint results in a thermal resistance approximately seven times greater than the synthetic grease joint. Customers are advised to investigate alternative thermal interface materials to ensure the most reliable, efficient, and cost-effective thermal design. An example of heat-sink attachment to the package by means of a spring clip to holes in the printed-circuit board is illustrated in *Figure 5-7*, *Package Exploded Cross-Sectional View with Several Heat-Sink Options*, on page 64. Therefore the synthetic grease offers the best thermal performance, considering the low interface pressure. Of course, the selection of any thermal interface material depends on many factors—thermal performance requirements, manufacturability, service temperature, dielectric properties, cost, and so forth. Figure 5-9. Thermal Performance of Select Thermal Interface Material 750GL\_ds\_body.fm 1.2 March 13, 2006 The board designer can choose between several types of thermal interfaces. Heat-sink adhesive materials should be selected based upon high conductivity, yet adequate mechanical strength to meet equipment shock/vibration requirements. There are several commercially-available thermal interfaces and adhesive materials provided by the following vendors: ## Table 5-9. 750GL Thermal Interface and Adhesive Materials Vendors Company Names and Addresses for Thermal Interfaces and Adhesive Materials Vendors **Dow-Corning Corporation** **Dow-Corning Electronic Materials** P.O. Box 0997 Midland, MI 48686-0997 (989) 496-4000 http://www.dowcorning.com/content/etronics Chomerics, Inc. 77 Dragon Court Woburn, MA 01888-4850 (781) 935-4850 http://www.chomerics.com Thermagon, Inc. 4797 Detroit Avenue Cleveland, OH 44102-2216 (216) 939-2300 / (888) 246-9050 http://www.thermagon.com Loctite Corporation 1001 Trout Brook Crossing Rocky Hill, CT 06067 (860) 571-5100 / (800) 562-8483 http://www.loctite.com Al Technology 70 Washington Road Princeton, NJ 08550-1097 (609) 799-9388 http://www.aitechnology.com Section 5.7 provides a heat-sink selection example using one of the commercially available heat sinks. ## 5.7 Heat-Sink Selection Example For preliminary heat-sink sizing, the die-junction temperature can be expressed as follows: $$T_J = T_A + T_R + (\theta_{JC} + \theta_{INT} + \theta_{SA}) \times P_D$$ where: T<sub>J</sub> is the die-junction temperature T<sub>A</sub> is the inlet cabinet ambient temperature T<sub>R</sub> is the air temperature rise within the system cabinet $\theta_{\mbox{\tiny JC}}$ is the junction-to-case thermal resistance $\theta_{\text{INT}}$ is the thermal resistance of the thermal interface material $\theta_{\mbox{\tiny SA}}$ is the heat-sink-to-ambient thermal resistance P<sub>D</sub> is the power dissipated by the device Typical die-junction temperatures ( $T_J$ ) should be maintained less than the value specified in *Table 3-3, Package Thermal Characteristics*, on page 16. The temperature of the air cooling component greatly depends upon the ambient inlet air temperature and the air temperature rise within the computer cabinet. An electronic cabinet inlet-air temperature ( $T_A$ ) may range from 30°C to 40°C. The air temperature rise within a cabinet ( $T_R$ ) may be in the range of 5°C to 10°C. The thermal resistance of the interface material ( $\theta_{INT}$ ) is typically about 1°C/W. Assuming a $T_A$ of 30°C, a $T_R$ of 5°C, a CBGA package $\theta_{JC}$ = 0.1, and a power dissipation ( $P_D$ ) of 10 watts, the following expression for $T_J$ is obtained. Die-junction temperature: $T_J = 30^{\circ}C + 5^{\circ}C + (0.1^{\circ}C/W + 1.0^{\circ}C/W + \theta_{sA}) \times 10 W$ As an example heat sink, the heat-sink-to-ambient thermal resistance ( $\theta_{SA}$ ) versus air flow velocity is shown in *Figure 5-10*. Figure 5-10. Example of a Pin-Fin Heat-Sink-to-Ambient Thermal Resistance versus Airflow Velocity Assuming an air velocity of 1.0 m/s, we have an effective $\theta_{sA}$ of 5.8°C/W, thus $$T_{J} = 30^{\circ}C + 5^{\circ}C + (0.1^{\circ}C/W + 1.0^{\circ}C/W + 5.8^{\circ}C/W) \times 10 W,$$ resulting in a junction temperature of approximately 104°C, which is within the maximum operating temperature of the component in this example. Heat sinks offered by companies such as Chip Coolers, IERC, Aavid Thermalloy, and Wakefield Engineering offer different heat-sink-to-ambient thermal resistances, and may or may not need air flow. Though the junction-to-ambient and the heat-sink-to-ambient thermal resistances are a common figure-of-merit used for comparing the thermal performance of various microelectronic packaging technologies, one should exercise caution when only using this metric in determining thermal management because no single parameter can adequately describe three-dimensional heat flow. The final chip-junction operating temperature is not only a function of the component-level thermal resistance, but the system-level design and its operating conditions. In addition to the component's power dissipation, a number of factors affect the final operating die-junction temperature. These factors might include air flow, board population (local heat flux of adjacent components), heat-sink efficiency, heat-sink attach, next-level interconnect technology, system air temperature rise, and so forth. ## 5.8 Operational and Design Considerations ## 5.8.1 Level Protection A level protection feature is included in the IBM PowerPC 750GL RISC Microprocessor. The level protection feature is available in the 1.8 V, 2.5 V, and 3.3 V bus modes. This feature prevents ambiguous floating reference voltages by pulling the respective signal line to the last valid or nearest valid state. For example, if the input/output voltage level is closer to $OV_{DD}$ , the circuit pulls the I/O level to $OV_{DD}$ . If the I/O level is closer to GND, the I/O level is pulled low. This self-latching circuitry *keeps* the floating inputs defined and avoids meta-stability. In *Table 5-6, Input/Output Usage,* on page 59, these signals are defined as "keeper" in the "Level Protect" column. The level protect circuitry provides no additional leakage current to the signal I/O; however, some amount of current must be applied to the *keeper* node to overcome the level protection latch. This current is process dependent, but in no case is the current required over 100 $\mu$ A. This feature allows the system designer to limit the number of resistors in the design and optimize placement and reduce costs. **Note:** Having a *keeper* on the associated signal I/O does not replace a pull-up or pull-down resistor that is needed by a separate device located on the 60x bus. The designer must supply any termination requirements for these separate devices, as defined in their specifications. ## 5.8.2 64-Bit or 32-Bit Data Bus Mode The typical operation for the 750GL DD1.X revision level is considered to be in 64-bit data bus mode. Mode setting is determined by the state of the mode signal, TLBISYNC, at the transition of HRESET from its active to inactive state (low to high). If TLBISYNC is high when HRESET transitions from active to inactive, 64-bit mode is selected. If TLBISYNC is low when HRESET transitions from active to inactive, 32-bit mode is selected. **Special Note:** (Reduced pin out mode) To transition from a previous processor with reduced pin out mode, the customer will need to drive TLBISYNC appropriately, leave the DP(0..7) and AP(0..3) pins floating, and disable parity checking with the HID0 bits. The 750GL, like the 750FX, 750CXe, and 750, does not have APE and DPE pins. ## 5.8.3 I/O Voltage Mode Selection Selection between 1.8 V, 2.5 V, or 3.3 V I/O modes is accomplished by using the BVSEL and L1\_TSTCLK pins: - If BVSEL = 1 and L1 TSTCLK = 0, then the 3.3 V mode is enabled. - If BVSEL = 1 and L1 TSTCLK = 1, then the 2.5 V mode is enabled. - If BVSEL = 0 and L1\_TSTCLK = 1, then the 1.8 V mode is enabled. **Note:** Do not set BVSEL = 0 and L1\_TSTCLK = 0 since it yields an *invalid mode*. Table 5-10. Summary of Mode Select | Mode | 750GL | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 32-bit mode | Sample TLBISYNC to select High = 64-bit mode Low = 32-bit mode | | Data retry mode | Selects DRTRY mode. 0 at HRESET transition No DRTRY mode 1 at HRESET transition DRTRY mode | | Factory usage modes | Factory usage mode <u>s are selected by sensing the data bus disable (DBDIS), data bus write-only (DBWO), and L2_TSTCLK pins at the transition of HRESET from low to high. These pins should be held inactive (high) at the HRESET transition for normal machine operation.</u> | | I/O mode selection | 3.3 V $\pm$ 165 mV (BVSEL = 1, L1_TSTCLK = 0) or 2.5 V $\pm$ 125 mV (BVSEL = 1, L1_TSTCLK = 1) or 1.8 V $\pm$ 100 mV (BVSEL = 0, L1_TSTCLK = 1) | | Standard/extended precharge mode | QACK in a logical high state at the transition of HRESET from asserted to negated enables standard precharge mode, the recommended default. See Section 5.8.4.1 for details. | ## 5.8.4 QACK Signal Implementation for Selected Features ## 5.8.4.1 Precharge Duration Selection and Application An extended precharge feature is available for the signals $\overline{ABB}$ , $\overline{DBB}$ , and $\overline{ARTRY}$ in situations where the loading and net topology of these signals requires a longer precharge duration for the signals to attain a valid level. This feature has not been fully tested and should not be necessary in a properly designed system, even at 200 MHz. System designers should assume standard precharge as the default selection, with an option to use extended precharge. The bus signals, ABB, DBB, and ARTRY, require a precharge to the inactive state (bus high) before going to tristate. The precharge duration in standard precharge mode is approximately one half cycle, and should be used for systems with point-to-point topologies. Extended precharge mode increases the precharge duration to one cycle. This increase may be required for bus speeds approaching 200 MHz when bus loading is high. QACK in a logical high state at the transition of HRESET from asserted to negated enables standard precharge mode in the 750GL. QACK in a logical low state at the transition of HRESET from asserted to negated enables extended pre-charge mode in the 750GL. System Design Information 750GL\_ds\_body.fm 1.2 Page 72 of 74 March 13, 2006 ## 5.8.4.2 Processor Debug System Enablement when Implementing Precharge Selection System designers who want to use a processor debug system attached to the 750GL IEEE 1149.1 test access port (TAP) interface (such as the IBM RISCWatch debug system) should provide a method to assert QACK after the transition of HRESET. Debug systems use a "soft stop" feature to stop the processor, allow processor internal states to be read, and then restart of the processor. A soft stop requires the system to be in a quiescent state before the processor can be queried for internal state values. This is accomplished by the assertion of a quiescent request (that is, QREQ is asserted) and subsequent acknowledgement (that is, QACK is asserted). Systems that do not use the power management features; doze, nap, and sleep; and do not require the extended pre-charge feature can drive the QACK pin with an inverted version of HRESET. Datasheet IBM PowerPC 750GL RISC Microprocessor DD1.X Preliminary # **Revision Log** | Date | Description | |---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5-27-05 | Initial release. | | 6-1-05 | Revised document number to Version 1.0. | | 2-24-06 | Revised document number to Version 1.1. Changed Section 1.4 Part Number Information. Changed Table 3-5 Power Consumption (Low Power). Added new Table 3-6 Power Consumption (Standard Power). Changed Table 3-6 Clock AC Timing Specifications (Now Table 3-7, etc.). Changed Figure 4-1 Mechanical Dimensions, Standard (Leaded) Package. Added Figure 4-2 Mechanical Dimensions, ROHS-Compatible Package. | | 3-13-06 | Revised document number to Version 1.2.<br>Changed Section 1.4 Part Number Information. |