

#### DESCRIPTION

The MP6604C is a dual H-bridge motor driver IC designed to drive stepper motors, brushed DC motors, and other loads.

The MP6604C operates across a 4.5V to 45V input voltage ( $V_{IN}$ ) range. It can deliver motor current up to 2.5A per phase, depending on the ambient temperature ( $T_A$ ) and PCB layout.

Internal safety and diagnostic features include over-current protection (OCP), input over-voltage protection (OVP), input under-voltage protection (UVP), and thermal shutdown.

The MP6604C has separate HS and LS input pins for each output pin.

The MP6604C is available in QFN-28 (4mmx5mm) and TSSOP-28EP packages.

#### **FEATURES**

- 4.5V to 45V Operating Input Voltage (V<sub>IN</sub>) Range
- 2.5A Maximum Output Current (I<sub>OUT MAX</sub>)
- Dual H-Bridge or Quad Half H-Bridge Driver
- Low 150mΩ On Resistance (R<sub>DS(ON)</sub>) per MOSFET
- Protection Functions Include:
  - Over-Current Protection (OCP)
  - Over-Voltage Protection (OVP)
  - Under-Voltage Protection (UVP)
  - o Over-Temperature (OT) Shutdown
  - Fault Indication Output
- Available in QFN-28 (4mmx5mm) and TSSOP-28EP Packages

### **APPLICATIONS**

- Bipolar Stepper Motors
- Stage Lighting
- 3D Printers
- Laser Printers and Copiers
- Textile Machines

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION





#### ORDERING INFORMATION

| Part Number* | Package          | Top Marking | MSL Rating |
|--------------|------------------|-------------|------------|
| MP6604CGV    | QFN-28 (4mmx5mm) | See Below   | 2          |
| MP6604CGF    | TSSOP-28EP       | See Below   | 2a         |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP6604CGV-Z).

## **TOP MARKING (MP6604CGV)**

MPSYWW M6604C LLLLLL **TOP MARKING (MP6604CGF)** 

MPSYYWW MP6604C

MPS: MPS prefix Y: Year code WW: Week code M6604C: Part number LLLLL: Lot number

MPS: MPS prefix YY: Year code WW: Week code

MP6604C: Part number LLLLLLLL: Lot number

### **PACKAGE REFERENCE**



<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP6604CGF-Z).



# **PIN FUNCTIONS**

| Pin #<br>(QFN-28) | Pin #<br>(TSSOP-28EP) | Name   | Description                                                                                                                                                                  |
|-------------------|-----------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 8              | 4, 11                 | VIN    | <b>Input supply voltage.</b> Decouple the VIN pin to ground using a minimum 100nF ceramic capacitor. Additional bulk capacitance may be required.                            |
| 2                 | 5                     | AOUT1  | Bridge A output terminal 1.                                                                                                                                                  |
| 3                 | 6                     | PGNDA  | Power ground for H-bridge A outputs.                                                                                                                                         |
| 4                 | 7                     | AOUT2  | Bridge A output terminal 2.                                                                                                                                                  |
| 5                 | 8                     | BOUT2  | Bridge B output terminal 2.                                                                                                                                                  |
| 6                 | 9                     | PGNDB  | Power ground for H-bridge B outputs.                                                                                                                                         |
| 7                 | 10                    | BOUT1  | Bridge B output terminal 1.                                                                                                                                                  |
| 11, 24            | 14, 28                | GND    | Signal ground.                                                                                                                                                               |
| 12                | 15                    | VREG   | <b>Internal regulator.</b> Connect a 1µF, 16V ceramic capacitor (X7R) to ground.                                                                                             |
| 13                | 16                    | nRESET | <b>Reset input.</b> Pull the nRESET pin active low to reset the protection circuits and disable the outputs. This pin is pulled down internally.                             |
| 14                | 17                    | nSLEEP | <b>Sleep mode input.</b> Pull the nSLEEP pin logic low to enter low-power sleep mode. This pin has an internal pull-down resistor.                                           |
| 15                | 18                    | nFAULT | <b>Fault indication.</b> The nFAULT pin is an open-drain output that pulls to logic low if a fault is detected. If nFAULT is used, it requires an external pull-up resistor. |
| 16                | 20                    | AHS1   | <b>AOUT1 high-side MOSFET (HS-FET) control input.</b> A high input turns on the AOUT1 HS-FET. AHS1 is pulled down internally.                                                |
| 17                | 21                    | ALS1   | AOUT1 low-side MOSFET (LS-FET) control input. A high input turns on the AOUT1 LS-FET. ALS1 is pulled down internally.                                                        |
| 18                | 22                    | AHS2   | <b>AOUT2 HS-FET control input.</b> A high input turns on the AOUT2 HS-FET. AHS2 is pulled down internally.                                                                   |
| 19                | 23                    | ALS2   | <b>AOUT2 LS-FET control input.</b> A high input turns on the AOUT2 LS-FET. ALS2 is pulled down internally.                                                                   |
| 20                | 24                    | BHS1   | <b>BOUT1 HS-FET control input.</b> A high input turns on the BOUT1 HS-FET. BHS1 is pulled down internally.                                                                   |
| 21                | 25                    | BLS1   | <b>BOUT1 LS-FET control input.</b> A high input turns on the BOUT1 LS-FET. BLS1 is pulled down internally.                                                                   |
| 22                | 26                    | BHS2   | <b>BOUT2 HS-FET control input.</b> A high input turns on the BOUT2 HS-FET. BHS2 is pulled down internally.                                                                   |
| 23                | 27                    | BLS2   | <b>BOUT2 LS-FET control input.</b> A high input turns on the BOUT2 LS-FET. BLS2 is pulled down internally.                                                                   |
| 25                | 1                     | CPA    | Charge pump capacitor. Connect a 100nF ceramic capacitor rated                                                                                                               |
| 26                | 2                     | СРВ    | for the input voltage (V <sub>IN</sub> ) between the CPA and CPB terminals.                                                                                                  |
| 27                | 3                     | VCP    | Charge pump output. The VCP pin requires a 1µF, 16V ceramic capacitor connected to VIN.                                                                                      |



## **ABSOLUTE MAXIMUM RATINGS (1)** Supply voltage (V<sub>IN</sub>) .....-0.3V to +48V xOUTx voltage (V<sub>AOUT1</sub>, V<sub>AOUT2</sub>, V<sub>BOUT1</sub>, V<sub>BOUT2</sub>)... .....-0.7V to +48V VCP, CPB ......V<sub>IN</sub> to V<sub>IN</sub> + 6.5V PGNDx to GND.....-0.3V to +0.3V All other pins to GND .....-0.3V to +6.5V Continuous power dissipation ( $T_A = 25$ °C) (2) QFN-28 (4mmx5mm)......3.125W Storage temperature ...... -55°C to +150°C Junction temperature ......150°C Lead temperature (solder) ......260°C ESD Ratings Human body model (HBM) ..... ±2000V Charged device model (CDM) ..... ±2000V Recommended Operating Conditions (3) Supply voltage (V<sub>IN</sub>) ......4.5V to 45V PGNDx to GND.....-0.2V to +0.2V Operating junction temp (T<sub>J</sub>).... -40°C to +125°C

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}$ JC |    |
|------------------------|-------------------------|--------------------------|----|
| QFN-28 (4mmx5mm)       | 40                      | 9                        | °C |
| TSSOP-28EP             | 32                      | 6                        | °C |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A)$  /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, a 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 24V$ ,  $T_A = 25$ °C, unless otherwise noted.

| Parameter                                                     | Symbol                      | Condition                           | Min  | Тур | Max  | Units |
|---------------------------------------------------------------|-----------------------------|-------------------------------------|------|-----|------|-------|
| Power Supply                                                  |                             |                                     |      |     |      |       |
| Input supply voltage                                          | V <sub>IN</sub>             |                                     | 4.5  |     | 45   | V     |
| Quiescent current                                             | I <sub>INQ</sub>            | nSLEEP = 1, with no load            |      | 2.8 |      | mA    |
| Quiescent current                                             | I <sub>INSLEEP</sub>        | nSLEEP = 0                          |      | 0.9 | 10   | μA    |
| Internal MOSFETs                                              |                             |                                     |      |     |      |       |
| Output on resistance                                          | R <sub>DS(ON)_HS</sub>      | $I_{OUT} = 1A, T_J = 25^{\circ}C$   |      | 135 | 170  | mΩ    |
| Output on resistance                                          | R <sub>DS(ON)_LS</sub>      | $I_{OUT} = 1A, T_{J} = 25^{\circ}C$ |      | 150 | 185  | mΩ    |
| Body diode forward voltage                                    | V <sub>F</sub>              | I <sub>OUT</sub> = 1A               |      |     | 1.1  | V     |
| Control Logic Inputs                                          |                             |                                     |      |     |      |       |
| Logic-low input threshold                                     | V <sub>IL</sub>             |                                     |      |     | 0.8  | V     |
| Logic-high input threshold                                    | ViH                         |                                     | 2    |     |      | V     |
| Logic input current                                           | I <sub>IN_H</sub>           | $V_{IN} = 5V$                       | -100 |     | +100 | μA    |
|                                                               | I <sub>IN_L</sub>           | $V_{IN} = 0V$                       | -20  |     | +20  | μA    |
| Internal pull-down resistance                                 | R <sub>PD</sub>             | To GND                              |      | 100 |      | kΩ    |
| nFAULT Output                                                 |                             |                                     |      |     |      |       |
| Output low voltage                                            | $V_{OL}$                    | I <sub>OUT</sub> = 5mA              |      |     | 0.5  | V     |
| Output high leakage current                                   | Іон                         | V <sub>OUT</sub> = 5V               |      |     | 1    | μA    |
| Protection Circuits                                           |                             |                                     |      |     |      |       |
| V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | V <sub>IN_UVLO_RISING</sub> |                                     |      |     | 4.5  | V     |
| V <sub>IN</sub> UVLO hysteresis                               | V <sub>IN_UVLO_HYS</sub>    |                                     |      | 300 |      | mV    |
| V <sub>IN</sub> over-voltage protection (OVP) threshold       | V <sub>OVP</sub>            |                                     | 45   |     | 48   | V     |
| Over-current (OC) trip level                                  | I <sub>OCP1</sub>           | Sinking                             | 3    | 4.5 |      | Α     |
| ` , '                                                         | I <sub>OCP2</sub>           | Sourcing                            | 3    | 4.5 |      | Α     |
| OC deglitch time                                              | tocp                        |                                     |      | 1   |      | μs    |
| Thermal shutdown                                              | T <sub>TSD</sub>            |                                     |      | 165 |      | °C    |
| Thermal shutdown hysteresis                                   | T <sub>TSD_HYS</sub>        |                                     |      | 15  |      | °C    |



# TYPICAL TIMIMG CHARACTERISTICS

 $V_{IN} = 24V$ ,  $T_A = 25$ °C, unless otherwise noted.



Figure 1: Timing Diagram

**Table 1: Timing Characteristics** 

| Parameter                          | Symbol                | Condition           | Min | Тур | Max | Units |
|------------------------------------|-----------------------|---------------------|-----|-----|-----|-------|
| xHSx high to xOUTx high delay time | t <sub>1</sub>        | 10mA load connected | 40  |     | 360 | ns    |
| xHSx low to xOUTx low delay time   | <b>t</b> <sub>2</sub> | from xOUTx to GND   | 40  |     | 360 | ns    |
| xLSx high to xOUTx low delay time  | <b>t</b> <sub>3</sub> | 10mA load connected | 40  |     | 360 | ns    |
| xLSx high to xOUTx high delay time | <b>t</b> 4            | from xOUTx to VIN   | 40  |     | 360 | ns    |
| Output rise time                   | <b>t</b> <sub>5</sub> | Resistive load      | 1   |     | 55  | ns    |
| Output fall time                   | <b>t</b> 6            | Resistive load      | 1   |     | 165 | ns    |
| Dead time                          | -                     |                     |     |     | 80  | ns    |



## TYPICAL CHARACTERISTICS







# HS-FET On Resistance vs. Temperature



## V<sub>IN</sub> OVP Threshold vs. Temperature



# Quiescent Current (I<sub>INQ</sub>) vs. Temperature



# LS-FET On Resistance vs. Temperature





# TYPICAL CHARACTERISTICS (continued)





8



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN} = 24V$ , nSLEEP = 3.3V, AOUT1 switching with 20kHz frequency, AOUT2 LS-FET on,  $T_A = 25$ °C, resistor + inductor load:  $8\Omega$  + 1.5mH between AOUT1 and AOUT2, unless otherwise noted.



© 2023 MPS. All Rights Reserved.



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{IN}$  = 24V, nSLEEP = 3.3V, AOUT1 switching with 20kHz frequency, AOUT2 LS-FET on,  $T_A$  = 25°C, resistor + inductor load: 8 $\Omega$  + 1.5mH between AOUT1 and AOUT2, unless otherwise noted.









# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 2: Functional Block Diagram** 



#### **OPERATION**

The MP6604C is a general-purpose dual H-bridge motor driver designed to drive bipolar stepper motors, brushed DC motors, solenoids, and other loads. It integrates eight N-channel power MOSFETs connected as four half H-bridges, with a 2.5A current capability. The device operates across a wide 4.5V to 45V supply input voltage  $(V_{IN})$  range.

#### nSLEEP and nRESET

Pull the nSLEEP pin low to force the MP6604C to enter low-power sleep mode. In this mode, the gate drive charge pump stops, and all the internal circuits and H-bridge outputs are disabled. All inputs are ignored when nSLEEP is active low.

When waking up from sleep mode, approximately 600µs must pass before driving the motor. This allows the internal circuitry to stabilize. nSLEEP has an internal pull-down resistor.

Pull the nRESET pin low to reset the latched protection features, including over-current protection (OCP) and over-voltage protection (OVP), as well as to disable the outputs to a high-impedance (Hi-Z) state.

#### Input Interface

The MP6604C contains four half H-bridges that operate independently.

The MP6604C has high-side (HS) and low-side (LS) inputs for each of the output pins. Table 2 shows the input logic.

Table 2: HS and LS Input Logic

| xHSx | xLSx | xOUTx |
|------|------|-------|
| 0    | 0    | Hi-Z  |
| 0    | 1    | L     |
| 1    | 0    | Н     |
| 1    | 1    | Hi-Z  |

Note that all logic inputs have weak, internal pull-down resistors.

#### **Automatic Synchronous Rectification**

If the output high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET) are turned off, then the recirculation current must continue to flow when driving current through an inductive load. This current is typically passed through the MOSFET body diodes. To prevent excess power dissipation in the body diodes, the MP6604C implements automatic synchronous rectification.

If both the HS-FET and LS-FET are turned off, and the voltage on an xOUTx pin  $(V_{\text{XOUTx}})$  is pulled below ground, then the corresponding LS-FET turns on until the current flowing through it approaches 0A, or the HS-FET turns on. Similarly, if  $V_{\text{XOUTx}}$  exceeds  $V_{\text{IN}}$ , then the corresponding HS-FET turns on until the current approaches 0A, or the LS-FET turns on.

#### Internal Supply Voltages (V<sub>REG</sub> and V<sub>CP</sub>)

The internal regulators generate a 5V supply voltage ( $V_{REG}$ ) for the LS gate drive, and a supply exceeding  $V_{IN}$  by 5V ( $V_{CP}$ ) for the HS gate drive. These supplies require external capacitors.

The VREG pin requires a  $1\mu F$  ceramic capacitor connected to ground. The VCP pin requires a  $1\mu F$  ceramic capacitor connected to VIN. Both capacitors should be X7R ceramic capacitors, and rated for a voltage of at least 16V.

Connect the charge pump flying capacitor between the CPA and CPB pins using a 100nF ceramic capacitor (X7R) that is rated for at least the maximum  $V_{\text{IN}}$ .

#### **nFAULT**

The MP6604C provides a nFAULT pin to report to the system if a fault condition such as OCP, OVP, or over-temperature protection (OTP) occur. nFAULT is an open-drain output, and is pulled low during fault conditions. If used, nFAULT should be pulled high via an external pull-up resistor.



#### **Over-Current Protection (OCP)**

OCP circuitry limits the current through the HS-FET and LS-FET by disabling the gate driver. If the over-current (OC) limit threshold is reached and lasts for longer than the OC deglitch time (t<sub>OCP</sub>), then all the MOSFETs in the H-bridge are disabled and nFAULT is pulled low. The driver remains disabled until the device is reset by pulling nRESET low or by cycling the power on the MP6604C.

OC conditions on the HS and LS devices (e.g. an OC condition to ground, supply, or across a motor winding) all result in an OC shutdown.

#### **Over-Voltage Protection (OVP)**

If  $V_{IN}$  exceeds the OVP threshold ( $V_{OVP}$ ), then the H-bridge output is disabled and nFAULT is pulled low. The driver remains disabled until the device is reset by pulling nRESET low or cycling the power on the MP6604C.

#### Input **Under-Voltage** Lockout (UVLO) **Protection**

If V<sub>IN</sub> falls below the under-voltage lockout (UVLO) threshold (V<sub>IN UVLO</sub>), then all circuitry in the device is disabled and the internal logic resets. Once V<sub>IN</sub> exceeds V<sub>IN UVLO</sub>, the device starts up again and resumes normal operation.

#### Thermal Shutdown

If the die temperature exceeds safe limits, all the MOSFETs in the H-bridge are disabled and nFAULT is pulled low. Once temperature returns to a safe level, the MP6604C automatically starts up again and resumes normal operation.



#### APPLICATION INFORMATION

#### **Selecting the External Components**

Bypass the two VIN pins to GND using a minimum 100nF ceramic capacitor with X7R dielectrics, placed as close to the IC as possible. Place an additional  $1\mu F$  to  $10\mu F$  ceramic capacitor close to the 100nF capacitor. Depending on the supply impedance and distance to other large capacitors, an electrolytic bulk capacitor may also be required to stabilize VIN.

Connect a 100nF ceramic capacitor rated for  $V_{\text{IN}}$  between the CPA and CPB pins. Connect a 1 $\mu$ F, 16V ceramic capacitor between the VIN and VCP pins.

Connect a  $1\mu F$ , 16V ceramic capacitor with X7R dielectrics from the VREG pin to GND.

#### **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 3 and Figure 4, and follow the guidelines below:

- Place the supply bypass and charge pump capacitors as close to the IC as possible ideally adjacent to the pins on the same PCB layer.
- 2. Each VIN pin requires a bypass capacitor.
- 3. Place as much copper on the long pads as possible.
- 4. Place large copper areas on the pads and the device's outer copper layer.
- 5. The thermal pad should be soldered directly to the copper on the PCB.
- 6. Add thermal vias to transfer heat to the other PCB layers.



Figure 3: Recommended PCB Layout (MP6604CGF)



Figure 4: Recommended PCB Layout (MP6604CGV)



## TYPICAL APPLICATION CIRCUIT



**Figure 5: Typical Application Circuit** 



## **PACKAGE INFORMATION**

## QFN-28 (4mmx5mm)









**SIDE VIEW** 

**DETAIL A** 



**RECOMMENDED LAND PATTERN** 

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
- 4) DRAWING CONFORMS TO JEDEC MO-220, VARIATION VGHD-3.
- 5) DRAWING IS NOT TO SCALE.



# PACKAGE INFORMATION (continued)

#### **TSSOP-28EP**



**TOP VIEW** 

**RECOMMENDED LAND PATTERN** 





**FRONT VIEW** 

SIDE VIEW



**BOTTOM VIEW** 



**DETAIL "A"** 

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS MAX.
- 5) DRAWING CONFORMS TO JEDEC MO-153, VARIATION AET.
- 6) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape Pitch |
|-------------|------------------------|-------------------|-------------------|------------------|-----------------------|-----------------------|
| MP6604CGV-Z | QFN-28 (4mmx5mm)       | 5000              | N/A               | 13in             | 12mm                  | 8mm                   |



| Part Number | Package     | Quantity/ | Quantity/ | Reel     | Carrier    | Carrier    |
|-------------|-------------|-----------|-----------|----------|------------|------------|
|             | Description | Reel      | Tube      | Diameter | Tape Width | Tape Pitch |
| MP6604CGF-Z | TSSOP-28EP  | 2500      | 50        | 13in     | 16mm       | 8mm        |



## **REVISION HISTORY**

| Revision # | Revision Date | Description                                                                                      | Pages Updated |
|------------|---------------|--------------------------------------------------------------------------------------------------|---------------|
| 1.0        | 12/8/2022     | Initial Release                                                                                  | -             |
| 1.1        | 5/12/2023     | Updated the MSL Rating of the MP6604CGV orderable SKU to "2" in the Ordering Information section | 2             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.