# Intelli-Phase Solution (Integrated HS/LS FETs and Driver) in 4x6mm TQFN NOT RECOMMENDED FOR NEW DESIGNS. REFER TO MP86905 #### DESCRIPTION The MP86885 is a monolithic half-bridge with built-in internal power MOSFETs and gate drivers. It achieves 40A of continuous output current over a wide input supply range. Integration of the driver and MOSFETS results in high efficiency due to optimal dead time control and parasitic inductance reduction. The MP86885 is a Monolithic IC approach to drive up to 40A per phase. This very small 4mm x 6mm FC-TQFN device can operate from 100kHz to 1MHz. This device works with tri-state output controllers. It also comes with a general-purpose current sense and temperature sense. The MP86885 is ideal for server applications where efficiency and small size are a premium. #### **FEATURES** - Wide 4.5V to 14V Operating Input Range - Simple Logic Interface - 40A Output Current - Accepts Tri-State PWM Signal - Built-In Switch for bootstrap - Current Sense - Temperature Sense (10mV/°C) - Current Limit Protection - Used for Multi-Phase Operation - Fault Reporting - Available in 4mm x 6mm FC-TQFN Package - RoHS 6 Compliant #### **APPLICATIONS** - Server/Workstation/Desktop Core Voltage - Graphic Card Core Regulators - Power Modules All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. Intelli-Phase is Trademark of Monolithic Power Systems, Inc. ### TYPICAL APPLICATION #### ORDERING INFORMATION | Part Number* | Package | Top Marking | | |--------------|--------------------|-------------|--| | MP86885GQWT | FC-TQFN-29 4x6(mm) | M86885 | | <sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MP86885GQWT-Z). ### PACKAGE REFERENCE ## ABSOLUTE MAXIMUM RATINGS (1) ## **Thermal Resistance** <sup>(4)</sup> **θ**<sub>JA</sub> **θ**<sub>JC</sub> 4x6mm FC-TQFN........36......8...°C/W #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $V_{DRV}$ = $V_{DD}$ =5V, $T_A$ = 25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------|-------------------------|------------------------------------------------------|----------|----------|----------|-------| | I <sub>IN</sub> Shutdown | I <sub>IN</sub> Off | V <sub>DRV</sub> =V <sub>DD</sub> =0V | 25 | 65 | 100 | μΑ | | I <sub>IN</sub> Standby | I <sub>IN Standby</sub> | V <sub>DRV</sub> =V <sub>DD</sub> =5V,<br>PWM=EN=Low | 30 | 55 | 60 | μΑ | | V <sub>IN</sub> Under Voltage Lockout Threshold Rising | | | 3.4 | 4 | 4.5 | ٧ | | V <sub>IN</sub> Under Voltage Lockout<br>Threshold Hysteresis | | | | 340 | | mV | | IDRV Quiescent Current | DRV Quiescent | PWM=Low | | 1 | | mΑ | | IDRV Shutdown Current | DRV Shutdown | | 200 | 230 | 260 | μA | | IDD Quiescent Current | DD Quiescent | PWM=Low | 1.5 | 2.3 | 3 | mΑ | | IDD Shutdown Current | DD Shutdown | | 30 | 46 | 60 | μA | | VDD Voltage UVLO Rising | | | 3.3 | 3.9 | 4.4 | V | | VDD Voltage UVLO Hysteresis | | | | 300 | | mV | | High Side Current Limit <sup>(5)</sup> | I <sub>LIM</sub> | | | 60 | | Α | | Low Side Current Limit <sup>(5)</sup> | | | | -25 | | Α | | EN Input Low Voltage | | | | | 0.4 | V | | EN Input High Voltage | | | 2 | | | V | | Dead-Time Rising <sup>(5)</sup> | | | | 3 | | ns | | Dead-Time Falling <sup>(5)</sup> | | | | 8 | | ns | | SYNC Current | I <sub>SYNC</sub> | V <sub>SYNC</sub> =0V | -50 | | -43 | μA | | SYNC Logic High Voltage | | | 2 | | | V | | SYNC Logic Low Voltage | | | | | 0.4 | V | | PWM High to SW Rising Delay <sup>(5)</sup> | | | | 35 | | ns | | PWM Low to SW Falling Delay <sup>(5)</sup> | | | | 35 | | ns | | | t <sub>LT</sub> | | | 60 | | ns | | DIAMA Triototo to CIA/ LE 7 Delev (5) | t⊤∟ | | | 50 | | | | PWM Tristate to SW Hi-Z Delay <sup>(5)</sup> | t <sub>HT</sub> | | | 75 | | | | | t <sub>TH</sub> | | | 50 | | | | Minimum PWM Pulse Width <sup>(5)</sup> | | | | 30 | | ns | | DIA/AA la suit Currant | I <sub>PWM</sub> | V <sub>PWM</sub> =3.3V, V <sub>EN</sub> =5V | 80 | | 100 | μA | | PWM Input Current | | V <sub>PWM</sub> =0V, V <sub>EN</sub> =5V | -100 | -90 | -80 | μA | | PWM Logic High Voltage | | | 2.45 | | | V | | PWM Tristate Region | | | 1.1 | | 2.0 | V | | PWM Logic Low Voltage | | | | | 0.50 | V | | Current Sense Accuracy <sup>(5)</sup> | | I <sub>OUT</sub> =15A | -4 | | +4 | % | | Current Sense Gain | | | | 10 | | μΑ/Α | | Current Sense Common-Mode Voltage Range | | | 1 | | 3.5 | V | | Temperature Sense Gain <sup>(5), (6)</sup> | | | | 10 | | mV/°C | | Temperature Sense Offset <sup>(5), (6)</sup> | | | | -100 | | mV | | Temperature Sense Accuracy <sup>(5)</sup> | | | | ±5 | | °C | | VTEMP Pull-Down Current | | VTEMP=VDD | | 160 | | μA | | Over Temperature Protection <sup>(5)</sup> | | | 1 | 170 | | °C | | Notes | I | 1 | <u> </u> | <u> </u> | <u> </u> | - | #### Notes <sup>5)</sup> Guaranteed by design, not tested in production. The parameter is tested during parameter characterization. <sup>6)</sup> See "Junction Temperature Sense" section for details. 8/31/2020 ## **PIN FUNCTIONS** | Pin # | Name | Description | | | |-------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | PWM | Pulse Width Modulation. Leave PWM floating or drive to mid-state to put SW in high impedance state. | | | | 2 | EN | On/Off Control. Pull low to place SW in a high impedance state. | | | | 3 | CS | Current Sense Output. Requires an external resistor. | | | | 4 | VTEMP | Single pin temperature sense output. | | | | 5 | SYNC | Synchronous Low Switch. Leave open or pull high to enable. Pull low to enter diode emulation mode. | | | | 6 | FAULT# | Fault reporting on HS current limit, Over Temperature and VDD UVLO. It is an open-<br>drain output during normal operation and pull-low when fault occurred. Low side<br>current limit will not pull low fault pin. | | | | 7 | AGND | Analog Ground. | | | | 8 | VDD | Internal Circuitry Voltage. Connect to VDRV thru $2.2\Omega$ resistor and decouple with $1\mu F$ capacitor to AGND. Connect AGND and PGND at this point. | | | | 9 | RIN | Current Sense Compensation. Connect a resistor from this pin to Vin to fine tune current sense gain. | | | | 10 | T1 | Test pin. Connect to ground. | | | | 11 | BST | Bootstrap. Requires a $0.22\mu F$ to $1\mu F$ capacitor to drive the power switch's gate above the supply voltage. Connects between SW and BST pins to form a floating supply across the power switch driver. | | | | 12-15 | SW | Switch Output. | | | | 16 | VDRV | Driver Voltage. Connect to 5V supply and decouple with $1\mu F$ to $4.7\mu F$ ceramic capacitor. | | | | 17-28 | PGND | Power Ground. | | | | 29 | IN | Supply Voltage. Place C <sub>IN</sub> close to the device to prevent large voltage spikes at the input. | | | 8/31/2020 ## TYPICAL CHARACTERISTICS ## V<sub>DD</sub> UVLO Threshold vs. Temperature ## EN Threshold vs. Temperature ## EN Pull Down Current vs. Temperature ## SYNC Threshold vs. Temperature ## SYNC Pull Up Current vs. Temperature ## **PWM Threshold** vs. Temperature ## TYPICAL PERFORMANCE CHARACTERISTICS $V_{\text{IN}}$ =12V, $V_{\text{DRV}}$ = $V_{\text{DD}}$ =5V, $V_{\text{OUT}}$ =1.2V, L=215nH, $F_{\text{SW}}$ =600kHz, $T_{\text{A}}$ =25°C, no droop, unless otherwise noted. Device Efficiency vs. Output Current L=FP1007R3-R22-R Device Loss vs. Output Current L=FP1007R3-R22-R Normalized Power Loss vs. Output Voltage Normalized Power Loss vs. Switching Frequency Normalized Power Loss vs. Inductance **SW Output Waveform** ## **SW Rising Edge Dead Time** I<sub>OUT</sub>=20A ## **BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** 8/31/2020 #### **OPERATION** The MP86885 is a 40A monolithic half-bridge driver with MOSFETs ideally suited for multiphase buck regulators. When the EN transitions from low to high and both $V_{DD}$ and $V_{BST}$ signals are sufficiently high, operation begins. It is recommended to use EN pin to startup and shutdown the Intelli-Phase. To put SW node in a high impedance state, let PWM pin float or drive PWM pin to mid-state. Drive the SYNC pin low to enter diode emulation mode. In diode emulation mode, the LSFET is off after inductor current crossed zero current. When HSFET over current is detected, the part will latch off. Recycling VIN/VDD or toggling EN will release the latch and restart the device. When the LSFET detects -25A current, the part will turn off the LSFET for that cycle. #### **Current Sense** The CS pin is a bi-directional current source proportional to the inductor current. Use the following equations to select the RIN resistance to connect between RIN pin and IN pin: $$R_{\text{IN}} = -7.55 \times I_{\text{L RIPPLE}} + 170 (k\Omega)$$ $$I_{L\_RIPPLE} = \frac{t_{ON} \times (V_{IN} - V_{OUT})}{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times F_{SW} \times L}$$ Where $I_{L\_RIPPLE}$ is the peak to peak inductor ripple current. For example, if the ripple current is 10A, then the calculated $R_{IN}$ is 94.5k $\Omega$ and 95.3k $\Omega$ (the closest 1% resistor value) should be selected for $R_{IN}$ . The current sense gain is $10\mu\text{A/A}$ . In general, there is a resistor, $R_{CS}$ , connected from CS pin and $V_{OUT}$ or an external voltage which is capable to sink small current to provide enough voltage shift to meet the operating voltage on CS pin. The CS voltage range of 1V to 3.5V is required to keep CS's output current linearly proportional to inductor current. Use the following equations to determine a proper reference voltage and/or R<sub>CS</sub> value: $$1V < I_{\text{CS}} \times R_{\text{CS}} + V_{\text{REF}} < 3.5V$$ $$I_{\text{CS}} = I_{\text{L}} \times 10 \times 10^{-6}$$ Intelli-Phase's current sense output can be used by controller to accurately monitor the output current. The cycle-by-cycle current information from CS pin can be used for phase current balancing, over current protection and active voltage positioning (output voltage droop). Intelli-Phase's accurate current sense can replace traditional inductor DCR current sensing scheme. In traditional inductor DCR current $$V_{CS} = I_1 \times R_{DCR}$$ With Intelli-Phase's CS output, V<sub>CS</sub> becomes: sense: $$V_{cs} = I_{cs} \times R_{cs} = I_{L} \times R_{cs} \times 10 \times 10^{-6}$$ Where the $R_{\text{DCR}}$ term is replaced with $R_{\text{CS}} \times 10 \times 10^{-6}$ . Figure 2 shows a circuit replacing inductor DCR sensing with IntelliPhase's CS output. There are several advantages with this current sensing method: - 1. Since current sensing is done by Intelli-Phase, user can select low DCR inductors and still have large current sense signal by selecting larger R<sub>CS</sub>. - 2. Tight DCR variation is not required. - 3. CS signal is independent of impedance matching and inductor temperature. #### Inductor DCR Current Sense #### Intelli-Phase Current Sense Figure 2: Replacing DCR Current Sense with Intelli-Phase's CS Output #### **Junction Temperature Sense** The VTEMP pin is a voltage output proportional to the junction temperature. The junction temperature can be calculated from the following equation: $$T_{\text{JUNCTION}} = \frac{\left(V_{\text{TEMP}} + 100\text{mV}\right)}{\frac{10\text{mV}}{^{\circ}\text{C}}}$$ for Theorem > 10°C For example, if the VTEMP voltage is 700mV, then the junction temperature of Intelli-Phase is 80°C. VTEMP can not go below 0V, so it will read 0V for junction temperature lower than 10°C. Be sure to measure this voltage between VTEMP and AGND pins for the most accurate reading. In multi-phase operation, the VTEMP pins of every Intelli-Phase can be connected to the temperature monitor pin of the controller. A sample circuitry is shown in Figure 3. VTEMP signals can also be used for system thermal protection as shown in Figure 4. Figure 3: Multi-Phase Temperature Sense Utilization **Figure 4: System Thermal Protection** #### **PCB Layout Guide Line** PCB layout plays an important role to achieve stable operation. For optimal performance, follow these guidelines. The sample layout at the end of these guidelines can be used as a layout reference. - 1. Always place some input bypass ceramic capacitors next to the device and on the same layer as the device. Do not put all of the input bypass capacitors on the back side of the device. Use as many via and input voltage planes as possible to reduce switching spikes. Place the BST capacitor and the VDRV capacitor as close to the device as possible. - 2. Place the VDD decoupling capacitor close to the device. Connect AGND and PGND at the point of VDD capacitor's ground connection. - 3. It is recommended to use $0.22\mu F$ to $1\mu F$ bootstrap capacitor and $3.3\Omega$ bootstrap resistance. Do not use capacitance values below 100nF for the BST capacitor. - Connect IN, SW and PGND to large copper areas and use via to cool the chip to improve thermal performance and long-term reliability. - 5. Keep the path of switching current short and minimize the loop area formed by the input capacitor. Keep the connection between the SW pin and the input power ground as short and wide as possible. Figure 5: Sample PCB Layout ## **TYPICAL APPLICATION CIRCUITS** Figure 6: MP2935+Intelli-Phase Application Circuit ### **PACKAGE INFORMATION** ## FC-TQFN (4mm x 6mm) **BOTTOM VIEW** #### **SIDE VIEW** ## RECOMMENDED LAND PATTERN ## NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.