01E 10941 T-5h // ## **IH6216** 8-Channel Differential **CMOS Analog Multiplexer** ## **GENERAL DESCRIPTION** đ The IH6216 is a CMOS 2 of 16 multiplexer. The part is a plug-in replacement for the DG507. Three line binary decoding is used so that the 16 channels can be controlled in pairs by the binary inputs; additionally a fourth input is provided to use as a system enable. When the ENable input is high (5V) the channels are sequenced by the 3 line binary inputs, and when low (OV), all channels are off. The 3 Address inputs are controlled by TTL logic or CMOS logic elements with a "0" corresponding to any voltage less than 0.8V and a "1" corresponding to any voltage greater than 3.0V. Note that the ENable input must be taken to 5V to enable the system and less than 0.8V to disable the system. #### ORDERING INFORMATION | Part Number | Temperature Range | Package | | | |-------------|-------------------|--------------------|--|--| | IH6216MJI | -55°C to +125°C | 28 pin CERDIP | | | | IH6216CJI | 0°C to 70°C | 28 pin CERDIP | | | | IH6216CPI | 0°C to 70°C | 28 pin Plastic DIP | | | Ceramic package available as special order only (IH6216MDI/CDI) #### **FEATURES** - Pin Compatible With HI507, DG507A & AD7507 - ±11V Analog Signal Range - r<sub>DS(on)</sub><700 Ohms Over Full Signal and Temperature - Break-Before-Make Switching - TTL and CMOS Compatible Address Control - Binary Address Control (3 Address Inputs Control 2 Out of 16 Channels) - Two Tier Submultiplexing to Facilitate Expandability - Power Supply Quiescent Current Less Than 100μA - No SCR Latchup - Very Low Leakage I<sub>D(OFF)</sub>≤100pA - Internal Diode in Series With V<sup>+</sup> for Fault Protection #### On Switch EN A<sub>2</sub> A<sub>1</sub> $A_0$ Pair 0 NONE 0 0 0 0 2 0 0 3 4 5 0 0 6 DECODE TRUTH TABLE Figure 2: Pin Configuration 0301-2 INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. 01E 10942 D ## IH6216 **MINITESIL** T-51-11 ## **ABSOLUTE MAXIMUM RATINGS** | V <sub>IN</sub> (A, EN) to Ground | Current (Analog Source or Drain) 20mA | |----------------------------------------|--------------------------------------------------------------------------| | V <sub>S</sub> or V <sub>D</sub> to V+ | Operating Temperature55 to 125°C | | V <sub>S</sub> or V <sub>D</sub> to V | Storage Temperature65 to 150°C | | V+ to Ground 16V | Lead Temperature (Soldering, 10sec) 300°C | | V – to Ground – 16V | Power Dissipation (Package)* 1200mW | | Current (Any Terminal) | * All leads soldsred as wolded to BC heard. Denote 10mlk///C above 2010. | NOTE: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **ELECTRICAL CHARACTERISTICS** $V^{+} = 15V$ , $V^{-} = -15V$ , $V_{EN} = +5V$ (Note 1), Ground = 0V, unless otherwise specified. | | No No Hersecteristic Measured Tests Typ Test Conditions | | | | | | Max Limits | | | | | | | |-----------------------|---------------------------------------------------------|----------------------------------------------------------------|------|-------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------------|----------|-------|-----|--------|------------|----------| | Characteristic | | easured<br>erminal | | Typ<br>25°C | Test C | onditions | М | Suffl | x | | C Suff | ix | Uni | | | ' | si minai | Temp | | | | −55°C | 25°C | 125°C | 0°C | 25°C | 70°C | | | SWITCH | | | | | | · · · · · · · · · · · · · · · · · · · | | <b>-</b> | | | | | <u>'</u> | | FDS(ON) | Τ; | S to D | 16 | 480 | V <sub>D</sub> =-10V, I <sub>S</sub> =-1mA | Sequence each switch on | 600 | 600 | 700 | 650 | 650 | 750 | Ω | | | | | 16 | 300 | V <sub>D</sub> = -10V, I <sub>S</sub> = -1mA | V <sub>AL</sub> =0.8V, V <sub>AH</sub> =3V | 600 | 600 | 700 | 650 | 650 | 750 | " | | Δr <sub>DS(ON)</sub> | | | | 20 | | $\Delta r_{DS(on)} = \frac{r_{DS(on)max} - r_{DS(on)min}}{r_{DS(on)avg}} V_S = \pm 10V$ | | | | | | | % | | | | | 16 | 0.01 | V <sub>S</sub> =10V, V <sub>D</sub> =-10V | | | ±.5 | 50 | | ±1 | 50 | | | S(OFF) | | s | 16 | 0.01 | V <sub>S</sub> =-10V, V <sub>D</sub> =10V | | | ±.5 | 50 | | ±1 | 50 | | | • | | | 2 | 0.1 | V <sub>D</sub> =10V, V <sub>S</sub> =-10V | V <sub>EN</sub> =0.8V | | ±2 | 100 | | ±5 | 100 | nΑ | | I <sub>D(OFF)</sub> | | D | 2 | 0.1 | $V_D = -10V, V_S = 10V$ | | | ±2 | 100 | | ±5 | 100 | | | | | | 16 | 0.1 | V <sub>S(ALL)</sub> =V <sub>D</sub> =10V | Sequence each switch on | | ±2 | 100 | | ±5 | 100 | | | <sup>I</sup> D(ON) | | D | 16 | 0.1 | $V_{S(ALL)} = V_D = -10V$ | V <sub>AL</sub> =0.8V, V <sub>AH</sub> =3V | | ±2 | 100 | | ±5 | 100 | | | INPUT | | | | | | | | | | | | | | | I <sub>A(on)</sub> or | | | 3 | 0.01 | V <sub>A</sub> =3.0V | | | -10 | -30 | | -10 | -30 | | | A(off) | | | 3 | 0.01 | V <sub>A</sub> =14V | | | 10 | 30 | | 10 | 30 | | | I <sub>A</sub> | | A <sub>0</sub> A <sub>1</sub><br>A <sub>2</sub> A <sub>3</sub> | 3 | | V <sub>EN</sub> =5V All V <sub>A</sub> =0 | | | -10 | -30 | | -10 | -30 | μΑ | | | Щ. | EN | 1 | | V <sub>EN</sub> =0 | | | -10 | 30 | | -10 | -30 | | | DYNAMIC | | | | | | | | | | | | | | | t <sub>trans</sub> | | D | | 0.6 | See Fig. 3 | | | 1 | | | | | | | t <sub>open</sub> | <u> </u> | D | | | See Fig. 4 | | | | | | | | | | t <sub>on(EN)</sub> | | D | | 8.0 | See Fig. 5 | | | 1.5 | | | | | μs | | t <sub>off(EN)</sub> | | D | | 0.3 | | | | 1 | | | | | | | "OFF" Isolation | | D | | 60 | V <sub>EN</sub> =0, R <sub>L</sub> =200Ω, C <sub>L</sub><br>f=500kHz | =3pF, V <sub>S</sub> =3VRMS, | | | | | | . <u>.</u> | dΒ | | Cs | | S | | 5 | V <sub>S</sub> =0 | | | | | | | | | | C <sub>d</sub> (off) | | D | | 20 | V <sub>D</sub> =0 | V <sub>EN</sub> =0, f=140kHz to<br>1MHz | | | | | | | pF | | C <sub>ds</sub> | | ) to S | | 1 | V <sub>S</sub> =0, V <sub>D</sub> =0 | | | | | | | | | | SUPPLY | | | | | | | | | | | | | | | Supply | + | V+ | 1 | 55 | | | | 200 | | | 1000 | | | | Current | | v- | _1_ | 2 | V <sub>EN</sub> =5V | ſ | | 100 | | | 1000 | | | | Standby | + | V+ | 1 | 1 | | All V <sub>A</sub> =0 or 5V | | 100 | | | 1000 | | μΑ | | Current | -[ | V- | 1 | 1 | V <sub>EN</sub> =0 | | | 100 | | ヿ | 1000 | | | See Enable Input Strobing Levels, Section 1. INTERSICS SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. NOTE: All typical values have been characterized but are not tested. 01E 10943 D ## IH6216 ## **MINNERSIL** INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. 01E 10944 D IH6216 Sintersil H S/-// 21 T-51-11 ## **IH6216 APPLICATIONS** 3875081 G E SOLID STATE ## DECODE TRUTH TABLE #### **DECODE TRUTH TABLE** | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | On Switch | | |----------------|----------------|----------------|----------------|-----------|-------------------| | 0 | 0 | 0 | 0 | S1a | | | 0 | 0 | 0 | 1 | S2a | | | 0 | 0 | 1 | 0 | S3a | | | 0 | 0 | 1 | 1 | S4a | l | | 0 | 1 | 0 | 0 | S5a | | | 0 | 1 | 0 | 1 | S6a | | | 0 | 1 | 1 | 0 | S7a | | | 0 | 1 | 1 1 | 1 | S8a | V <sub>OUT1</sub> | | 1 | 0 | 0 | 0 | S9a | | | 1 1 | 0 | 0 | 1 | S10a | | | 1 1 | 0 | 1 | 0 | S11a | | | 1 | 0 | 1 | 1 | S12a | | | 1 | 1 | 0 | 0 | S13a | | | 1 | 1 1 | 0 | 1 | S14a | | | 1 | 1 1 | 1 | 0 | S15a | | | 1 | 1 | 1 | 1 | S16a | | | | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | On Switch | | |---|----------------|----------------|----------------|----------------|-----------|-------------------| | | 0 | 0 | 0 | 0 | S1b | | | | 0 | 0 | 0 | 1 | S2b | | | | 0 | 0 | 1 | 0 | S3b | | | | 0 | 0 | 1 | 1 | S4b | | | 1 | 0 | 1 | 0 | 0 | S5b | r | | 1 | 0 | 1 | 0 | 1 | S6b | | | 1 | 0 | 1 | 1 | 0 | S7b | | | | 0 | 1 | 1 | 1 | S8b | V <sub>OUT2</sub> | | | 1 | 0 | 0 | 0 | S9b | | | | 1 | 0 | 0 | 1 | S10b | | | | 1 | 0 | 1 | 0 | S11b | | | | 1 | 0 | 1 | 1 | S12b | | | | 1 | 1 | 0 | 0 | S13b | 1 | | | 1 | 1 | 0 | 1 | S14b | | | 1 | 1 | 1 | 1 | 0 | S15b | | | L | 1 | 1 | 1 | 1 | S16b | | INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. 9 H6216 ## IH6216 ## ## T-51-11 ## General note on expandability of IH6216 The IH6216 is a two tier multiplexer, where 8 pairs of input channels are routed to a pair of outputs in blocks of 4. Each block of 4 input channels is routed to one common output channel, and thus the submultiplexed system looks like 4 blocks of 4 inputs routed to 4 different outputs with the 4 outputs tied in pairs. Thus 20 switches are needed to handle the 16 channels of information. The advantages of this are lower output capacitance and leakage than would be possible using a system with all 8 channels tied to one common output. Also the expandability into 2 out of 32, 64, 128, etc. is facilitated. Figures 6, 7, and 8 show how the IH6216 is expanded. Figure 6 shows a 2 of 32 multiplexer, using 2 IH6216s. Since the 6216 is itself a 2 tier MUX, the system as shown is basically a 2 tier system. Corresponding output points of each of the 6216 are connected together, and the ENable input strobe is used as the $A_3$ input. Since each output (pins 2 and 28) corresponds to an "ON" FET and an "OFF" FET, the overall system looks like 1 "ON" FET and 3 "OFF" FETs for each of the $V_{out1}$ and $V_{out2}$ outputs. Thus the output leakage will be 1 $I_{\rm D(on)}$ plus 3 $I_{\rm D(off)}$ s or about 0.4nA at room temperature. Throughput speed will be typically 0.8 $\mu$ s for $t_{\rm On}$ and 0.3 $\mu$ s for $t_{\rm Off}$ , with throughput channel resistance in the 500 $\Omega$ area. #### **DECODE TRUTH TABLE** # DECODE TRUTH TABLE | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | On Switch | | |----------------|----------------|----------------|----------------|-----------|-------------------| | 0 | 0 | 0 | 0 | S1a | | | 0 | 0 | 0 | 1 | S2a | | | 0 | 0 | 1 | 0 | S3a | | | 0 | 0 | 1 | 1 | S4a | | | 0 | 1 | 0 | 0 | S5a | | | 0 | 1 | 0 | 1 | S6a | İ | | 0 | 1 | 1 | 0 | S7a | 1 | | 0 | 1 | 1 | 1 | S8a | V <sub>OUT1</sub> | | 1 | 0 | 0 | 0 | S9a | | | 1 | 0 | 0 | 1 | S10a | | | 1 1 | 0 | 1 | 0 | S11a | | | 1 | 0 | 1 | 1 | S12a | ļ | | 1. | 1 | 0 | 0 | S13a | | | 1 | 1 | 0 | 1 | S14a | | | 1 | 1 | 1 | 0 | S15a | | | 1 | 1 | 1 | 1 | S16a | | | A <sub>3</sub> | A <sub>2</sub> | A <sub>1</sub> | A <sub>0</sub> | On Switch | | |----------------|----------------|----------------|----------------|-----------|-------------------| | 0 | 0 | 0 | 0 | S1b | | | 0 | 0 | 0 | 1 | S2b | | | 0 | 0 | 1 | 0 | S3b | | | 0 | 0 | 1 | 1 | S4b | | | 0 | 1 | 0 | 0 | S5b | | | 0 | 1 | 0 | 1 | S6b | | | 0 | 1 | 1 | 0 | S7b | | | 0 | 1 | 1 | 1 | S8b | V <sub>OUT2</sub> | | 1 | 0 | 0 | 0 | S9b | | | 1 | 0 | 0 | 1 | S10b | j | | 1 | 0 | 1 | 0 | S11b | | | 1 | 0 | 1 | 1 | S12b | | | 1 | 1 | 0 | 0 | S13b | | | 1 | 1 | 0 | 1 | S14b | | | 1 | 1 | 1 | 0 | S15b | | | 1 | 1 | 1 | 1 | S16b | | INTERSIL'S SOLE AND EXCLUSIVE WARRANTY OBLIGATION WITH RESPECT TO THIS PRODUCT SHALL BE THAT STATED IN THE WARRANTY ARTICLE OF THE CONDITION OF SALE. THE WARRANTY SHALL BE EXCLUSIVE AND SHALL BE IN LIEU OF ALL OTHER WARRANTIES, EXPRESS, IMPLIED OR STATUTORY, INCLUDING THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR USE. NOTE: All typical values have been characterized but are not tested IH6216 Figure 7 shows the 2 of 32 MUX of Figure 6, with a third tier of submultiplexing added to further reduce leakage and output capacitance. The IH5043 has typical ON resistance of $50\Omega$ (max. is $75\Omega)$ so it only increases throughput channel resistance from the 500 ohms of Figure 6 to about 550 ohms for Figure 7. Throughput channel speed is a little slower by about 0.5 µs for both ON and OFF time, and output leakage is about 0.2nA. Figure 8 shows a 2 of 64 MUX using 3 tier MUXing (similar to Figure 7). The Intersil IH5043 is used for the third tier of MUXing. Each Vout point will see 3 OFF channels and 1 ON channel at anytime, so that the typical leakages will be about 0.4nA. Throughput channel resistance will be in the $550\Omega$ area and throughput switching speeds about 1.3 $\mu s$ for ON time and 0.8 µs for OFF time. The IH5043 was chosen as the third tier of the MUX because it will switch the same AC signals as the IH6216 (typically plus and minus 15V) and uses break before make switching. Also power supply quiescent currents are typically 1-2µA so that no excessive system power is generated. Note that the logic of the 5043 is such that it can be tied directly to the ENable input (as shown in the figures) with no extra logic being required. ## **Enable input strobing levels** The ENable input acts as an enabling or disabling pin for the IH6216 when used as a 2 out of 16 channel MUX, however when expanding the MUX to more than 16 channels, the EN pin acts as another address input. Figures 6 and 7 show the EN pin used as the A3 input. 01E 10946 T-51-11 For the system to function properly the EN input (pin 18) must go to 5V $\pm5\%$ for the high state and less than 0.8V for the low state. When using TTL logic, a pull-up of $1k\Omega$ or less resistor should be used to pull the output voltage up to 5V. When using CMOS logic, the high state goes to the power supply so no pull-up is required. If used on high voltage logic supplies, EN should be at least 0.7V below V+ at all times. See IH6208 data sheet for ## **APPLICATION NOTES** Further information may be found in: A003 "Understanding and Applying the Analog Switch" A006 "A New CMOS Analog Gate Technology" A020 "A Cookbook Approach to High Speed Data Acquisition and Microprocessor Interfacing" R009 "Reduce CMOS Multiplexer Troubles Through Proper Device Selection" NOTE: This multiplexer does not require external resistors and/or diodes to eliminate what is commonly known as a latch up or SCR action. Because of this fact, the rDS(ON) of the switch is maintained at specified values.