

## **Cmos And Gate High-Voltage Types**

#### **Features**

CD4073B, CD4081B and CD4082B AND Gates.provide the system ed Inner with direct implementation of the AND function and supplement the existing family of CMOS gates.

The CD4073B, CD4081B, and CD4082B types are supplied in 14-lead DIP package,14-lead SOP package, AND 14-lead TSSOP package.

- Medium-Speed Operation -TPLH, TPHL=60ns (tsp.at VDD = 10 V
- 100% tested for quiescent current at 20V Maximum input current of 1µA at 18 V over full pack-temperature range, 100 nA at 18 V and 25°C
- Noise margin (full package-temperature range)
  - 1V at VDD=5V
  - 2V at VDD=10V
  - 2.5V at VDD=15V
- Standardized, symmetrical ou taut characteristics
- 5V、10Vand 15V parametric ratings
- Meets all requirements of JEDEC Tentative Tankard No.13B, Standard Specifications



### **Orderinginf Ormation**

| Device                | Package Type | Marking | Packing | Packing Qty  |
|-----------------------|--------------|---------|---------|--------------|
| CD4073BE/<br>CD4073BN | DIP-14       | CD4073B | TUBE    | 1000pcs/box  |
| CD4073BM/TR           | SOP-14       | CD4073B | REEL    | 2500pcs/reel |
| CD4073BMT/TR          | TSSOP-14     | CD4073B | REEL    | 2500pcs/reel |
| CD4081BE/<br>CD4081BN | DIP-14       | CD4081B | TUBE    | 1000pcs/box  |
| CD4081BM/TR           | SOP-14       | CD4081B | REEL    | 2500pcs/reel |
| CD4081BMT/TR          | TSSOP-14     | CD4081B | REEL    | 2500pcs/reel |
| CD4082BE/<br>CD4082BN | DIP-14       | CD4082B | TUBE    | 1000pcs/box  |
| CD4082BM/TR           | SOP-14       | CD4082B | REEL    | 2500pcs/reel |
| CD4082BMT/TR          | TSSOP-14     | CD4082B | REEL    | 2500pcs/reel |



## Maximum Ratings, Absolute-Maximum Values:

| Parameter                                                    | Value             | Unit |
|--------------------------------------------------------------|-------------------|------|
| Voltages Reference To Vss Terminal                           | -0.5 to +20       | V    |
| Input Voltage Range,Allinputs                                | -0.5 to VDD + 0.5 | V    |
| Dc Input Currentany One Input                                | ±10               | mA   |
| Power Dissipation Per Package(Pd):                           |                   |      |
| For Ta=55℃To +100℃                                           | 500               | mA   |
| For Ta=+100 ℃ To +125 ℃                                      | 2mW/°C to 200     | mW   |
| Device Dissipation Per Output Transistor                     |                   |      |
| For Ta -Full Package-Temperature Range (Al Package Types)    | 100               | mW   |
| Operating-Temperature Range(Ta)                              | -40 to +85        | °C   |
| Storage Temperature Range (Stag)                             | 65 to +150        | °C   |
| At Distance 1/16± 1/32inch(1.59+0.79mm)From Case For 10s Max | +245              | °C   |

Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but specific performance is not ensured.

### **Recommended operating conditions**

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                              | LIM  | UNITS |       |
|-------------------------------------------------------------|------|-------|-------|
| CHARACTERISTIC                                              | MIN. | MAX.  | UNITS |
| Supply-Voltage Range (for T=Full Package Temperature Range) | 5    | 15    | V     |









## **Dynaic Electrical Charactetistics**

at TA=25°C,Input tr,ft=20ns,and CL=50 pf,RL=200K $\Omega$ 

| CHARACTERISTIC                   | TEST CONDITION | S VDD Valta | ALL TYPES | ALL TYPES LIMITS |       |  |
|----------------------------------|----------------|-------------|-----------|------------------|-------|--|
| CHARACTERISTIC                   | TEST CONDITION | S VDD VOILS | TYP.      | MAX.             | UNITS |  |
| Propagation Dolay                |                | 5           | 125       | 250              |       |  |
| Propagation Delay Time,TPHL,TPLH |                | 10          | 60        | 120              | NS    |  |
| Tillie, FFAL, FFLA               |                | 15          | 40        | 90               |       |  |
|                                  |                | 5           | 100       | 200              |       |  |
| Transition Time, TPHL,TPLH       |                | 10          | 50        | 100              | NS    |  |
|                                  |                | 15          | 40        | 80               |       |  |
| Input Capacitance,CIN            | Any Input      | -           | 5         | 7.5              | Pf    |  |
| CHADACTEDISTIC                   | TEST CONDITIOS | C VDD Volta | ALL TYPES | LIMITO           |       |  |
| CHARACTERISTIC                   | TEST CONDITIOS | S VUU VOIIS | TYP.      | MAX.             | UNITS |  |
| Dronogation Dalay                |                | 5           | 125       | 250              |       |  |
| Propagation Delay Time,TPHL,TPLH |                | 10          | 60        | 120              | NS    |  |
| Time, IPAL, IPLA                 |                | 15          | 40        | 90               |       |  |
|                                  |                | 5           | 100       | 200              |       |  |
| Transition Time, TPHL,TPLH       |                | 10          | 50        | 100              | NS    |  |
|                                  |                | 15          | 40        | 80               |       |  |
| Input Capacitance,CIN            | Any Input      | -           | 5         | 7.5              | Pf    |  |



Fig.1 - Schematic for CD4081B (1of4identical Gates)



Fig.2 - Logic diagram for CD4081B (1 of 4 identical gates)





INPUT VOLTAGE(VIN)-V





DRAIN-TO-SOURCE VOKTAGE(VDS)-V

Fig.5 - Typical output low (sink) current characteristics.





Fig.7 -Minimum output high (source) current characteristics



LOAD CAPACITANCE(CL)--pf

Fig.4 - Typical propagation delay time as a function of load capacitance.



DRAIN-TO-SOURCE VOLTAGE(VDS)-V

Fig.6 - Minimum output low (sink)
Current characteristics.



Fig.8 - Typical output high (source) current characteristics.





Fig.9 -Typical transition time as a function of load capacitance



Fig.10 -Typical dynamic power diss i-Ration per gate as a function



Fig.11 - Schematic diagram for CD4082B(1 of 2identical gates).



Fig.12 - Logic diagram for CD4082B (1 of 2 identical gates).





Fig.13 — Logic diagram for CD4073B(1 of 3 identical Gates).



Fig.14 - Logic diagram for CD4073B(1 of 3 identical Gates).





Fig.15 - Quiescent device current test circuit.



Fig.16 - Input current test circuit.



Fig.17 - Input-voltage test circuit.

### TERMINAL ASSIGNMENTS



### CD4081B



#### CD4082B



CD4073B



# **Physical Dimensions**

## DIP-14





| Dimensions In Millimeters(DIP-14) |      |       |      |      |      |      |      |      |      |          |
|-----------------------------------|------|-------|------|------|------|------|------|------|------|----------|
| Symbol:                           | Α    | В     | D    | D1   | Е    | L    | L1   | а    | С    | d        |
| Min:                              | 6.10 | 18.94 | 8.10 | 7.42 | 3.10 | 0.50 | 3.00 | 1.50 | 0.40 | 2.54 BSC |
| Max:                              | 6.68 | 19.56 | 10.9 | 7.82 | 3.55 | 0.70 | 3.60 | 1.55 | 0.50 | 2.54 BSC |

SOP-14



| Dimensions In Millimeters(SOP-14) |      |      |      |      |      |      |    |      |          |
|-----------------------------------|------|------|------|------|------|------|----|------|----------|
| Symbol:                           | Α    | A1   | В    | С    | C1   | D    | Q  | а    | b        |
| Min:                              | 1.35 | 0.05 | 8.55 | 5.80 | 3.80 | 0.40 | 0° | 0.35 | 1.27 BSC |
| Max:                              | 1.55 | 0.20 | 8.75 | 6.20 | 4.00 | 0.80 | 8° | 0.45 | 1.27 BSC |



## **Physical Dimensions**

## TSSOP-14



| Dimensions In Millimeters(TSSOP-14) |      |      |      |      |      |      |    |      |          |
|-------------------------------------|------|------|------|------|------|------|----|------|----------|
| Symbol:                             | Α    | A1   | В    | С    | C1   | D    | Q  | а    | b        |
| Min:                                | 0.85 | 0.05 | 4.90 | 6.20 | 4.30 | 0.40 | 0° | 0.20 | 0.65 BSC |
| Max:                                | 0.95 | 0.20 | 5.10 | 6.60 | 4.50 | 0.80 | 8° | 0.25 | 0.00 650 |



## **Revision History**

| DATE       | REVISION                                                                                                                                    | PAGE    |
|------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------|
| 2016-3-5   | New                                                                                                                                         | 1-11    |
| 2023-11-14 | Update Lead Temperature、Update encapsulation type、Updated DIP-14 dimension、 Add annotation for Maximum Ratings、Update DIP Package New Model | 1, 2, 8 |



#### **IMPORTANT STATEMENT:**

Huaguan Semiconductor reserves the right to change its products and services without notice. Before ordering, the customer shall obtain the latest relevant information and verify whether the information is up to date and complete. Huaguan Semiconductor does not assume any responsibility or obligation for the altered documents.

Customers are responsible for complying with safety standards and taking safety measures when using Huaguan Semiconductor products for system design and machine manufacturing. You will bear all the following responsibilities: Select the appropriate Huaguan Semiconductor products for your application; Design, validate and test your application; Ensure that your application meets the appropriate standards and any other safety, security or other requirements. To avoid the occurrence of potential risks that may lead to personal injury or property loss.

Huaguan Semiconductor products have not been approved for applications in life support, military, aerospace and other fields, and Huaguan Semiconductor will not bear the consequences caused by the application of products in these fields. All problems, responsibilities and losses arising from the user's use beyond the applicable area of the product shall be borne by the user and have nothing to do with Huaguan Semiconductor, and the user shall not claim any compensation liability against Huaguan Semiconductor by the terms of this Agreement.

The technical and reliability data (including data sheets), design resources (including reference designs), application or other design suggestions, network tools, safety information and other resources provided for the performance of semiconductor products produced by Huaguan Semiconductor are not guaranteed to be free from defects and no warranty, express or implied, is made. The use of testing and other quality control technologies is limited to the quality assurance scope of Huaguan Semiconductor. Not all parameters of each device need to be tested.

The documentation of Huaguan Semiconductor authorizes you to use these resources only for developing the application of the product described in this document. You have no right to use any other Huaguan Semiconductor intellectual property rights or any third party intellectual property rights. It is strictly forbidden to make other copies or displays of these resources. You should fully compensate Huaguan Semiconductor and its agents for any claims, damages, costs, losses and debts caused by the use of these resources. Huaguan Semiconductor accepts no liability for any loss or damage caused by infringement.