#### **Network Processing Unit (NPU)** The HD64180S2 network processing unit (NPU) contains a 2-channel high-speed, multifunction serial interface, 8-bit CPU, 2-channel direct memory access controller (DMAC) with a chained block transfer function, timers, etc., all integrated on a single chip. The HD64180S is thus well suited to multiprotocol communications processing. The multiprotocol serial communications interface (MSCI) and the asynchronous serial communications interface/clocked serial I/O port (ASCI/CSIO) allow high-speed data transfer using various communications protocols. In particular, the MSCI is capable of handing asynchronous, byte synchronous, and bit synchronous communications protocols. Since the MSCI is connected to the on-chip DMAC, it is possible to realize high-speed single-address DMA transfer (chained-block transfer) in frame units during bit synchronous communications. Furthermore, the flexible processing capability of the HD64180S2's CPU ensures compatibility with a wide range of communications protocols. #### **Features** - CPU - Software-compatible with HD64180Z - 80-type bus interface - On-chip MMU (1 Mbyte physical address space) - DMAC - 2 channels - DMA transfer between memory and memory, memory and I/O (memorymapped I/O), and memory and MSCI - Chained-block transfer between memory and MSCI - Internal interrupts can be requested - Multiprotocol serial communications interface (MSCI) - Full duplex channel - Asynchronous, byte synchronous (mono-, bi-, or external synchronous), or bit synchronous (HDLC or loop), selectable - Transmit/receive control using modem control signals (RTSM, CTSM, and #### DCDM) - Internal Advanced Digital PLL (ADPLL) clock extraction receive data and/or receive clock noise suppression - On-chip baud rate generator - Internal interrupts can be requested - Maximum transfer rate 7.1 Mbps (with 10 MHz clock) - Asynchronous serial communications interface /clocked serial I/O port (ASCI/CSIO) - Full duplex channel - Asynchronous or clocked serial mode (selectable) - Transmit/receive control using modem control signals (RTSA, CTSA, and DCDA) - On-chip baud rate generator - Internal interrupts can be requested - · Timers - 2 channels - 8-bit reloadable up-counter - Output waveform generator and external event count functions - Internal interrupts can be requested - · Interrupt controller - Four external interrupt lines ( $\overline{NMI}$ , $\overline{INT_0}$ , $\overline{INT_1}$ , and $\overline{INT_2}$ ) - Fifteen internal interrupt sources - Memory access support function - Internal refresh controller - Internal wait state controller - Internal chip-select controller - · Other functions - On-chip clock oscillator circuit - Low power dissipation modes (sleep and system stop) ### **Ordering Information** | Product name | Max operating frequency | Package | |---------------|-------------------------|---------------| | HD64180S2CP6 | 6.17 | CP-84 | | HD64180S2CP8 | 88 | (84-pin PLCC) | | HD64180S2CP10 | 10 | _ | | HD64180S2H6 | 6.17 | FP-80A | | HD64180S2H8 | 8 | (80-pin QFP) | | HD64180S2H10 | 10 | | | | | | ## Pin Arrangement ### Pin Arrangement (cont) ## **Block Diagram** ## **Pin Functions** ## **Power Supply** | Signal | Pin number | | _ input/ | | | |-----------------|--------------------------|-----------------------|----------|------------------------------------------------------------------------------------------------|--| | | CP-84 | FP-80A | Output | Remarks | | | V <sub>CC</sub> | 1, 19, 29,<br>43, 54 | 8, 41, 71 | Input | +5 V power supply: All V <sub>CC</sub> pins must be connected to the +5 V system power supply. | | | V <sub>SS</sub> | 4, 36, 41,<br>48, 63, 74 | 24, 29, 35,<br>60, 74 | Input | Ground: All V <sub>SS</sub> pins must be connected to the system ground (0 V). | | Note: 1. To minimize potential variations, use the shortest possible lead length to the $V_{CC}$ and $V_{SS}$ pins. #### Clock | | Pin number | | input/ | | |--------|------------|--------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | CP-84 | FP-80A | Output | Remarks | | XTAL | 2 | 72 | Input | Crystal resonator input: The input frequency must be twice that of the $\phi$ clock. When the EXTAL pin is connected to an external clock, the XTAL pin should be left floating. | | EXTAL | 3 | 73 | Input | Crystal resonator or external clock input: The input frequency must be double that of the $\phi$ clock. Figures 1 and 2 show crytal resonator and external clock connection diagrams, respectively. | | ф | 84 | 70 | Output | System clock: Supplies the φ clock to peripheral devices. | Figure 1 Example of Crystal Resonator Connection Figure 2 Example of External Clock Connection #### Reset | Signal | Pin number | | _ Input/ | | | |--------|------------|--------|----------|---------------------------------------------------------------------------------------------------------------------------------------------|--| | | CP-84 | FP-80A | Output | Remarks | | | RESET | 17 | 6 | Input | Reset: When this line is driven active low for 6 or more clock cycles, the HD64180S2 enters the reset mode and all NPU functions are reset. | | #### **Address Lines** | Signal | Pin number | | _ Input/ | | |-----------------------------------|--------------------------------------------------------|-------------------------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CP-84 | FP-80A | Output | Remarks | | A <sub>0</sub> to A <sub>19</sub> | 30 to 35,<br>37 to 40,<br>42,<br>44 to 47,<br>49 to 53 | 18 to 23,<br>25 to 28,<br>30 to 34,<br>36 to 40 | Output<br>(High<br>impedance) | Address bus: This 20-bit address bus supports 1 Mbyte of memory and a 64 kbyte (16-bit address width) I/O space. The address bus goes to high impedance during: • Reset mode • Bus release mode (when the BUSREQ input line is asserted and control of the bus is passed to another device). | #### **Data Lines** | | Pin number | | Input/ | | | |----------------------------------|------------|----------|-------------------------------------|----------------------------------------------------------------------------|--| | Signal | CP-84 | FP-80A | Output | Remarks | | | D <sub>0</sub> to D <sub>7</sub> | 55 to 62 | 42 to 49 | Input/Output<br>(High<br>impedance) | Data bus: The 8-bit bi-directional data bus handles data input and output. | | # **Memory and I/O Interface Lines** | | Pin numb | oer | Input/ | | | | |-------------------------------------------------|----------|--------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Signal | CP-84 | FP-80A | Output | Remarks | | | | RD | 25 | 14 | Output<br>(High<br>impedance | Read: This line is asserted during read cycles.<br>When this line is driven low, the data lines are used<br>as inputs. | | | | WR | 26 | 15 | Output<br>(High<br>impedance) | Write: This line is asserted during write cycles. When this line is driven low, the data lines are used as outputs. | | | | ME | 27 | 16 | Output<br>(High<br>impedance) | Memory enable: This line is used to indicate a memory read or write operation. It is asserted in the following cases: Instruction fetch, operand read, and memory read write instructions Memory access during DMA cycles Refresh cycles | | | | ĪŌĒ | 28 | 17 | Output<br>(High<br>impedance) | I/O enable: This line is used to indicate an I/O read/write operation. It is asserted in the following cases: I/O read/write instructions I/O access during DMA cycles INT <sub>0</sub> acknowledge cycles | | | | WAIT | 12 | 1 | Input | Wait: This line is used to delay either memory or I/O read/write cycles. If this line is low at the falling edge of a $T_2$ state, a $T_W$ state is inserted. If the line is still low at the falling edge of the inserted $T_W$ state, an additional $T_W$ state is inserted. This process is repeated until the signal level on this line is high at the falling edge. | | | | CS <sub>0</sub> | 9 | 79 | Output | Chip select: The wait controller partitions the | | | | CS <sub>0</sub> CS <sub>1</sub> CS <sub>2</sub> | 10 | 80 | Output | physical address space into three areas. These lines | | | | CS <sub>2</sub> | 11 | *1 | Output | - output chip select signals during access to each area. | | | | | | | | Physical address area accessed Signal asserted | | | | | | | | PAL area (lower physical address area) CS <sub>0</sub> | | | | | | | | PAM area (middle physical address area) $\overline{\text{CS}_1}$ | | | | | _ | | | PAH area (upper physical address area) $\overline{\text{CS}_2}^{*1}$ | | | Note: 1. The FP-80A package has no $\overline{\text{CS}_2}$ output line. ## **System Control Signal** | | Pin numb | per | Input/ | | | | | |--------|----------|--------|--------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Signal | CP-84 | FP-80A | Output | Remari | (S | | | | BUSREQ | 18 | 7 | Input | device to<br>is driver<br>end of to<br>address | to requent low, the currest lines, the lines, the lines, the lines, the lines in th | est con<br>ne inter<br>ent ma<br>the dat<br>es (RD | e is asserted by an external trol of the bus. When this line rnal bus master waits until the chine cycle, then places the a lines, and some of the WR, ME, and IOE) in the high | | BUSACK | 20 | 9 | Output | bus ma | ster to i | notify a<br>al has t | nis line is used by the internal<br>n external device that a<br>peen received and the bus has | | HALT | 24 | 13 | Output | SLP ins<br>CPU is<br>line is a | tructior<br>in the h<br>Iso use | n is exe<br>nalt, sle<br>ed in co | serted whenever a HALT or cuted. It indicates that the ep, or system stop mode. This njunction with the LIR and ST tatus of the CPU and DMAC. | | LIR | 22 | 11 | Output | opcode | fetch c | ycles. | ter: This line is asserted during<br>This line can also be used to<br>ils to Z80 peripheral chips. | | ST : | 21 | 10 | Output | | o i <mark>ndic</mark> a | | sed, together with LIR and internal status of the HD64180S | | | | | | HALT | LIR | ST | Status | | | | | | (1) 1 | 0*2 | 0 | CPU active (first byte of an opcode fetch) | | | | | | <del></del> | 1 | | | | | | | | (2) 1 | 0*2<br>1 | 1 | CPU active (second or third byte of an opcode fetch) | | | | | | (3) X <sup>*1</sup> | 1 | 0 | DMAC operation | | | | | | (4) 1 | 1 | 1 | Normal operating mode (other than (1), (2), and (3)) Reset mode | | | | | | (5) 0 | 0*2 | 0 | Opcode fetch during halt mode (no instructions are executed) | | | | | | (6) 0 | 1 | 1 | Halt mode (other than (3) and (5)) Sleep mode (other than (3)) System stop mode | | REF | 23 | 12 | Output | cycles. | When ut on the | REF is | asserted during DRAM refresh<br>low (active), a refresh address<br>w-order lines (A <sub>0</sub> -A <sub>11</sub> ) of the | Notes: 1. X: Don't care 2. The upper value shows the LIR pin status when the LIRE bit of the operation mode control register is 1 and the lower value shows the LIR pin status when the LIRE bit is 0. # **Interrupt Signals** | Signal | Pin number | | input/ | | | |------------------|------------------------|--------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--| | | CP-84 | FP-80A | Output | Remarks | | | NMI 13 2 I | | Input | Non-maskable interrupt: This line requests a non-maskable interrupt. | | | | INT <sub>0</sub> | interrupt<br>interrupt | | Input | Interrupt 0: This line requests a level-0 maskable interrupt. There are three different modes for level-0 interrupts (see table). Mode Description | | | | | | | | | | | | | | Execute the instruction on the data bus | | | | | | | 1 Execute the instruction at address 0038H | | | | | | | 2 Vector mode | | | ĪNT <sub>1</sub> | 15 | 4 | Input | Interrupt 1 and 2: These lines respectively request a | | | NT <sub>2</sub> | 16 | 5 | Input | level-1 and level-2 maskable, vectored interrupt. | | ## **DMA Signals** | Signal | Pin number | | Input/ | | |-------------------|------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CP-84 | FP-80A | Output | Remarks | | DREQ <sub>0</sub> | 80 | 66 | Input | DMA request for channel 0: This line requests a DMA transfer using internal DMAC channel 0. | | DREQ <sub>1</sub> | 81 | 67 | Input | DMA request for channel 1: This line requests a DMA transfer using internal DMAC channel 1. | | TEND <sub>0</sub> | 82 | 68 | Output | Transfer end for channel 0: This line indicates the end of a DMA transfer using internal DMAC channel 0. It is asserted synchronously with the read cycle of the last data transfer. | | TEND <sub>1</sub> | 83 | 69 | Output | Transfer end for channel 1: This line indicates the end of a DMA transfer using internal DMAC channel 1. It is asserted synchronously with the read cycle of the last data transfer. | ## Serial I/O (MSCI) Signals | | Pin number | | Input/ | | | |--------|------------|--------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Signal | CP-84 | FP-80A | Output | Remarks | | | TXDM | 71 | 57 | Output | Transmit data from the MSCI: This line is used to output transmit data from the MSCI. | | | RXDM | 68 | 54 | Input | Receive data to the MSCI: This line is used to input receive data to the MSCI. | | | TXCM | 70 | 56 | Input/Ouput | Transmit clock for the MSCI: This line is used to input/output the MSCI transmit clock. There are three programmable modes: Input: • External transmit clock Output: • Transmit clock from the on-chip baud rate generator • Receive clock (used as the transmit clock) | | | RXCM | 69 | 55 | Input/Output | Receive clock for the MSCI: This line is used to input/output the MSCI receive clock. This line can also be used to input the ADPLL operating clock. There are four programmable modes: Input: • External receive clock • ADPLL operating clock Output: • Receive clock extracted by the ADPLL (the baud rate generator provides the ADPLL operating clock) • Receive clock from the baud rate generator | | | RTSM | 65 | 51 | Output | Request to send for MSCI: Indicates that the HD64180S has data to be output to a communications device such as modem. This line can be automatically controlled by MSCI operation (auto-enable function). This line can also be used as a general-purpose output port. | | | DCDM | 66 | 52 | Input | Data carrier detect for MSCI: Indicates that a communications device such as modem is receiving valid data from the communications line. MSCI receive operations can be automatically controlled by this input (auto-enable function). This line can also be used as a general-purpose input port. | | | CTSM | 67 | 53 | Input | Clear to send for MSCI: Indicates that a communications device such as modem is ready to send data to the communications line. MSCI transmit operations can be automatically controlled by this input (auto-enable function). This line can also be used as a general purpose input port. | | ## Serial I/O (MSCI) Signals (cont) | Signal | Pin numi | oer | Input/ | | |--------|----------|--------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CP-84 | FP-80A | Output | Remarks | | SYNC | 64 | 50 | Input/Output | Synchronization for MSCI: This line is used as an input in external byte synchronous mode. Synchronization is established by detecting the falling edge of SYNC. This line is used as an output in byte synchronous mono-sync or bi-sync mode or bit-synchronous mode. In byte-synchronous mono-sync or bi-sync mode, a low pulse is output immediately after a SYN pattern is detected. In bit-synchronous mode, a low pulse is output immediately after a flag pattern is detected. In the asynchronous mode, this line is used as an input, but the input value does not affect operation. | # Serial I/O (ASCI/CSIO) Signals | Signal | Pin number | | Input/ | | |--------|------------|--------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CP-84 | FP-80A | Output | Remarks | | TXDA | 79 | 65 | Output | Transmit data for ASCI/CSIO: This line is used to output transmit data from the ASCI/CSIO. | | RXDA | 76 | 62 | Input | Receive data for ASCI/CSIO: This line is used to input receive data to the ASCI/CSIO. | | TXCA | 78 | 64 | Input/Output | Transmit clock for ASCI/CSIO: This line is used to input/output the ASCI/CSIO transimt clock. There are two programmable modes: Input: • External transmit clock Output: • Transmit clock from the on-chip baud rate generator | | RXCA | 77 | 63 | Input/Output | Receive clock for ASCI/CSIO: This line is used to input/output the ASCI/CSIO receive clock. There are two programmable modes: Input: • External receive clock Output: • Receive clock from the on-chip baud rate generator | | RTSA | 72 | 58 | Output | Request to send for ASCI/CSIO: Indicates that the HD64180S has data to be output to a communications device such as a modem. This line can be automatically controlled by ASCI/CSIO operation (auto-enable function). This line can also be used as a general-purpose output port. | # Serial I/O (ASCI/CSIO) Signals (cont) | Signal | Pin number | | Input/ | | |--------|------------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | CP-84 | FP-80A | Output | Remarks | | DCDA | 73 | 59 | Input | Data carrier detect for ASCI/CSIO: Indicates that a communications device such as a modern is receiving valid signals from the communications line. ASCI/CSIO receive operations can be automatically controlled by this input (auto-enable function). This line can also be used as a general-purpose input port. | | CTSA | 75 | 61 | Input | Clear to send for ASCI/CSIO: Indicates that a communications device such as modem is ready to send data to the communications line. ASCI/CSIO transmit operations can be controlled automatically by this input (auto-enable function). This line can also be used as a general-purpose input port. | ## **Timer Lines** | Signal | Pin number | | Input/ | | |-------------------|------------|--------|--------|-------------------------------------------------------------------------------------| | | CP-84 | FP-80A | Output | Remarks | | TIN <sub>0</sub> | 5 | 75 | Input | Timer inputs for channels 0 and 1: Event counter signals are input via these lines. | | TIN <sub>1</sub> | 6 | 76 | Input | | | TOUT <sub>0</sub> | 7 | 77 | Output | Timer outputs for channels 0 and 1: Timer signals are output via these lines. | | TOUT <sub>1</sub> | 8 | 78 | Output | |