# C16x-Family of High-Performance CMOS 16-Bit Microcontrollers SAB 80C166/83C166 # Preliminary SAB 80C166/83C166 16-Bit Microcontroller - High Performance 16-bit CPU with 4-Stage Pipeline - 100 ns Instruction Cycle Time at 20 MHz CPU Clock - 500 ns Multiplication (16 × 16 bit), 1 μs Division (32 / 16 bit) - Enhanced Boolean Bit Manipulation Facilities - Register-Based Design with Multiple Variable Register Banks - Single-Cycle Context Switching Support - Up to 256 KBytes Linear Address Space for Code and Data - 1 KByte On-Chip RAM - 32 KBytes On-Chip ROM (SAB 83C166 only) - Programmable External Bus Characteristics for Different Address Ranges - 8-Bit or 16-Bit External Data Bus - Multiplexed or Demultiplexed External Address/Data Buses - Hold and Hold-Acknowledge Bus Arbitration Support - 512 Bytes On-Chip Special Function Register Area - Idle and Power Down Modes - 8-Channel Interrupt-Driven Single-Cycle Data Transfer Facilities via Peripheral Event Controller (PEC) - 16-Priority-Level Interrupt System - 10-Channel 10-bit A/D Converter with 9.7 μs Conversion Time - 16-Channel Capture/Compare Unit - Two Multi-Functional General Purpose Timer Units with 5 Timers - Two Serial Channels (USARTs) - Programmable Watchdog Timer - Up to 76 General Purpose I/O Lines - Supported by a Wealth of Development Tools like C-Compilers, Macro-Assembler Packages, Emulators, Evaluation Boards, HLL-Debuggers, Simulators, Logic Analyzer Disassemblers, Programming Boards - On-Chip Bootstrap Loader - 100-Pin Plastic MQFP Package (EIAJ) #### Introduction The SAB 80C166 is the first representative of the Siemens SAB 80C166 family of full featured single-chip CMOS microcontrollers. It combines high CPU performance (up to 10 million instructions per second) with high peripheral functionality and enhanced IO-capabilities. Figure 1 Logic Symbol ## **Ordering Information** | Туре | Ordering Code | Package | Function | |------------------|---------------|--------------|-------------------------------------------------------------------------| | SAB 83C166-5M | Q67121-D | P-MQFP-100-2 | 16-bit microcontroller, 0 °C to +70 °C,<br>1 KByte RAM and 32 KByte ROM | | SAB 83C166-5M-T3 | Q67121-D | P-MQFP-100-2 | 16-bit microcontroller, -40 °C to +85 °C, 1 KByte RAM and 32 KByte ROM | | SAB 80C166-M | Q67121-C848 | P-MQFP-100-2 | 16-bit microcontroller, 0 °C to +70 °C 1 KByte RAM | | SAB 80C166-M-T3 | Q67121-C900 | P-MQFP-100-2 | 16-bit microcontroller, -40 °C to +85 °C 1 KByte RAM | **Note:** The ordering codes (Q67120-D...) for the Mask-ROM versions are defined for each product after verification of the respective ROM code. ## Pin Configuration Rectangular P-MQFP-100-2 Figure 2 ## Pin Definitions and Functions | Symbol | Pin<br>Number | Input<br>Output | Function | | | | | | |--------------------------|-------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | P4.0 –<br>P4.1 | 16-17<br>16<br>17 | 0 0 | Port 4 is a 2-bit bidirectional I/O port. It is bit-wis programmable for input or output via direction bits. For a p configured as input, the output driver is put into high-impedant state. In case of an external bus configuration, Port 4 can be used output the segment address lines: P4.0 A16 Least Significant Segment Addr. Line | | | | | | | XTAL1<br>XTAL2 | 19 | 0 | P4.1 A17 Most Significant Segment Addr. Line XTAL1: Input to the oscillator amplifier and input to the internal clock generator XTAL2: Output of the oscillator amplifier circuit. To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Minimum and maximum high/low and rise/fall times specified in the AC Characteristics must be observed. | | | | | | | BUSACT,<br>EBC1,<br>EBC0 | 22<br>23<br>24 | | External Bus Configuration selection inputs. These pins are sampled during reset and select either the single chip mode or one of the four external bus configurations: BUSACT EBC1 EBC0 Mode/Bus Configuration 0 0 0 8-bit demultiplexed bus 0 0 1 8-bit multiplexed bus 0 1 0 16-bit multiplexed bus 1 0 0 Single chip mode 1 0 1 Reserved. 1 1 1 Reserved. ROMless versions must have pin BUSACT tied to '0'. | | | | | | | RSTIN | 27 | I | Reset Input with Schmitt-Trigger characteristics. A low level at this pin for a specified duration while the oscillator is running resets the SAB 80C166. An internal pullup resistor permits power-on reset using only a capacitor connected to $V_{\rm SS}$ . | | | | | | | RSTOUT | 28 | 0 | Internal Reset Indication Output. This pin is set to a low level when the part is executing either a hardware-, a software- or a watchdog timer reset. RSTOUT remains low until the EINIT (end of initialization) instruction is executed. | | | | | | # Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Input<br>Output | Function | |-----------------|----------------|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ЙMI | 29 | I | Non-Maskable Interrupt Input. A high to low transition at this pin causes the CPU to vector to the NMI trap routine. When the PWRDN (power down) instruction is executed, pin NMI must be low in order to force the SAB 80C166 to go into power down mode. If NMI is high, when PWRDN is executed, the part will continue to run in normal mode. If not used, pull NMI high externally. | | ALE | 25 | 0 | Address Latch Enable Output. Can be used for latching the address into external memory or an address latch in the multiplexed bus modes. | | RD | 26 | 0 | External Memory Read Strobe. RD is activated for every external instruction or data read access. | | P1.0 –<br>P1.15 | 30-37<br>40-47 | 1/0 | Port 1 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. Port 1 is used as the 16-bit address bus (A) in demultiplexed bus modes and also after switching from a demultiplexed bus mode to a multiplexed bus mode. | | P5.0 –<br>P5.9 | 48-53<br>56-59 | 1 | Port 5 is a 10-bit input-only port with Schmitt-Trigger characteristics. The pins of Port 5 also serve as the (up to 10) analog input channels for the A/D converter, where P5.x equals ANx (Analog input channel x). | | P2.0 –<br>P2.15 | 62-77 | 1/0 | Port 2 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. The following Port 2 pins also serve for alternate functions: P2.0 CC0IO CAPCOM: CC0 CapIn/Comp.Out | | | 62 | 1/0 | P2.13 CC13IO CAPCOM: CC13 Capln/Comp.Out, | | | 75 | I/O<br>O | BREQ External Bus Request Output P2.14 CC14IO CAPCOM: CC14 Capln/Comp.Out, | | | 76 | 0 | HLDA External Bus Hold Acknowl. Output P2.15 CC15IO CAPCOM: CC15 CapIn/Comp.Out, | | | 77 | 1/O<br>1 | HOLD External Bus Hold Request Input | # Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Input<br>Output | Function | | | | | |-----------------|------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | P3.0 –<br>P3.15 | 80-92,<br>95-97 | I/O<br>I/O | Port 3 is a 16-bit bidirectional I/O port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. The following Port 3 pins also serve for alternate functions: P3.0 TOIN CAPCOM Timer T0 Count Input | | | | | | | 80 | 1 | P3.1 T6OUT GPT2 Timer T6 Toggle Latch Output | | | | | | | 81 | 0 | P3.2 CAPIN GPT2 Register CAPREL Capture Input | | | | | | | 82 | 1 | P3.3 T3OUT GPT1 Timer T3 Toggle Latch Output | | | | | | | 83 | 0 | P3.4 T3EUD GPT1 Timer T3 Ext.Up/Down Ctrl.Input | | | | | | | 84 | i | P3.5 T4IN GPT1 Timer T4 Input for | | | | | | | 85 | 1 | Count/Gate/Reload/Capture | | | | | | | | | P3.6 T3IN GPT1 Timer T3 Count/Gate Input | | | | | | | 86 | 1 | P3.7 T2IN GPT1 Timer T2 Input for | | | | | | | 87 | 1 | Count/Gate/Reload/Capture | | | | | | | | | P3.8 TxD1 ASC1 Clock/Data Output (Asyn./Syn.) | | | | | | | 88 | 0 | P3.9 RxD1 ASC1 Data Input (Asyn.) or I/O (Syn.) | | | | | | | 89 | 1/0 | P3.10 T×D0 ASC0 Clock/Data Output (Asyn./Syn.) | | | | | | | 90 | 0 | P3.11 R×D0 ASC0 Data Input (Asyn.) or I/O (Syn.) P3.12 BHE Ext. Memory High Byte Enable Signal | | | | | | | 91 | I/O<br>O | P3.12 BHE Ext. Memory High Byte Enable Signal P3.13 WR External Memory Write Strobe | | | | | | | 95 | 0 | P3.14 READY Ready Signal Input | | | | | | | 96 | , U | P3.15 CLKOUT System Clock Output (=CPU Clock) | | | | | | | 97 | O | 1 0.10 Series System close culput (=51 & Close) | | | | | | P0.0 –<br>P0.15 | 98 – 5<br>8 – 15 | I/O | Port 0 is a 16-bit bidirectional IO port. It is bit-wise programmable for input or output via direction bits. For a pin configured as input, the output driver is put into high-impedance state. In case of an external bus configuration, Port 0 serves as the address (A) and address/data (AD) bus in multiplexed bus modes and as the data (D) bus in demultiplexed bus modes. Demultiplexed bus modes: Data Path Width: 8-bit 16-bit | | | | | | | | | P0.0 - P0.7: D0 - D7 D0 - D7 | | | | | | | | | P0.8 – P0.15: output! D8 - D15 | | | | | | | | | Multiplexed bus modes: | | | | | | | | | Data Path Width: 8-bit 16-bit | | | | | | | | | P0.0 – P0.7: AD0 – AD7 AD0 - AD7 | | | | | | | | | P0.8 – P0.15: A8 - A15 AD8 - AD15 | | | | | | $V_{AREF}$ | 54 | - | Reference voltage for the A/D converter. | | | | | | $V_{AGND}$ | 55 | _ | Reference ground for the A/D converter. | | | | | # Pin Definitions and Functions (cont'd) | Symbol | Pin<br>Number | Input<br>Output | Function | |-----------------|-----------------------------|-----------------|-----------------------------------------------------------------------------------------------------------| | $V_{\text{cc}}$ | 7, 18,<br>38, 61,<br>79, 93 | - | Digital Supply Voltage:<br>+ 5 V during normal operation and idle mode.<br>≥ 2.5 V during power down mode | | $V_{SS}$ | 6, 21,<br>39, 60,<br>78, 94 | - | Digital Ground. | ## **Functional Description** The architecture of the SAB 80C166 combines advantages of both RISC and CISC processors and of advanced peripheral subsystems in a very well-balanced way. The following block diagram gives an overview of the different on-chip components and of the advanced, high bandwidth internal bus structure of the SAB 80C166. Note: All time specifications refer to a CPU clock of 20 MHz (see definition in the AC Characteristics section). Figure 3 Block Diagram ## **Memory Organization** The memory space of the SAB 80C166 is configured in a Von Neumann architecture which means that code memory, data memory, registers and I/O ports are organized within the same linear address space which includes 256 KBytes. Address space expansion to 16 MBytes is provided for future versions. The entire memory space can be accessed bytewise or wordwise. Particular portions of the on-chip memory have additionally been made directly bit addressable. The SAB 83C166 contains 32 KBytes of on-chip mask-programmable ROM for code or constant data. The ROM can be mapped to either segment 0 or segment 1. 1 KByte of on-chip RAM is provided as a storage for user defined variables, for the system stack, general purpose register banks and even for code. A register bank can consist of up to 16 wordwide (R0 to R15) and/or bytewide (RL0, RH0, ..., RL7, RH7) so-called General Purpose Registers (GPRs). 512 bytes of the address space are reserved for the Special Function Register area. SFRs are wordwide registers which are used for controlling and monitoring functions of the different on-chip units. 98 SFRs are currently implemented. Unused SFR addresses are reserved for future members of the SAB 80C166 family. In order to meet the needs of designs where more memory is required than is provided on chip, up to 256 KBytes of external RAM and/or ROM can be connected to the microcontroller. #### External Bus Controller All of the external memory accesses are performed by a particular on-chip External Bus Controller (EBC). It can be programmed either to Single Chip Mode when no external memory is required, or to one of four different external memory access modes, which are as follows: - 16-/18-bit Addresses, 16-bit Data, Demultiplexed - 16-/18-bit Addresses, 16-bit Data, Multiplexed - 16-/18-bit Addresses, 8-bit Data, Multiplexed - 16-/18-bit Addresses, 8-bit Data, Demultiplexed In the demultiplexed bus modes, addresses are output on Port 1 and data is input/output on Port 0. In the multiplexed bus modes both addresses and data use Port 0 for input/output. Important timing characteristics of the external bus interface (Memory Cycle Time, Memory Tri-State Time, Read/Write Delay and Length of ALE, i.e. address setup/hold time with respect to ALE) have been made programmable to allow the user the adaption of a wide range of different types of memories. In addition, different address ranges may be accessed with different bus characteristics. Access to very slow memories is supported via a particular 'Ready' function. A HOLD/HLDA protocol is available for bus arbitration. For applications which require less than 64 KBytes of external memory space, a non-segmented memory model can be selected. In this case all memory locations can be addressed by 16 bits and Port 4 is not required to output the additional segment address lines. ## Central Processing Unit (CPU) The main core of the CPU consists of a 4-stage instruction pipeline, a 16-bit arithmetic and logic unit (ALU) and dedicated SFRs. Additional hardware has been spent for a separate multiply and divide unit, a bit-mask generator and a barrel shifter. Based on these hardware provisions, most of the SAB 80C166's instructions can be executed in just one machine cycle which requires 100 ns at 20-MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle independent of the number of bits to be shifted. All multiple-cycle instructions have been optimized so that they can be executed very fast as well: branches in 2 cycles, a $16 \times 16$ bit multiplication in 5 cycles and a 32-/16 bit division in 10 cycles. Another pipeline optimization, the so-called 'Jump Cache', allows reducing the execution time of repeatedly performed jumps in a loop from 2 cycles to 1 cycle. The CPU disposes of an actual register context consisting of up to 16 wordwide GPRs which are physically allocated within the on-chip RAM area. A Context Pointer (CP) register determines the base address of the active register bank to be accessed by the CPU at a time. The number of register banks is only restricted by the available internal RAM space. For easy parameter passing, a register bank may overlap others. Figure 4 CPU Block Diagram A system stack of up to 512 bytes is provided as a storage for temporary data. The system stack is allocated in the on-chip RAM area, and it is accessed by the CPU via the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared against the stack pointer value upon each stack access for the detection of a stack overflow or underflow. The high performance offered by the hardware implementation of the CPU can efficiently be utilized by a programmer via the highly efficient SAB 80C166 instruction set which includes the following instruction classes: - Arithmetic Instructions - Logical Instructions - Boolean Bit Manipulation Instructions - Compare and Loop Control Instructions - Shift and Rotate Instructions - Prioritize Instruction - Data Movement Instructions - System Stack Instructions - Jump and Call Instructions - Return Instructions - System Control Instructions - Miscellaneous Instructions The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands. ### Interrupt System With an interrupt response time within a range from just 250 ns to 600 ns (in case of internal program execution), the SAB 80C166 is capable of reacting very fast to the occurrence of non-deterministic events. The architecture of the SAB 80C166 supports several mechanisms for fast and flexible response to service requests that can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to being serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC). In contrast to a standard interrupt service where the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source or the destination pointer. An individual PEC transfer counter is implicity decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source related vector location. PEC services are very well suited, for example, for supporting the transmission or reception of blocks of data, or for transferring A/D converted results to a memory table. The SAB 80C166 has 8 PEC channels each of which offers such fast interrupt-driven data transfer capabilities. A separate control register which contains an interrupt request flag, an interrupt enable flag and an interrupt priority bitfield exists for each of the possible interrupt sources. Via its related register, each source can be programmed to one of sixteen interrupt priority levels. Once having been accepted by the CPU, an interrupt service can only be interrupted by a higher prioritized service request. For the standard interrupt processing, each of the possible interrupt sources has a dedicated vector location. Software interrupts are supported by means of the 'TRAP' instruction in combination with an individual trap (interrupt) number. The following table shows all of the possible SAB 80C166 interrupt sources and the corresponding hardware-related interrupt flags, vectors, vector locations and trap (interrupt) numbers: | Source of Interrupt or<br>PEC Service Request | Request<br>Flag | Enable<br>Flag | Interrupt<br>Vector | Vector<br>Location | Trap<br>Number | |-----------------------------------------------|-----------------|----------------|---------------------|--------------------|-----------------| | CAPCOM Register 0 | CC0IR | CC0IE | CCOINT | 40 <sub>H</sub> | 10 <sub>H</sub> | | CAPCOM Register 1 | CC1IR | CC1IE | CC1INT | 44 <sub>H</sub> | 11 <sub>H</sub> | | CAPCOM Register 2 | CC2IR | CC2IE | CC2INT | 48 <sub>H</sub> | 12 <sub>H</sub> | | CAPCOM Register 3 | CC3IR | CC3IE | CC3INT | 4C <sub>H</sub> | 13 <sub>H</sub> | | CAPCOM Register 4 | CC4IR | CC4IE | CC4INT | 50 <sub>H</sub> | 14 <sub>H</sub> | | CAPCOM Register 5 | CC5IR | CC5IE | CC5INT | 54 <sub>H</sub> | 15 <sub>H</sub> | | CAPCOM Register 6 | CC6IR | CC6IE | CC6INT | 58 <sub>H</sub> | 16 <sub>H</sub> | | CAPCOM Register 7 | CC7IR | CC7IE | CC7INT | 5C <sub>H</sub> | 17 <sub>H</sub> | | CAPCOM Register 8 | CC8IR | CC8IE | CC8INT | 60 <sub>H</sub> | 18 <sub>H</sub> | | CAPCOM Register 9 | CC9IR | CC9IE | CC9INT | 64 <sub>H</sub> | 19 <sub>H</sub> | | CAPCOM Register 10 | CC10IR | CC10IE | CC10INT | 68 <sub>H</sub> | 1A <sub>H</sub> | | CAPCOM Register 11 | CC11IR | CC11IE | CC11INT | 6C <sub>H</sub> | 1B <sub>H</sub> | | CAPCOM Register 12 | CC12IR | CC12IE | CC12INT | 70 <sub>H</sub> | 1C <sub>H</sub> | | CAPCOM Register 13 | CC13IR | CC13IE | CC13INT | 74 <sub>H</sub> | 1D <sub>H</sub> | | CAPCOM Register 14 | CC14IR | CC14IE | CC14INT | 78 <sub>H</sub> | 1E <sub>H</sub> | | CAPCOM Register 15 | CC15IR | CC15IE | CC15INT | 7C <sub>H</sub> | 1F <sub>H</sub> | | CAPCOM Timer 0 | T0IR | TOIE | TOINT | 80 <sub>H</sub> | 20 <sub>H</sub> | | CAPCOM Timer 1 | T1IR | T1IE | T1INT | 84 <sub>H</sub> | 21 <sub>H</sub> | | GPT1 Timer 2 | T2IR | T2IE | T2INT | 88 <sub>H</sub> | 22 <sub>H</sub> | | GPT1 Timer 3 | T3IR | T3IE | T3INT | 8C <sub>H</sub> | 23 <sub>H</sub> | | GPT1 Timer 4 | T4IR | T4IE | T4INT | 90 <sub>H</sub> | 24 <sub>H</sub> | | GPT2 Timer 5 | T5IR | T5IE | T5INT | 94 <sub>H</sub> | 25 <sub>H</sub> | | GPT2 Timer 6 | T6IR | T6IE | T6INT | 98 <sub>H</sub> | 26 <sub>H</sub> | | GPT2 CAPREL Register | CRIR . | CRIE | CRINT | 9C <sub>H</sub> | 27 <sub>H</sub> | | A/D Conversion Complete | ADCIR | ADCIE | ADCINT | A0 <sub>H</sub> | 28 <sub>H</sub> | | A/D Overrun Error | ADEIR | ADEIE | ADEINT | A4 <sub>H</sub> | 29 <sub>H</sub> | | ASC0 Transmit | SOTIR | S0TIE | S0TINT | A8 <sub>H</sub> | 2A <sub>H</sub> | | ASC0 Receive | S0RIR | SORIE | SORINT | AC <sub>H</sub> | 2B <sub>H</sub> | | ASC0 Error | S0EIR | SOEIE | S0EINT | B0 <sub>H</sub> | 2C <sub>H</sub> | | ASC1 Transmit | S1TIR | S1TIE | S1TINT | B4 <sub>H</sub> | 2D <sub>H</sub> | | ASC1 Receive | S1RIR | S1RIE | S1RINT | B8 <sub>H</sub> | 2E <sub>H</sub> | | ASC1 Error | S1EIR | S1EIE | S1EINT | BC <sub>H</sub> | 2F <sub>H</sub> | The SAB 80C166 also provides an excellent mechanism to identify and to process exceptions or error conditions that arise during run-time, so-called 'Hardware Traps'. Hardware traps cause immediate non-maskable system reaction which is similar to a standard interrupt service (branching to a dedicated vector table location). The occurrence of a hardware trap is additionally signified by an individual bit in the trap flag register (TFR). Except when another higher prioritized trap service is in progress, a hardware trap will interrupt any actual program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts. The following table shows all of the possible exceptions or error conditions that can arise during runtime: | Exception Condition | Trap<br>Flag | Trap<br>Vector | Vector<br>Location | Trap<br>Number | Trap<br>Priority | |-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------| | Reset Functions: Hardware Reset Software Reset Watchdog Timer Overflow | | RESET<br>RESET<br>RESET | 0000 <sub>H</sub><br>0000 <sub>H</sub> | 00 <sub>H</sub><br>00 <sub>H</sub><br>00 <sub>H</sub> | | | Class A Hardware Traps:<br>Non-Maskable Interrupt<br>Stack Overflow<br>Stack Underflow | NMI<br>STKOF<br>STKUF | NMITRAP<br>STOTRAP<br>STUTRAP | 0008 <sub>H</sub><br>0010 <sub>H</sub><br>0018 <sub>H</sub> | 02 <sub>H</sub><br>04 <sub>H</sub><br>06 <sub>H</sub> | | | Class B Hardware Traps: Undefined Opcode Protected Instruction Fault Illegal Word Operand Access Illegal Instruction Access | UNDOPC<br>PRTFLT<br>ILLOPA<br>ILLINA<br>ILLBUS | BTRAP<br>BTRAP<br>BTRAP<br>BTRAP<br>BTRAP | 0028 <sub>H</sub><br>0028 <sub>H</sub><br>0028 <sub>H</sub><br>0028 <sub>H</sub><br>0028 <sub>H</sub> | 0A <sub>H</sub><br>0A <sub>H</sub><br>0A <sub>H</sub> | 1 | | Illegal External Bus<br>Access<br>Reserved | ILLBUS | DINAF | [002C <sub>H</sub> - 003C <sub>H</sub> ] | 0A <sub>H</sub><br>[0B <sub>H</sub> – 0F <sub>H</sub> ] | | | Software Traps TRAP Instruction | | | Any<br>[0000 <sub>H</sub> -<br>01FC <sub>H</sub> ]<br>in steps<br>of 04 <sub>H</sub> | Any<br>[00 <sub>H</sub> – 7F <sub>H</sub> ] | Current<br>CPU<br>Priority | ### Capture/Compare (CAPCOM) Unit The CAPCOM unit supports generation and control of timing sequences on up to 16 channels with a maximum resolution of 400 ns (@ 20 MHz CPU clock). The CAPCOM unit is typically used to handle high speed I/O tasks such as pulse and waveform generation, pulse width modulation (PMW), Digital to Analog (D/A) conversion, software timing, or time recording relative to external events. Two 16-bit timers (T0/T1) with reload registers provide two independent time bases for the capture/compare register array. The input clock for the timers is programmable to several prescaled values of the CPU clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range of variation for the timer period and resolution and allows precise adjustments to the application specific requirements. In addition, an external count input for CAPCOM timer T0 allows event scheduling for the capture/compare registers relative to external events. The capture/compare register array contains 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer T0 or T1, and programmed for capture or compare function. Each register has one port pin associated with it which serves as an input pin for triggering the capture function, or as an output pin to indicate the occurrence of a compare event. When a capture/compare register has been selected for capture mode, the current contents of the allocated timer will be latched (captured) into the capture/compare register in response to an external event at the port pin which is associated with this register. In addition, a specific interrupt request for this capture/compare register is generated. Either a positive, a negative, or both a positive and a negative external signal transition at the pin can be selected as the triggering event. The contents of all registers which have been selected for one of the five compare modes are continuously compared with the contents of the allocated timers. When a match occurs between the timer value and the value in a capture/compare register, specific actions will be taken based on the selected compare mode. | Compare Modes | Function | | | | | |-------------------------|----------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Mode 0 | Interrupt-only compare mode; several compare interrupts per timer period are possible | | | | | | Mode 1 | Pin toggles on each compare match; several compare events per timer period are possible | | | | | | Mode 2 | Interrupt-only compare mode; only one compare interrupt per timer period is generated | | | | | | Mode 3 | Pin set '1' on match; pin reset '0' on compare time overflow; only one compare event per timer period is generated | | | | | | Double<br>Register Mode | Two registers operate on one pin; pin toggles on each compare match; several compare events per timer period are possible. | | | | | Figure 5 CAPCOM Unit Block Diagram ## General Purpose Timer (GPT) Unit The GPT unit represents a very flexible multifunctional timer/counter structure which may be used for many different time related tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication. The GPT unit incorporates five 16-bit timers which are organized in two separate modules, GPT1 and GPT2. Each timer in each module may operate independently in a number of different modes, or may be concatenated with another timer of the same module. Each of the three timers T2, T3, T4 of module GPT1 can be configured individually for one of three basic modes of operation, which are Timer, Gated Timer, and Counter Mode. In Timer Mode, the input clock for a timer is derived from the CPU clock, divided by a programmable prescaler, while Counter Mode allows a timer to be clocked in reference to external events. Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes, each timer has one associated port pin (TxIN) which serves as gate or clock input. The maximum resolution of the timers in module GPT1 is 400 ns (@ 20 MHz CPU clock). Figure 6 Block Diagram of GPT1 The count direction (up/down) for each timer is programmable by software. For timer T3 the count direction may additionally be altered dynamically by an external signal on a port pin (T3EUD) to facilitate e. g. position tracking. Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer over-flow/ underflow. The state of this latch may be output on a port pin (T3OUT) e. g. for timeout monitoring of external hardware components, or may be used internally to clock timers T2 and T4 for measuring long time periods with high resolution. In addition to their basic operating modes, timers T2 and T4 may be configured as reload or capture registers for timer T3. When used as capture or reload registers, timers T2 and T4 are stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at their associated input pins (TxIN). Timer T3 is reloaded with the contents of T2 or T4 triggered either by an external signal or by a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be constantly generated without software intervention. Figure 7 Block Diagram of GPT2 With its maximum resolution of 200 ns (@ 20 MHz), the GPT2 module provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can be clocked with an input clock which is derived from the CPU clock via a programmable prescaler. The count direction (up/down) for each timer is programmable by software. Concatenation of the timers is supported via the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow. The state of this latch may be used to clock timer T5, or it may be output on a port pin (T6OUT). The overflows/underflows of timer T6 can additionally be used to clock the CAPCOM timers T0 or T1, and to cause a reload from the CAPREL register. The CAPREL register may capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN), and timer T5 may optionally be cleared after the capture procedure. This allows absolute time differences to be measured or pulse multiplication to be performed without software overhead. #### A/D Converter For analog signal measurement, a 10-bit A/D converter with 10 multiplexed input channels and a sample and hold circuit has been integrated on-chip. It uses the method of successive approximation. The sample time (for loading the capacitors) and the conversion time adds up to 9.7 us @ 20 MHz CPU clock. Overrun error detection/protection is provided for the conversion result register (ADDAT): an interrupt request will be generated when the result of a previous conversion has not been read from the result register at the time the next conversion is complete. For applications which require less than 10 analog input channels, the remaining channel inputs can be used as digital input port pins. The A/D converter of the SAB 80C166 supports four different conversion modes. In the standard Single Channel conversion mode, the analog level on a specified channel is sampled once and converted to a digital result. In the Single Channel Continuous mode, the analog level on a specified channel is repeatedly sampled and converted without software intervention. In the Auto Scan mode, the analog levels on a prespecified number of channels are sequentially sampled and converted. In the Auto Scan Continuous mode, the number of prespecified channels is repeatedly sampled and converted. The Peripheral Event Controller (PEC) may be used to automatically store the conversion results into a table in memory for later evaluation, without requiring the overhead of entering and exiting interrupt routines for each data transfer. #### **Parallel Ports** The SAB 80C166 provides up to 76 I/O lines which are organized into five input/output ports and one input port. All port lines are bit-addressable, and all input/output lines are individually (bit-wise) programmable as inputs or outputs via direction registers. The I/O ports are true bidirectional ports which are switched to high impedance state when configured as inputs. During the internal reset, all port pins are configured as inputs. All port lines have programmable alternate input or output functions associated with them. Port 0 and Port 1 may be used as address and data lines when accessing external memory, while Port 4 outputs the additional segment address bits A17/A16 in systems where segmentation is enabled to access more than 64 KBytes of memory. Port 2 is associated with the capture inputs or compare outputs of the CAPCOM unit and/or with optional bus arbitration signals (BREQ, HLDA, HOLD). Port 3 includes alternate functions of timers, serial interfaces, optional bus control signals (WR, BHE, READY) and the system clock output (CLKOUT). Port 5 is used for the analog input channels to the A/D converter. All port lines that are not used for these alternate functions may be used as general purpose I/O lines. #### Serial Channels Serial communication with other microcontrollers, processors, terminals or external peripheral components is provided by two serial interfaces with identical functionality, Asynchronous/Synchronous Serial Channels ASC0 and ASC1. They are upward compatible with the serial ports of the Siemens SAB 8051x microcontroller family and support full-duplex asynchronous communication up to 625 Kbaud and half-duplex synchronous communication up to 2.5 Mbaud @ 20 MHz CPU clock. Two dedicated baud rate generators allow to set up all standard baud rates without oscillator tuning. For transmission, reception, and erroneous reception 3 separate interrupt vectors are provided for each serial channel. In asynchronous mode, 8- or 9-bit data frames are transmitted or received, preceded by a start bit and terminated by one or two stop bits. For multiprocessor communication, a mechanism to distinguish address from data bytes has been included (8-bit data + wake up bit mode). In synchronous mode one data byte is transmitted or received synchronously to a shift clock which is generated by the SAB 80C166. A loop back option is available for testing purposes. A number of optional hardware error detection capabilities has been included to increase the reliability of data transfers. A parity bit can automatically be generated on transmission or be checked on reception. Framing error detection allows to recognize data frames with missing stop bits. An overrun error will be generated, if the last character received has not been read out of the receive buffer register at the time the reception of a new character is complete. #### Watchdog Timer The Watchdog Timer represents one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time. The Watchdog Timer is always enabled after a reset of the chip, and can only be disabled in the time interval until the EINIT (end of initialization) instruction has been executed. Thus, the chip's start-up procedure is always monitored. The software has to be designed to service the Watchdog Timer before it overflows. If, due to hardware or software related failures, the software fails to do so, the Watchdog Timer overflows and generates an internal hardware reset and pulls the RSTOUT pin low in order to allow external hardware components to be reset. The Watchdog Timer is a 16-bit timer, clocked with the CPU clock divided either by 2 or by 128. The high byte of the Watchdog Timer register can be set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the high byte of the Watchdog Timer is reloaded. Thus, time intervals between 25 $\mu$ s and 420 ms can be monitored (@ 20 MHz CPU clock). The default Watchdog Timer interval after reset is 6.55 ms (@ 20 MHz CPU clock). ## **Bootstrap Loader** The SAB 80C166 provides a built-in bootstrap loader (BSL), which allows to start program execution out of the SAB 80C166's internal RAM. The program to be started is loaded via the serial interface ASC0 and does not require external memory or an internal ROM. The SAB 80C166 enters BSL mode, when ALE is sampled high at the end of a hardware reset and if $\overline{\text{NMI}}$ becomes active directly after the end of the internal reset sequence. BSL mode is entered independent of the bus mode selected via EBC0, EBC1 and $\overline{\text{BUSACT}}$ . After entering BSL mode the SAB 80C166 scans the RXD0 line to receive a zero byte, i.e. one start bit, eight '0' data bits and one stop bit. From the duration of this zero byte it calculates the corresponding baudrate factor with respect to the current CPU clock and initializes ASC0 accordingly. Using this baudrate, an acknowledge byte is returned to the host that provides the loaded data. The SAB 80C166 returns the value <55H>. The next 32 bytes received via ASC0 are stored sequentially into locations $0FA40_H$ through $0FA5F_H$ of the internal RAM. To execute the loaded code the BSL then jumps to location $0FA40_H$ . The loaded program may load additional code / data, change modes, etc. The SAB 80C166 exits BSL mode upon a software reset (ignores the ALE level) or a hardware reset (remove conditions for entering BSL mode before). ## **Instruction Set Summary** The table below lists the instructions of the SAB 80C166 in a condensed way. The various addressing modes that can be used with a specific instruction, the operation of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "C16x Family Instruction Set Manual". This document also provides a detailed description of each instruction. ## Instruction Set Summary | Mnemonic | Description | Bytes | |-----------------|---------------------------------------------------------------------------------------------------|-------| | ADD(B) | Add word (byte) operands | 2/4 | | ADDC(B) | Add word (byte) operands with Carry | 2/4 | | SUB(B) | Subtract word (byte) operands | 2/4 | | SUBC(B) | Subtract word (byte) operands with Carry | 2/4 | | MUL(U) | (Un)Signed multiply direct GPR by direct GPR (16-16-bit) | 2 | | DIV(U) | (Un)Signed divide register MDL by direct GPR (16-/16-bit) | 2 | | DIVL(U) | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit) | 2 | | CPL(B) | Complement direct word (byte) GPR | 2 | | NEG(B) | Negate direct word (byte) GPR | 2 | | AND(B) | Bitwise AND, (word/byte operands) | 2/4 | | OR(B) | Bitwise OR, (word/byte operands) | 2/4 | | XOR(B) | Bitwise XOR, (word/byte operands) | 2/4 | | BCLR | Clear direct bit | 2 | | BSET | Set direct bit | 2 | | BMOV(N) | Move (negated) direct bit to direct bit | 4 | | BAND, BOR, BXOR | AND/OR/XOR direct bit with direct bit | 4 | | ВСМР | Compare direct bit to direct bit | 4 | | BFLDH/L | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data | 4 | | CMP(B) | Compare word (byte) operands | 2/4 | | CMPD1/2 | Compare word data to GPR and decrement GPR by 1/2 | 2/4 | | CMPI1/2 | Compare word data to GPR and increment GPR by 1/2 | 2/4 | | PRIOR | Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | 2 | | SHL / SHR | Shift left/right direct word GPR | 2 | | ROL / ROR | Rotate left/right direct word GPR | 2 | | ASHR | Arithmetic (sign bit) shift right direct word GPR | 2 | # Instruction Set Summary (cont'd) | Mnemonic | Description | Bytes | |---------------------|-------------------------------------------------------------------------------------|-------| | MOV(B) | Move word (byte) data | 2/4 | | MOVBS | Move byte operand to word operand with sign extension | 2/4 | | MOVBZ | Move byte operand to word operand, with zero extension | 2/4 | | JMPA, JMPI, JMPR | Jump absolute/indirect/relative if condition is met | 4 | | JMPS | Jump absolute to a code segment | 4 | | J(N)B | Jump relative if direct bit is (not) set | 4 | | JBC | Jump relative and clear bit if direct bit is set | 4 | | JNBS | Jump relative and set bit if direct bit is not set | 4 | | CALLA, CALLI, CALLR | Call absolute/indirect/relative subroutine if condition is met | 4 | | CALLS | Call absolute subroutine in any code segment | 4 | | PCALL | Push direct word register onto system stack and call absolute subroutine | 4 | | TRAP | Call interrupt service routine via immediate trap number | 2 | | PUSH, POP | Push/pop direct word register onto/from system stack | 2 | | SCXT | Push direct word register onto system stack and update register with word operand | 4 | | RET | Return from intra-segment subroutine | 2 | | RETS | Return from inter-segment subroutine | 2 | | RETP | Return from intra-segment subroutine and pop direct word register from system stack | 2 | | RETI | Return from interrupt service subroutine | 2 | | SRST | Software Reset | 4 | | IDLE | Enter Idle Mode | 4 | | PWRDN | Enter Power Down Mode<br>(supposes NMI-pin being low) | 4 | | SRVWDT | Service Watchdog Timer | 4 | | DISWDT | Disable Watchdog Timer | 4 | | EINIT | Signify End-of-Initialization on RSTOUT-pin | 4 | | NOP | Null operation | 2 | | | | | ### **Special Function Registers Overview** The following table lists all SFRs which are implemented in the SAB 80C166 in alphabetical order. Bit-addressable SFRs are marked with the letter "b" in column "Name". An SFR can be specified via its individual mnemonic name. Depending on the selected addressing mode, an SFR can be accessed via its physical address (using the Data Page Pointers), or via its short 8-bit address (without using the Data Page Pointers). ## **Special Function Registers Overview** | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |---------|---|---------------------|------------------|---------------------------------------------------------------|-------------------| | ADCIC | b | FF98 <sub>H</sub> | CCH | A/D Converter End of Conversion Interrupt<br>Control Register | 0000H | | ADCON | b | FFA0 <sub>H</sub> | D0 <sub>H</sub> | A/D Converter Control Register | 0000 <sub>H</sub> | | ADDAT | | FEA0 <sub>H</sub> | 50 <sub>H</sub> | A/D Converter Result Register | 0000 <sub>H</sub> | | ADDRSEL | 1 | FE18 <sub>H</sub> | 0C <sub>H</sub> | Address Select Register 1 | 0000 <sub>H</sub> | | ADEIC | b | FF9A <sub>H</sub> | CD <sub>H</sub> | A/D Converter Overrun Error Interrupt Control<br>Register | 0000H | | BUSCON1 | b | FF14 <sub>H</sub> | 8A <sub>H</sub> | Bus Configuration Register 1 | 0000H | | CAPREL | | FE4A <sub>H</sub> | 25 <sub>H</sub> | GPT2 Capture/Reload Register | 0000 <sub>H</sub> | | CC0 | | FE80 <sub>H</sub> | 40 <sub>H</sub> | CAPCOM Register 0 | 0000 <sub>H</sub> | | CCOIC | b | FF78 <sub>H</sub> | BC <sub>H</sub> | CAPCOM Register 0 Interrupt Control Register | 0000H | | CC1 | | FE82 <sub>H</sub> | 41 <sub>H</sub> | CAPCOM Register 1 | 0000 <sub>H</sub> | | CC1IC | b | FF7A <sub>H</sub> | BD <sub>H</sub> | CAPCOM Register 1 Interrupt Control Register | 0000 <sub>H</sub> | | CC2 | | FE84 <sub>H</sub> | 42 <sub>H</sub> | CAPCOM Register 2 | 0000 <sub>H</sub> | | CC2IC | b | FF7C <sub>H</sub> | BE <sub>H</sub> | CAPCOM Register 2 Interrupt Control Register | 0000 <sub>H</sub> | | CC3 | | FE86 <sub>H</sub> | 43 <sub>H</sub> | CAPCOM Register 3 | 0000 <sub>H</sub> | | CC3IC | b | FF7E <sub>H</sub> | BF <sub>H</sub> | CAPCOM Register 3 Interrupt Control Register | 0000 <sub>H</sub> | | CC4 | | FE88 <sub>H</sub> | 44 <sub>H</sub> | CAPCOM Register 4 | 0000 <sub>H</sub> | | CC4IC | b | FF80 <sub>H</sub> | C0 <sub>H</sub> | CAPCOM Register 4 Interrupt Control Register | 0000 <sub>H</sub> | | CC5 | | FE8A <sub>H</sub> | 45 <sub>H</sub> | CAPCOM Register 5 | 0000H | | CC5IC | b | FF82 <sub>H</sub> | C1 <sub>H</sub> | CAPCOM Register 5 Interrupt Control Register | 0000 <sub>H</sub> | | CC6 | | FE8C <sub>H</sub> | 46 <sub>H</sub> | CAPCOM Register 6 | 0000 <sub>H</sub> | | CC6IC | b | FF84 <sub>H</sub> | C2 <sub>H</sub> | CAPCOM Register 6 Interrupt Control Register | 0000 <sub>H</sub> | | CC7 | | FE8E <sub>H</sub> | 47 <sub>H</sub> | CAPCOM Register 7 | 0000H | | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|---------------------|------------------|-------------------------------------------------------|-------------------| | CC7IC | b | FF86 <sub>H</sub> | СЗН | CAPCOM Register 7 Interrupt Control Register | 0000 <sub>H</sub> | | CC8 | | FE90 <sub>H</sub> | 48 <sub>H</sub> | CAPCOM Register 8 | 0000 <sub>H</sub> | | CC8IC | b | FF88 <sub>H</sub> | C4 <sub>H</sub> | CAPCOM Register 8 Interrupt Control Register | 0000 <sub>H</sub> | | CC9 | | FE92 <sub>H</sub> | 49 <sub>H</sub> | CAPCOM Register 9 | 0000 <sub>H</sub> | | CC9IC | b | FF8A <sub>H</sub> | C5 <sub>H</sub> | CAPCOM Register 9 Interrupt Control Register | 0000 <sub>H</sub> | | CC10 | | FE94 <sub>H</sub> | 4A <sub>H</sub> | CAPCOM Register 10 | 0000 <sub>H</sub> | | CC10IC | b | FF8C <sub>H</sub> | С6 <sub>Н</sub> | CAPCOM Register 10 Interrupt Control Register | 0000 <sub>H</sub> | | CC11 | | FE96 <sub>H</sub> | 4B <sub>H</sub> | CAPCOM Register 11 | 0000 <sub>H</sub> | | CC11IC | b | FF8E <sub>H</sub> | C7 <sub>H</sub> | CAPCOM Register 11 Interrupt Control Register | 0000 <sub>H</sub> | | CC12 | | FE98 <sub>H</sub> | 4C <sub>H</sub> | CAPCOM Register 12 | 0000 <sub>H</sub> | | CC12IC | b | FF90 <sub>H</sub> | C8 <sub>H</sub> | CAPCOM Register 12 Interrupt Control Register | 0000 <sub>H</sub> | | CC13 | | FE9A <sub>H</sub> | 4D <sub>H</sub> | CAPCOM Register 13 | 0000 <sub>H</sub> | | CC13IC | b | FF92 <sub>H</sub> | C9 <sub>H</sub> | CAPCOM Register 13 Interrupt Control Register | 0000 <sub>H</sub> | | CC14 | | FE9C <sub>H</sub> | 4E <sub>H</sub> | CAPCOM Register 14 | 0000 <sub>H</sub> | | CC14IC | b | FF94 <sub>H</sub> | CA <sub>H</sub> | CAPCOM Register 14 Interrupt Control Register | 0000 <sub>H</sub> | | CC15 | | FE9E <sub>H</sub> | 4F <sub>H</sub> | CAPCOM Register 15 | 0000 <sub>H</sub> | | CC15IC | b | FF96 <sub>H</sub> | CB <sub>H</sub> | CAPCOM Register 15 Interrupt Control Register | 0000 <sub>H</sub> | | ССМО | b | FF52 <sub>H</sub> | A9 <sub>H</sub> | CAPCOM Mode Control Register 0 | 0000 <sub>H</sub> | | CCM1 | b | FF54 <sub>H</sub> | AA <sub>H</sub> | CAPCOM Mode Control Register 1 | 0000 <sub>H</sub> | | CCM2 | b | FF56 <sub>H</sub> | AB <sub>H</sub> | CAPCOM Mode Control Register 2 | 0000 <sub>H</sub> | | ССМЗ | b | FF58 <sub>H</sub> | ACH | CAPCOM Mode Control Register 3 | 0000 <sub>H</sub> | | СР | | FE10 <sub>H</sub> | 08 <sub>H</sub> | CPU Context Pointer Register | FC00 <sub>H</sub> | | CRIC | þ | FF6A <sub>H</sub> | B5 <sub>H</sub> | GPT2 CAPREL Interrupt Control Register | 0000 <sub>H</sub> | | CSP | | FE08 <sub>H</sub> | 04 <sub>H</sub> | CPU Code Segment Pointer Register (2 bits, read only) | 0000 <sub>H</sub> | | DP0 | b | FF02 <sub>H</sub> | 81 <sub>H</sub> | Port 0 Direction Control Register | 0000 <sub>H</sub> | | DP1 | b | FF06 <sub>H</sub> | 83 <sub>H</sub> | Port 1 Direction Control Register | 0000 <sub>H</sub> | | DP2 | b | FFC2 <sub>H</sub> | E1 <sub>H</sub> | Port 2 Direction Control Register | 0000 <sub>H</sub> | | DP3 | b | FFC6 <sub>H</sub> | E3 <sub>H</sub> | Port 3 Direction Control Register | 0000 <sub>H</sub> | | DP4 | b | FF0A <sub>H</sub> | 85 <sub>H</sub> | Port 4 Direction Control Register (2 bits) | 00 <sub>H</sub> | | Name | | Physical<br>Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|---------------------|------------------|------------------------------------------------------|-------------------| | DPP0 | | FE00 <sub>H</sub> | 00 <sub>H</sub> | CPU Data Page Pointer 0 Register (4 bits) | 0000 <sub>H</sub> | | DPP1 | | FE02 <sub>H</sub> | 01 <sub>H</sub> | CPU Data Page Pointer 1 Register (4 bits) | 0001 <sub>H</sub> | | DPP2 | | FE04 <sub>H</sub> | 02 <sub>H</sub> | CPU Data Page Pointer 2 Register (4 bits) | 0002 <sub>H</sub> | | DPP3 | | FE06 <sub>H</sub> | 03 <sub>H</sub> | CPU Data Page Pointer 3 Register (4 bits) | 0003 <sub>H</sub> | | MDC | b | FF0E <sub>H</sub> | 87 <sub>H</sub> | CPU Multiply / Divide Control Register | 0000 <sub>H</sub> | | MDH | | FE0C <sub>H</sub> | 06 <sub>H</sub> | CPU Multiply / Divide Register – High Word | 0000 <sub>H</sub> | | MDL | | FE0E <sub>H</sub> | 07 <sub>H</sub> | CPU Multiply / Divide Register – Low Word | 0000 <sub>H</sub> | | ONES | | FF1E <sub>H</sub> | 8F <sub>H</sub> | Constant Value 1's Register (read only) | FFFF <sub>H</sub> | | P0 | b | FF00 <sub>H</sub> | 80 <sub>H</sub> | Port 0 Register | 0000 <sub>H</sub> | | P1 | b | FF04 <sub>H</sub> | 82 <sub>H</sub> | Port 1 Register | 0000 <sub>H</sub> | | P2 | b | FFC0 <sub>H</sub> | E0 <sub>H</sub> | Port 2 Register | 0000 <sub>H</sub> | | P3 | b | FFC4 <sub>H</sub> | E2 <sub>H</sub> | Port 3 Register | 0000 <sub>H</sub> | | P4 | b | FFC8 <sub>H</sub> | E4 <sub>H</sub> | Port 4 Register (2 bits) | 00 <sub>H</sub> | | P5 | b | FFA2 <sub>H</sub> | D1 <sub>H</sub> | Port 5 Register (read only) | XXXX <sub>H</sub> | | PECC0 | | FEC0 <sub>H</sub> | 60 <sub>H</sub> | PEC Channel 0 Control Register | 0000 <sub>H</sub> | | PECC1 | | FEC2 <sub>H</sub> | 61 <sub>H</sub> | PEC Channel 1 Control Register | 0000 <sub>H</sub> | | PECC2 | | FEC4 <sub>H</sub> | 62 <sub>H</sub> | PEC Channel 2 Control Register | 0000 <sub>H</sub> | | PECC3 | | FEC6 <sub>H</sub> | 63 <sub>H</sub> | PEC Channel 3 Control Register | 0000 <sub>H</sub> | | PECC4 | | FEC8 <sub>H</sub> | 64 <sub>H</sub> | PEC Channel 4 Control Register | 0000 <sub>H</sub> | | PECC5 | | FECA <sub>H</sub> | 65 <sub>H</sub> | PEC Channel 5 Control Register | 0000 <sub>H</sub> | | PECC6 | | FECCH | 66 <sub>H</sub> | PEC Channel 6 Control Register | 0000 <sub>H</sub> | | PECC7 | | FECE <sub>H</sub> | 67 <sub>H</sub> | PEC Channel 7 Control Register | 0000 <sub>H</sub> | | PSW | b | FF10 <sub>H</sub> | 88 <sub>H</sub> | CPU Program Status Word | 0000 <sub>H</sub> | | S0BG | | FEB4 <sub>H</sub> | 5A <sub>H</sub> | Serial Channel 0 Baud Rate Generator Reload Register | 0000 <sub>H</sub> | | S0CON | b | FFB0 <sub>H</sub> | D8 <sub>H</sub> | Serial Channel 0 Control Register | | | S0EIC | b | FF70 <sub>H</sub> | B8 <sub>H</sub> | Serial Channel 0 Error Interrupt Control Register | | | S0RBUF | | FEB2 <sub>H</sub> | 59 <sub>H</sub> | Serial Channel 0 Receive Buffer Register (read only) | XX <sub>H</sub> | | Name | | Physical Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|-------------------|------------------|---------------------------------------------------------|----------------------| | SORIC | b | FF6E <sub>H</sub> | B7 <sub>H</sub> | Serial Channel 0 Receive Interrupt Control<br>Register | 0000 <sub>H</sub> | | SOTBUF | | FEB0 <sub>H</sub> | 58 <sub>H</sub> | Serial Channel 0 Transmit Buffer Register (write only) | 00 <sub>H</sub> | | S0TIC | b | FF6C <sub>H</sub> | B6 <sub>H</sub> | Serial Channel 0 Transmit Interrupt Control<br>Register | 0000 <sub>H</sub> | | S1BG | | FEBC <sub>H</sub> | 5E <sub>H</sub> | Serial Channel 1 Baud Rate Generator Reload Register | 0000 <sub>H</sub> | | S1CON | b | FFB8 <sub>H</sub> | DCH | Serial Channel 1 Control Register | 0000 <sub>H</sub> | | S1EIC | þ | FF76 <sub>H</sub> | BB <sub>H</sub> | Serial Channel 1 Error Interrupt Control Register | 0000 <sub>H</sub> | | S1RBUF | | FEBA <sub>H</sub> | 5D <sub>H</sub> | Serial Channel 1 Receive Buffer Register (read only) | XXH | | S1RIC | b | FF74 <sub>H</sub> | BA <sub>H</sub> | Serial Channel 1 Receive Interrupt Control<br>Register | 0000 <sub>H</sub> | | S1TBUF | | FEB8 <sub>H</sub> | 5C <sub>H</sub> | Serial Channel 1 Transmit Buffer Register (write only) | 00 <sub>H</sub> | | S1TIC | b | FF72 <sub>H</sub> | 89 <sub>H</sub> | Serial Channel 1 Transmit Interrupt Control<br>Register | 0000 <sub>H</sub> | | SP | | FE12 <sub>H</sub> | 09 <sub>H</sub> | CPU System Stack Pointer Register | FC00 <sub>H</sub> | | STKOV | | FE14 <sub>H</sub> | 0A <sub>H</sub> | CPU Stack Overflow Pointer Register | FA00 <sub>H</sub> | | STKUN | | FE16 <sub>H</sub> | 0B <sub>H</sub> | CPU Stack Underflow Pointer Register | FC00 <sub>H</sub> | | SYSCON | b | FF0C <sub>H</sub> | 86 <sub>H</sub> | CPU System Configuration Register | 0xx0 <sub>H</sub> *) | | TO | | FE50 <sub>H</sub> | 28 <sub>H</sub> | CAPCOM Timer 0 Register | 0000H | | T01CON | b | FF50 <sub>H</sub> | A8 <sub>H</sub> | CAPCOM Timer 0 and Timer 1 Control Register | 0000 <sub>H</sub> | | T0IC | b | FF9C <sub>H</sub> | CEH | CAPCOM Timer 0 Interrupt Control Register | 0000 <sub>H</sub> | | TOREL | | FE54 <sub>H</sub> | 2A <sub>H</sub> | CAPCOM Timer 0 Reload Register | 0000 <sub>H</sub> | | T1 | | FE52 <sub>H</sub> | 29 <sub>H</sub> | CAPCOM Timer 1 Register | 0000 <sub>H</sub> | | T1IC | b | FF9E <sub>H</sub> | CF <sub>H</sub> | CAPCOM Timer 1 Interrupt Control Register | 0000 <sub>H</sub> | | T1REL | | FE56 <sub>H</sub> | 2B <sub>H</sub> | CAPCOM Timer 1 Reload Register | 0000 <sub>H</sub> | | T2 | | FE40 <sub>H</sub> | 20 <sub>H</sub> | GPT1 Timer 2 Register | 0000 <sub>H</sub> | | T2CON | b | FF40 <sub>H</sub> | A0 <sub>H</sub> | GPT1 Timer 2 Control Register | 0000 <sub>H</sub> | | T2IC | b | FF60 <sub>H</sub> | B0 <sub>H</sub> | GPT1 Timer 2 Interrupt Control Register | 0000 <sub>H</sub> | | Name | | Physical Address | 8-Bit<br>Address | Description | Reset<br>Value | |--------|---|-------------------|------------------|-----------------------------------------|-------------------| | T3 | | FE42 <sub>H</sub> | 21 <sub>H</sub> | GPT1 Timer 3 Register | 0000 <sub>H</sub> | | T3CON | b | FF42 <sub>H</sub> | A1 <sub>H</sub> | GPT1 Timer 3 Control Register | 0000 <sub>H</sub> | | T3IC | b | FF62 <sub>H</sub> | B1 <sub>H</sub> | GPT1 Timer 3 Interrupt Control Register | 0000 <sub>H</sub> | | T4 | | FE44 <sub>H</sub> | 22 <sub>H</sub> | GPT1 Timer 4 Register | 0000 <sub>H</sub> | | T4CON | b | FF44 <sub>H</sub> | A2 <sub>H</sub> | GPT1 Timer 4 Control Register | 0000 <sub>H</sub> | | T4IC | b | FF64 <sub>H</sub> | B2 <sub>H</sub> | GPT1 Timer 4 Interrupt Control Register | 0000 <sub>H</sub> | | T5 | | FE46 <sub>H</sub> | 23 <sub>H</sub> | GPT2 Timer 5 Register | 0000 <sub>H</sub> | | T5CON | b | FF46 <sub>H</sub> | A3 <sub>H</sub> | GPT2 Timer 5 Control Register | 0000 <sub>H</sub> | | T5IC | b | FF66 <sub>H</sub> | B3 <sub>H</sub> | GPT2 Timer 5 Interrupt Control Register | 0000 <sub>H</sub> | | T6 | | FE48 <sub>H</sub> | 24 <sub>H</sub> | GPT2 Timer 6 Register | 0000 <sub>H</sub> | | T6CON | b | FF48 <sub>H</sub> | A4 <sub>H</sub> | GPT2 Timer 6 Control Register | 0000 <sub>H</sub> | | T6IC | b | FF68 <sub>H</sub> | B4 <sub>H</sub> | GPT2 Timer 6 Interrupt Control Register | 0000 <sub>H</sub> | | TFR | b | FFAC <sub>H</sub> | D6 <sub>H</sub> | Trap Flag Register | 0000 <sub>H</sub> | | WDT | | FEAE <sub>H</sub> | 57 <sub>H</sub> | Watchdog Timer Register (read only) | 0000 <sub>H</sub> | | WDTCON | | FFAE <sub>H</sub> | D7 <sub>H</sub> | Watchdog Timer Control Register | 0000 <sub>H</sub> | | ZEROS | b | FF1C <sub>H</sub> | 8E <sub>H</sub> | Constant Value 0's Register (read only) | 0000 <sub>H</sub> | <sup>\*)</sup> The system configuration is selected during reset. ## **Absolute Maximum Ratings** | Ambient temperature under bias $(T_A)$ : | | |----------------------------------------------------------------------|-----------------------------| | SAB 83C166-5M, SAB 80C166-M | 0 to + 70 °C | | SAB 83C166-5M-T3, SAB 80C166-M-T3 | – 40 to + 85 °C | | Storage temperature ( $T_{ST}$ ) | – 65 to + 150 °C | | Voltage on $V_{\rm CC}$ pins with respect to ground ( $V_{\rm SS}$ ) | – 0.5 to + 6.5 V | | Voltage on any pin with respect to ground ( $V_{\rm SS}$ ) | 0.5 to $V_{\rm CC}$ + 0.5 V | | Input current on any pin during overload condition | – 10 to + 10 mA | | Absolute sum of all input currents during overload condition | 100 mA | | Power dissipation | 1 W | Note: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. During overload conditions ( $V_{\rm IN} > V_{\rm CC}$ or $V_{\rm IN} < V_{\rm SS}$ ) the voltage on pins with respect to ground ( $V_{\rm SS}$ ) must not exceed the values defined by the Absolute Maximum Ratings. ## Parameter Interpretation The parameters listed in the following partly represent the characteristics of the SAB 80C166 and partly its demands on the system. To aid in interpreting the parameters right, when evaluating them for a design, they are marked in column "Symbol": #### CC (Controller Characteristics): The logic of the SAB 80C166 will provide signals with the respective timing characteristics. #### SR (System Requirement): The external system must provide signals with the respective timing characteristics to the SAB 80C166. ### **DC Characteristics** $V_{\rm CC}$ = 5 V ± 10 %; $V_{\rm SS}$ = 0 V $T_A = 0$ to +70 °C for SAB 83C166-5M, SAB 80C166-M for SAB 83C166-5M-T3, SAB 80C166-M-T3 | Parameter | Symbol | Limit Values | | Unit | <b>Test Condition</b> | | |--------------------------------------------------------------------------------------|----------------------|------------------------------|--------------------------------|--------|----------------------------------------------------------|--| | | | min. | max. | 1 | | | | Input low voltage | V <sub>IL</sub> SR | - 0.5 | 0.2 V <sub>CC</sub><br>- 0.1 | V | _ | | | Input high voltage (all except RSTIN and XTAL1) | V <sub>IH</sub> SR | 0.2 V <sub>cc</sub><br>+ 0.9 | $V_{\rm CC} + 0.5$ | ٧ | _ | | | Input high voltage RSTIN | V <sub>IH1</sub> SR | 0.6 V <sub>cc</sub> | $V_{\rm cc} + 0.5$ | ٧ | _ | | | Input high voltage XTAL1 | V <sub>IH2</sub> SR | 0.7 V <sub>cc</sub> | $V_{\rm CC}$ + 0.5 | ٧ | _ | | | Output low voltage<br>(Port 0, Port 1, Port 4, ALE, RD,<br>WR, BHE, CLKOUT, RSTOUT) | V <sub>OL</sub> CC | _ | 0.45 | V | I <sub>OL</sub> = 2.4 mA | | | Output low voltage (all other outputs) | V <sub>OL1</sub> CC | _ | 0.45 | ٧ | $I_{\rm OL1} = 1.6 {\rm mA}$ | | | Output high voltage<br>(Port 0, Port 1, Port 4, ALE, RD,<br>WR, BHE, CLKOUT, RSTOUT) | V <sub>OH</sub> CC | 0.9 V <sub>CC</sub><br>2.4 | - | V | $I_{OH} = -500 \mu\text{A}$<br>$I_{OH} = -2.4 \text{mA}$ | | | Output high voltage (all other outputs) | V <sub>OH1</sub> CC | 0.9 V <sub>CC</sub><br>2.4 | _ | V<br>V | $I_{OH} = -250 \mu\text{A}$<br>$I_{OH} = -1.6 \text{mA}$ | | | Input leakage current (Port 5) 1) | I <sub>OZ1</sub> CC | _ | ±200 | nA | 0 V < $V_{\rm IN}$ < $V_{\rm CC}$ | | | Input leakage current (all other) | I <sub>OZ2</sub> CC | _ | ±500 | nA | $0 \text{ V} < V_{\text{IN}} < V_{\text{CC}}$ | | | RSTIN pullup resistor | R <sub>RST</sub> CC | 50 | 150 | kΩ | _ | | | Read inactive current 4) | $I_{\rm RH}$ 2) | _ | -40 | μА | $V_{\mathrm{OUT}} = V_{\mathrm{OHmin}}$ | | | Read active current 4) | I <sub>RL</sub> 3) | -500 | - | μΑ | $V_{\mathrm{OUT}} = V_{\mathrm{OLmax}}$ | | | ALE inactive current 4) | I <sub>ALEL</sub> 2) | - | 150 | μА | $V_{OUT} = V_{OLmax}$ | | | ALE active current 4) | I <sub>ALEH</sub> 3) | 2100 | ļ | μА | $V_{\mathrm{OUT}} = V_{\mathrm{OHmin}}$ | | | XTAL1 input current | I <sub>IL</sub> CC | _ | ±20 | μА | 0 V < $V_{\rm IN}$ < $V_{\rm CC}$ | | | Pin capacitance <sup>5)</sup> (digital inputs/outputs) | C <sub>IO</sub> CC | _ | 10 | pF | f = 1 MHz<br>$T_A$ = 25 °C | | | Power supply current | $I_{\rm CC}$ | _ | 50 +<br>5 * f <sub>CPU</sub> | mA | Reset active f <sub>CPU</sub> in [MHz] <sup>6)</sup> | | | Idle mode supply current | $I_{ID}$ | _ | 30 +<br>1.5 * f <sub>CPU</sub> | mA | f <sub>CPU</sub> in [MHz] <sup>6)</sup> | | | Power-down mode supply current | $I_{PD}$ | _ | 50 | μА | $V_{\rm CC} = 5.5 {\rm V}^{(7)}$ | | #### Notes - 1) This specification does not apply to the analog input (Port 5.x) which is currently converted. - 2) The maximum current may be drawn while the respective signal line remains inactive. - 3) The minimum current must be drawn in order to drive the respective signal line active. - 4) This specification is only valid during Reset, or during Hold-mode. - 5) Not 100% tested, guaranteed by design characterization. - 6) The supply current is a function of the operating frequency. This dependency is illustrated in the figure below. These parameters are tested at V<sub>CCmax</sub> and 20 MHz CPU clock with all outputs open. - All inputs (including pins configured as inputs) at 0 V to 0.1 V or at V<sub>CC</sub> − 0.1 V to V<sub>CC</sub>, V<sub>REF</sub> = 0 V, all outputs (including pins configured as outputs) disconnected. A voltage of V<sub>CC</sub> ≥ 2.5 V is sufficient to retain the content of the internal RAM during power down mode. Figure 8 Supply/Idle Current as a Function of Operating Frequency #### A/D Converter Characteristics $V_{\rm CC} = 5 \text{ V} \pm 10 \%$ ; $V_{SS} = 0 \text{ V}$ $T_h = 0 \text{ to } +70 \,^{\circ}\text{C}$ for SAB 83C166-5M, SAB 80C166-M $T_{\Delta} = -40 \text{ to } +85 ^{\circ}\text{C}$ for SAB 83C166-5M-T3, SAB 80C166-M-T3 $4.0 \text{ V} \le V_{ABFE} \le V_{CC} + 0.1 \text{ V}; V_{SS} - 0.1 \text{ V} \le V_{AGND} \le V_{SS} + 0.2 \text{ V}$ | Parameter | Symbol | Limit Values | | Unit | Test Condition | | |-------------------------------------------------|----------------------|--------------|--------------------------------------------|------|------------------------------------------|--| | | | min. | max. | ] | | | | Analog input voltage range | V <sub>AIN</sub> SR | $V_{AGND}$ | $V_{AREF}$ | ٧ | 1) | | | Sample time | t <sub>S</sub> CC | _ | 2 t <sub>SC</sub> | | 2) 4) | | | Conversion time | t <sub>C</sub> CC | _ | 10 t <sub>CC</sub> + t <sub>S</sub> + 4TCL | | 3) 4) | | | Total unadjusted error | TUE CC | _ | ± 2 | LSB | 5) | | | Internal resistance of reference voltage source | R <sub>AREF</sub> SR | _ | t <sub>CC</sub> / 250<br>- 0.25 | kΩ | t <sub>CC</sub> in [ns] <sup>6) 7)</sup> | | | Internal resistance of analog source | R <sub>ASRC</sub> SR | - | t <sub>s</sub> / 500<br>- 0.25 | kΩ | t <sub>S</sub> in [ns] <sup>2) 7)</sup> | | | ADC input capacitance | C <sub>AIN</sub> CC | _ | 50 | рF | 7) | | #### Notes - 1) V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively. - <sup>2)</sup> During the sample time the input capacitance $C_1$ can be charged/discharged by the external source. The internal resistance of the analog source must allow the capacitors to reach their final voltage level within is. After the end of the sample time to, changes of the analog input voltage have no effect on the conversion result. The value for the sample clock is $t_{SC} = TCL * 32$ . - $^{3)}$ This parameter includes the sample time $t_{\rm S}$ , the time for determining the digital result and the time to load the result register with the conversion result. The value for the conversion clock is $t_{CC} = TCL * 32$ . - 4) This parameter depends on the ADC control logic. It is not a real maximum value, but rather a fixum. - TUE is tested at $V_{AREF}$ = 5.0V, $V_{AGND}$ = 0 V, $V_{CC}$ = 4.8 V. It is guaranteed by design characterization for all other voltages within the defined voltage range. - <sup>6)</sup> During the conversion the ADC's capacitance must be repeatedly charged or discharged. The internal resistance of the reference voltage source must allow the capacitors to reach their respective voltage level within too. The maximum internal resistance results from the CPU clock period. - 7) Not 100% tested, guaranteed by design characterization. ## **Testing Waveforms** AC inputs during testing are driven at 2.4 V for a logic '1' and 0.4 V for a logic '0'. Timing measurements are made at $V_{\rm H}$ min for a logic '1' and $V_{\rm IL}$ max for a logic '0'. Figure 9 Input Output Waveforms For timing purposes a port pin is no longer floating when a 100 mV change from load voltage occurs, but begins to float when a 100 mV change from the loaded $V_{\rm OH}/V_{\rm OL}$ level occurs $(I_{\rm OH}/I_{\rm OL}=20$ mA). Figure 10 Float Waveforms ### **AC Characteristics** #### **External Clock Drive XTAL1** $V_{\rm CC} = 5 \text{ V} \pm 10 \%;$ $V_{SS} = 0 \text{ V}$ $T_A \approx 0 \text{ to } +70 \,^{\circ}\text{C}$ for SAB 83C166-5M, SAB 80C166-M $T_{\rm A} = -40 \text{ to } +85 ^{\circ}\text{C}$ for SAB 83C166-5M-T3, SAB 80C166-M-T3 | Parameter | Symbol | 1 | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | | |-------------------|-------------------|------|----------------------------|------|--------------------------------------------|----|--| | | | min. | max. | min. | max. | 7 | | | Oscillator period | TCL SF | 25 | 25 | 25 | 500 | ns | | | High time | t <sub>1</sub> SF | 6 | _ | 6 | <u>-</u> | ns | | | Low time | t <sub>2</sub> SF | 6 | | 6 | _ | ns | | | Rise time | t <sub>3</sub> SF | _ | 5 | - | 5 | ns | | | Fall time | t <sub>4</sub> SP | - | 5 | _ | 5 | ns | | Figure 11 External Clock Drive XTAL1 # **Memory Cycle Variables** The timing tables below use three variables which are derived from registers SYSCON and BUSCON1 and represent the special characteristics of the programmed memory cycle. The following table describes, how these variables are to be computed. | Description | Symbol | Values | |------------------------------|------------------|-----------------------------| | ALE Extension | t <sub>A</sub> | TCL * <alectl></alectl> | | Memory Cycle Time Waitstates | $t_{\mathrm{C}}$ | 2TCL * (15 - <mctc>)</mctc> | | Memory Tristate Time | t <sub>F</sub> | 2TCL * (1 - <mttc>)</mttc> | # AC Characteristics (cont'd) ## Multiplexed Bus $V_{\rm CC} = 5 \text{ V} \pm 10 \text{ %}; \qquad V_{\rm SS} = 0 \text{ V}$ $T_A = 0 \text{ to } +70 \text{ °C}$ for SAB 83C166-5M, SAB 80C166-M $T_A = -40 \text{ to } +85 \text{ °C}$ for SAB 83C166-5M-T3, SAB 80C166-M-T3 $C_{\rm L}$ (for Port 0, Port 1, Port 4, ALE, $\overline{\rm RD}$ , $\overline{\rm WR}$ , $\overline{\rm BHE}$ , CLKOUT) = 100 pF ALE cycle time = 6 TCL + $2t_A + t_C + t_F$ (150 ns at 20-MHz CPU clock without waitstates) | Parameter | | mbol | Max. CPU Clock<br>= 20 MHz | | Variable 1/2TCL = | Unit | | |-------------------------------------------------------------------------------------|-----------------------|------|----------------------------|------------------------------------------|-------------------------------|-------------------------------------------------|----| | | į | | min. | max. | min. | max. | | | ALE high time | <i>t</i> <sub>5</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | Address setup to ALE | <i>t</i> <sub>6</sub> | CC | 10 + t <sub>A</sub> | _ | TCL - 15 + t <sub>A</sub> | _ | ns | | Address hold after ALE | <i>t</i> <sub>7</sub> | CC | $15 + t_A$ | _ | $TCL - 10 + t_A$ | _ | ns | | ALE falling edge to $\overline{\text{RD}}$ , $\overline{\text{WR}}$ (with RW-delay) | <i>t</i> <sub>8</sub> | CC | 15 + t <sub>A</sub> | _ | TCL - 10 + t <sub>A</sub> | _ | ns | | ALE falling edge to $\overline{\text{RD}}$ , $\overline{\text{WR}}$ (no RW-delay) | t <sub>9</sub> | СС | -10 + t <sub>A</sub> | _ | $-10 + t_{A}$ | _ | ns | | Address float after RD, WR (with RW-delay) | t <sub>10</sub> | СС | | 5 | _ | 5 | ns | | Address float after RD, WR (no RW-delay) | t <sub>11</sub> | СС | _ | 30 | | TCL + 5 | ns | | RD, WR low time<br>(with RW-delay) | t <sub>12</sub> | СС | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD WR low time (no RW-delay) | t <sub>13</sub> | СС | 65 + t <sub>C</sub> | - | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> | SR | _ | 30 + t <sub>C</sub> | - | 2TCL - 20<br>+ t <sub>C</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> | SR | - | 55 + t <sub>C</sub> | · <u> </u> | 3TCL - 20<br>+ t <sub>C</sub> | ns | | ALE low to valid data in | t <sub>16</sub> | SR | _ | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | _ | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> | SR | _ | 75<br>+ 2t <sub>A</sub> + t <sub>C</sub> | _ | 4TCL - 25<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> | SR | 0 | <u></u> | 0 | _ | ns | | Data float after RD | t <sub>19</sub> | SR | <del>-</del> | 35 + t <sub>F</sub> | _ | 2TCL - 15<br>+ t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> | CC | 35 + t <sub>C</sub> | - | 2TCL - 15<br>+ t <sub>C</sub> | _ | ns | | Parameter | Symbol | Max. CPU Clock<br>= 20 MHz | | Variable | Unit | | |-----------------------------------------------------------------------|--------------------|----------------------------|------|-------------------------------|------|----| | | | min. | max. | min. | max. | | | Data hold after WR | t <sub>23</sub> CC | 35 + t <sub>F</sub> | _ | 2TCL - 15<br>+ t <sub>F</sub> | _ | ns | | ALE rising edge after $\overline{\text{RD}}$ , $\overline{\text{WR}}$ | t <sub>25</sub> CC | 35 + t <sub>F</sub> | _ | 2TCL - 15<br>+ t <sub>F</sub> | _ | ns | | Address hold after RD, WR | t <sub>27</sub> CC | $35 + t_F$ | - | 2TCL - 15<br>+ t <sub>F</sub> | - | ns | Figure 12-1 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Normal ALE Figure 12-2 External Memory Cycle: Multiplexed Bus, With Read/Write Delay, Extended ALE Figure 12-3 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Normal ALE Figure 12-4 External Memory Cycle: Multiplexed Bus, No Read/Write Delay, Extended ALE # **SIEMENS** ## AC Characteristics (cont'd) ## **Demultiplexed Bus** $V_{\rm CC}$ = 5 V ± 10 %; $V_{\rm SS}$ = 0 V $T_A = 0$ to +70 °C for SAB 83C166-5M, SAB 80C166-M $T_A = -40$ to +85 °C for SAB 83C166-5M-T3, SAB 80C166-M-T3 $C_{L}$ (for Port 0, Port 1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF ALE cycle time = 4 TCL + $2t_A$ + $t_C$ + $t_F$ (100 ns at 20-MHz CPU clock without waitstates) | Parameter | Symbol | | Max. CPU Clock | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |------------------------------------------------------------|------------------------|----|----------------------|------------------------------------------|--------------------------------------------|-------------------------------------------------|------| | | | | min. | max. | min. | max. | | | ALE high time | <i>t</i> <sub>5</sub> | CC | 15 + t <sub>A</sub> | - | TCL - 10 + t <sub>A</sub> | _ | ns | | Address setup to ALE | <i>t</i> <sub>6</sub> | CC | $10 + t_A$ | - | TCL - 15 + t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (with RW-delay) | <i>t</i> <sub>8</sub> | СС | 15 + t <sub>A</sub> | _ | TCL - 10<br>+ t <sub>A</sub> | _ | ns | | ALE falling edge to RD, WR (no RW-delay) | <i>t</i> <sub>9</sub> | СС | -10 + t <sub>A</sub> | _ | -10<br>+ t <sub>A</sub> | _ | ns | | RD, WR low time<br>(with RW-delay) | t <sub>12</sub> | СС | 40 + t <sub>C</sub> | _ | 2TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD, WR low time<br>(no RW-delay) | t <sub>13</sub> | СС | 65 + t <sub>C</sub> | _ | 3TCL - 10<br>+ t <sub>C</sub> | _ | ns | | RD to valid data in (with RW-delay) | t <sub>14</sub> | SR | _ | 30 + t <sub>C</sub> | _ | 2TCL - 20<br>+ t <sub>C</sub> | ns | | RD to valid data in (no RW-delay) | t <sub>15</sub> | SR | _ | 55 + t <sub>C</sub> | _ | 3TCL - 20<br>+ t <sub>C</sub> | ns | | ALE low to valid data in | t <sub>16</sub> | SR | _ | 55<br>+ t <sub>A</sub> + t <sub>C</sub> | - | 3TCL - 20<br>+ t <sub>A</sub> + t <sub>C</sub> | ns | | Address to valid data in | t <sub>17</sub> | SR | - | 75<br>+ 2t <sub>A</sub> + t <sub>C</sub> | _ | 4TCL - 25<br>+ 2t <sub>A</sub> + t <sub>C</sub> | ns | | Data hold after RD rising edge | t <sub>18</sub> | SR | 0 | _ | 0 | _ | ns | | Data float after RD rising edge (with RW-delay) | t <sub>20</sub> | SR | _ | 35 + t <sub>F</sub> | _ | 2TCL - 15<br>+ t <sub>F</sub> | ns | | Data float after $\overline{RD}$ rising edge (no RW-delay) | <i>t</i> <sub>21</sub> | SR | _ | 15 + t <sub>F</sub> | : — | TCL - 10<br>+ t <sub>F</sub> | ns | | Data valid to WR | t <sub>22</sub> | СС | 35 + t <sub>C</sub> | <del>-</del> | 2TCL - 15<br>+ t <sub>C</sub> | _ | ns | | Data hold after WR | t <sub>24</sub> | CC | 15 + t <sub>F</sub> | _ | TCL - 10 + t <sub>F</sub> | _ | ns | # **SIEMENS** | Parameter | Symbol | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |-----------------------------------------------------------------------|--------------------|----------------------------|------|--------------------------------------------|------|------| | | | min. | max. | min. | max. | 7 | | ALE rising edge after $\overline{\text{RD}}$ , $\overline{\text{WR}}$ | t <sub>26</sub> CC | -10 + t <sub>F</sub> | _ | -10<br>+ t <sub>F</sub> | - | ns | | Address hold after RD, | t <sub>28</sub> CC | $0 + t_{\text{F}}$ | | 0<br>+ t <sub>F</sub> | _ | ns | Figure 13-1 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Normal ALE Figure 13-2 External Memory Cycle: Demultiplexed Bus, With Read/Write Delay, Extended ALE Figure 13-3 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Normal ALE Figure 13-4 External Memory Cycle: Demultiplexed Bus, No Read/Write Delay, Extended ALE ## **SIEMENS** # AC Characteristics (cont'd) CLKOUT and READY $V_{\rm CC} = 5 \text{ V} \pm 10 \text{ %}; \qquad V_{\rm SS} = 0 \text{ V}$ $T_A = 0 \text{ to } +70 \,^{\circ}\text{C}$ for SAB 83C166-5M, SAB 80C166-M $T_A = -40 \text{ to } +85 \text{ }^{\circ}\text{C}$ for SAB 83C166-5M-T3, SAB 80C166-M-T3 $C_1$ (for Port 0, Port 1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF | Parameter | Symbol | | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | | |-----------------------------------------------------------------|-----------------|----|----------------------------|---------------------|--------------------------------------------|------------------------------------------------------|------|--| | | | | min. | max. | min. | max. | | | | CLKOUT cycle time | t <sub>29</sub> | CC | 50 | 50 | 2TCL | 2TCL | ns | | | CLKOUT high time | t <sub>30</sub> | CC | 20 | - | TCL - 5 | _ | ns | | | CLKOUT low time | t <sub>31</sub> | CC | 15 | _ | TCL - 10 | _ | ns | | | CLKOUT rise time | t <sub>32</sub> | CC | _ | 5 | _ | 5 | ns | | | CLKOUT fall time | t <sub>33</sub> | CC | _ | 5 | - | 5 | ns | | | CLKOUT rising edge to<br>ALE falling edge | t <sub>34</sub> | СС | 0 + t <sub>A</sub> | 10 + t <sub>A</sub> | 0 + t <sub>A</sub> | 10 + t <sub>A</sub> | ns | | | Synchronous READY setup time to CLKOUT | <i>t</i> 35 | SR | 10 | _ | 10 | _ | ns | | | Synchronous READY hold time after CLKOUT | t <sub>36</sub> | SR | 10 | _ | 10 | _ | ns | | | Asynchronous READY low time | t <sub>37</sub> | SR | 65 | _ | 2TCL + 15 | _ | ns | | | Asynchronous READY setup time 1) | <sup>t</sup> 58 | SR | 20 | _ | 20 | - | ns | | | Asynchronous READY hold time 1) | t <sub>59</sub> | SR | 0 | - | 0 | - | ns | | | Async. READY hold time after RD, WR high (Demultiplexed Bus) 2) | t <sub>60</sub> | SR | 0 | $0 + 2t_A + t_F$ | 0 | TCL - 25<br>+ 2t <sub>A</sub> + t <sub>F</sub><br>2) | ns | | <sup>1)</sup> These timings are given for test purposes only, in order to assure recognition at a specific clock edge. <sup>2)</sup> Demultiplexed bus is the worst case. For multiplexed bus 2TCL are to be added to the maximum values. This adds even more time for deactivating READY. Figure 14 CLKOUT and READY - 1) Cycle as programmed, including MCTC waitstates (Example shows 0 MCTC WS). - 2) The leading edge of the respective command depends on RW-delay. - 3) READY sampled HIGH at this sampling point generates a READY controlled waitstate, READY sampled LOW at this sampling point terminates the currently running bus cycle. - 4) READY may be deactivated in response to the trailing (rising) edge of the corresponding command (RD or WR). - 5) If the Asynchronous READY signal does not fulfill the indicated setup and hold times with respect to CLKOUT (e.g. because CLKOUT is not enabled), it must fulfill t<sub>37</sub> in order to be safely synchronized. This is guaranteed, if READY is removed in response to the command (see Note <sup>4)</sup>). - 6) Multiplexed bus modes have a MUX waitstate added after a bus cycle, and an additional MTTC waitstate may be inserted here. For a multiplexed bus with MTTC waitstate this delay is 2 CLKOUT cycles, for a demultiplexed bus without MTTC waitstate this delay is zero. - 7) The next external bus cycle may start here. ### AC Characteristics (cont'd) **External Bus Arbitration** $C_L$ (for Port 0, Port 1, Port 4, ALE, $\overline{RD}$ , $\overline{WR}$ , $\overline{BHE}$ , CLKOUT) = 100 pF | Parameter | Symbol | | Max. CPU Clock<br>= 20 MHz | | Variable CPU Clock<br>1/2TCL = 1 to 20 MHz | | Unit | |---------------------------------------|-----------------|----|----------------------------|------|--------------------------------------------|------|------| | | | | min. | max. | min. | max. | 7 | | HOLD input setup time to CLKOUT | t <sub>61</sub> | SR | 20 | _ | 20 | - | ns | | CLKOUT to HLDA high or BREQ low delay | 162 | СС | _ | 50 | - | 50 | ns | | CLKOUT to HLDA low or BREQ high delay | t <sub>63</sub> | СС | _ | 50 | _ | 50 | ns | | Other signals release | t <sub>66</sub> | CC | _ | 25 | _ | 25 | ns | | Other signals drive | t <sub>67</sub> | CC | -5 | 35 | -5 | 35 | ns | Figure 15 External Bus Arbitration, Releasing the Bus - 1) The SAB 80C166 will complete the currently running bus cycle before granting bus access. - 2) This is the first possibility for BREQ to get active. Figure 16 External Bus Arbitration, (Regaining the Bus) - This is the last chance for BREQ to trigger the indicated regain-sequence. Even if BREQ is activated earlier, the regain-sequence is initiated by HOLD going high. Please note that HOLD may also be deactivated without the SAB 80C166 requesting the bus. - 2) The next SAB 80C166 driven bus cycle may start here