

# MOS INTEGRATED CIRCUIT $\mu PD30550A$

## VR5500A, VR5532A

## 64-/32-BIT MICROPROCESSOR

#### DESCRIPTION

\*

The  $\mu$ PD30550AF2-300-NN1 and  $\mu$ PD30550AF2-400-NN1 (VR5500A), and  $\mu$ PD30550AGD-300-WML and  $\mu$ PD30550AGD-350-WML (VR5532A) are members of the VR<sup>TM</sup> Series of RISC (Reduced Instruction Set Computer) microprocessors. They are high-performance 64-/32-bit microprocessors that employ the RISC architecture developed by MIPS<sup>TM</sup>. The VR5500A uses a BGA package and provides a 300 MHz product and a 400 MHz product. The VR5532A uses a QFP package and provides a 300 MHz product and a 350 MHz product (please refer to **ORDERING INFORMATION** for details).

The VR5500A allows selection of a 64-bit or 32-bit bus width for the system interface, and can operate using protocols compatible with the VR5000 Series and VR5432. The VR5532A does not include a system interface bus width selection function (the bus is fixed to 32 bits).

Detailed function descriptions are provided in the following user's manual. Be sure to read the manual before designing.

• VR5500A, VR5532A User's Manual (U16677E/U16677J)

#### FEATURES

- MIPS 64-bit RISC architecture
- High-speed operation processing
  - Two-way superscalar super pipeline
  - [VR5500A]
  - 300 MHz product:
     603 MIPS

     400 MHz product:
     804 MIPS

     [VR5532A]
     804 MIPS
  - 300 MHz product: 603 MIPS
  - 350 MHz product: 703 MIPS
- High-speed translation lookaside buffer (TLB)(48 entries)
  - Address space
    - Physical: 36 bits (64-bit bus selected)<sup>Note</sup> 32 bits (32-bit bus selected)
    - Virtual: 40 bits (in 64-bit mode) 31 bits (in 32-bit mode)
  - On-chip floating-point unit (FPU)
    - Supports sum-of-products instructions
  - On-chip primary cache memory
    - (instruction/data: 32 KB each)
    - · 2-way set associative
    - Supports line lock feature

Note VR5500A only.

- 64-/32-bit address/data multiplexed bus
  - Bus width selectable during reset<sup>№ote</sup>
  - · Bus protocol compatibility with existing products retained
- Maximum operating frequency
- [VR5500A]

300 MHz product: Internal 300 MHz, external 133 MHz 400 MHz product: Internal 400 MHz, external 133 MHz [VR5532A]

300 MHz product: Internal 300 MHz, external 100 MHz 350 MHz product: Internal 350 MHz, external 100 MHz

- External/internal multiplication factor selectable from  $\times 2$  to  $\times 5.5$  by increments of 0.5
- Conforms to MIPS I, II, III, and IV instruction sets. Also supports product-sum operation instruction, rotate instruction, register scan instruction, and instruction for low power mode.
- Supports hardware debug function (N-Wire)
- Supply voltage
  - Core block: 1.5 V ±5% (300 MHz product) 1.5 V ±5% (350 MHz product, VR5532A)
    - 1.6 to 1.7 V (400 MHz product, VR5500A)

I/O block: 3.3 V ±5%, 2.5 V ±5%

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.

#### **APPLICATIONS**

- Set-top boxes
- MFP/LBP
- RAID
- High-end embedded devices, etc.

#### **ORDERING INFORMATION**

| Part Number                                | Package                                                    | Maximum Operating Frequency |
|--------------------------------------------|------------------------------------------------------------|-----------------------------|
| µPD30550AF2-300-NN1                        | 272-pin plastic BGA (C/D advanced type) ( $29 \times 29$ ) | 300 MHz                     |
| $\mu$ PD30550AF2-300-NN1-A <sup>Note</sup> | 272-pin plastic BGA (C/D advanced type) (29 $\times$ 29)   | 300 MHz                     |
| $\mu$ PD30550AF2-400-NN1                   | 272-pin plastic BGA (C/D advanced type) (29 $\times$ 29)   | 400 MHz                     |
| $\mu$ PD30550AF2-400-NN1-A <sup>Note</sup> | 272-pin plastic BGA (C/D advanced type) (29 $\times$ 29)   | 400 MHz                     |
| ★ μPD30550AGD-300-WML                      | 208-pin plastic QFP (fine pitch) (28 $\times$ 28)          | 300 MHz                     |
| ★ µPD30550AGD-300-WML-A <sup>№ote</sup>    | 208-pin plastic QFP (fine pitch) (28 $\times$ 28)          | 300 MHz                     |
| ★ μPD30550AGD-350-WML                      | 208-pin plastic QFP (fine pitch) (28 $\times$ 28)          | 350 MHz                     |
| ★ µPD30550AGD-350-WML-A <sup>№ote</sup>    | 208-pin plastic QFP (fine pitch) (28 $\times$ 28)          | 350 MHz                     |

Note Lead-free product

#### **PIN CONFIGURATION**

 272-pin plastic BGA (C/D advanced type) (29 × 29) μPD30550AF2-300-NN1, μPD30550AF2-300-NN1-A, μPD30550AF2-400-NN1, μPD30550AF2-400-NN1-A



| No. | Pin Name   | No. | Pin Name | No. | Pin Name        | No. | Pin Name       |
|-----|------------|-----|----------|-----|-----------------|-----|----------------|
| A1  | Vss        | B17 | SysAD27  | D12 | Vss             | H4  | Vdd            |
| A2  | Vss        | B18 | VddIO    | D13 | SysAD31         | H18 | Vss            |
| A3  | VDDIO      | B19 | VddIO    | D14 | Vdd             | H19 | Vss            |
| A4  | VDDIO      | B20 | Vss      | D15 | SysAD60         | H20 | Vss            |
| A5  | Reset#     | B21 | Vss      | D16 | Vss             | H21 | SysAD21        |
| A6  | PReq#      | C1  | VddIO    | D17 | SysAD26         | J1  | SysCmd7        |
| A7  | ValidIn#   | C2  | VddIO    | D18 | Vss             | J2  | SysCmd8        |
| A8  | ValidOut#  | C3  | Vss      | D19 | Vss             | J3  | TIntSel        |
| A9  | Vss        | C4  | Vss      | D20 | VDDIO           | J4  | Int0#          |
| A10 | SysADC7    | C5  | Vss      | D21 | VDDIO           | J18 | SysAD52        |
| A11 | SysADC3    | C6  | Vdd      | E1  | SysCmd0         | J19 | SysAD20        |
| A12 | SysADC1    | C7  | WrRdy#   | E2  | DisDValidO#     | J20 | SysAD51        |
| A13 | SysADC4    | C8  | Vss      | E3  | DWBTrans#       | J21 | SysAD19        |
| A14 | SysAD62    | C9  | SysID1   | E4  | O3Return#       | K1  | Int1#          |
| A15 | SysAD30    | C10 | Vdd      | E18 | SysAD57         | K2  | Vss            |
| A16 | SysAD28    | C11 | SysADC2  | E19 | SysAD25         | КЗ  | Vss            |
| A17 | SysAD59    | C12 | Vss      | E20 | SysAD56         | K4  | Vss            |
| A18 | VDDIO      | C13 | SysAD63  | E21 | SysAD24         | K18 | Vdd            |
| A19 | VDDIO      | C14 | Vdd      | F1  | SysCmd1         | K19 | Vdd            |
| A20 | Vss        | C15 | SysAD29  | F2  | Vss             | K20 | Vdd            |
| A21 | Vss        | C16 | Vss      | F3  | Vss             | K21 | Vdd            |
| B1  | Vss        | C17 | SysAD58  | F4  | Vss             | L1  | Int2#          |
| B2  | Vss        | C18 | VDDIO    | F18 | Vdd             | L2  | Int3#          |
| B3  | VDDIO      | C19 | Vss      | F19 | Vdd             | L3  | Int4#          |
| B4  | VDDIO      | C20 | VDDIO    | F20 | Vdd             | L4  | Int5#          |
| B5  | ColdReset# | C21 | VDDIO    | F21 | SysAD55         | L18 | SysAD17        |
| B6  | Release#   | D1  | VddIO    | G1  | SysCmd2         | L19 | SysAD49        |
| B7  | ExtRqst#   | D2  | VDDIO    | G2  | SysCmd3         | L20 | SysAD18        |
| B8  | BusMode    | D3  | Vss      | G3  | SysCmd4         | L21 | SysAD50        |
| B9  | SysID2     | D4  | Vss      | G4  | SysCmd5         | M1  | RMode#/BKTGIO# |
| B10 | Vdd        | D5  | IC       | G18 | SysAD23         | M2  | Vdd            |
| B11 | SysADC6    | D6  | Vdd      | G19 | SysAD54         | MЗ  | VDD            |
| B12 | Vss        | D7  | RdRdy#   | G20 | SysAD22         | M4  | Vdd            |
| B13 | SysADC0    | D8  | Vss      | G21 | SysAD53         | M18 | Vss            |
| B14 | VDD        | D9  | SysID0   | H1  | SysCmd6         | M19 | Vss            |
| B15 | SysAD61    | D10 | VDD      | H2  | V <sub>DD</sub> | M20 | Vss            |
| B16 | Vss        | D11 | SvsADC5  | НЗ  | VDD             | M21 | Vss            |

Caution Leave the IC pin open.

**Remark** # indicates active low.

| No. | Pin Name  | No. | Pin Name  | No. | Pin Name | No.  | Pin Name |
|-----|-----------|-----|-----------|-----|----------|------|----------|
| N1  | VddIO     | T21 | SysAD12   | W2  | VddIO    | Y12  | Vdd      |
| N2  | NMI#      | U1  | NTrcClk   | WЗ  | Vss      | Y13  | SysAD3   |
| N3  | VDDIO     | U2  | NTrcData0 | W4  | Vss      | Y14  | Vss      |
| N4  | BigEndian | U3  | NTrcData1 | W5  | VDDPA2   | Y15  | SysAD37  |
| N18 | SysAD15   | U4  | NTrcData3 | W6  | Vss      | Y16  | SysAD39  |
| N19 | SysAD47   | U18 | SysAD10   | W7  | VddIO    | Y17  | SysAD40  |
| N20 | SysAD16   | U19 | SysAD42   | W8  | Vdd      | Y18  | VDDIO    |
| N21 | SysAD48   | U20 | SysAD11   | W9  | JTDI     | Y19  | VDDIO    |
| P1  | Vss       | U21 | SysAD43   | W10 | Vss      | Y20  | Vss      |
| P2  | Vss       | V1  | NTrcData2 | W11 | SysAD1   | Y21  | Vss      |
| P3  | Vss       | V2  | NTrcEnd   | W12 | Vdd      | AA1  | Vss      |
| P4  | Vss       | V3  | Vss       | W13 | SysAD35  | AA2  | Vss      |
| P18 | Vdd       | V4  | Vss       | W14 | Vss      | AA3  | VDDIO    |
| P19 | Vdd       | V5  | VssPA2    | W15 | SysAD38  | AA4  | VDDIO    |
| P20 | Vdd       | V6  | Vss       | W16 | Vdd      | AA5  | VDDPA1   |
| P21 | SysAD46   | V7  | VDDIO     | W17 | SysAD9   | AA6  | VDDIO    |
| R1  | DivMode0  | V8  | Vdd       | W18 | Vss      | AA7  | IC       |
| R2  | DivMode1  | V9  | JTMS      | W19 | Vss      | AA8  | JTDO     |
| R3  | DivMode2  | V10 | Vss       | W20 | VddIO    | AA9  | DrvCon   |
| R4  | VDDIO     | V11 | SysAD33   | W21 | VDDIO    | AA10 | Vss      |
| R18 | SysAD44   | V12 | Vdd       | Y1  | Vss      | AA11 | SysAD0   |
| R19 | SysAD13   | V13 | SysAD4    | Y2  | Vss      | AA12 | SysAD2   |
| R20 | SysAD45   | V14 | Vss       | Y3  | VddIO    | AA13 | SysAD34  |
| R21 | SysAD14   | V15 | SysAD7    | Y4  | VddIO    | AA14 | SysAD36  |
| T1  | Vdd       | V16 | Vdd       | Y5  | VssPA1   | AA15 | SysAD5   |
| T2  | Vdd       | V17 | SysAD41   | Y6  | SysClock | AA16 | SysAD6   |
| T3  | VDD       | V18 | Vss       | Y7  | JTRST#   | AA17 | SysAD8   |
| T4  | VDD       | V19 | Vss       | Y8  | Vdd      | AA18 | VDDIO    |
| T18 | Vss       | V20 | VDDIO     | Y9  | ЈТСК     | AA19 | VddIO    |
| T19 | Vss       | V21 | VDDIO     | Y10 | Vss      | AA20 | Vss      |
| T20 | Vss       | W1  | VDDIO     | Y11 | SysAD32  | AA21 | Vss      |

Caution Leave the IC pin open.

**Remark** # indicates active low.

★

ode#/BKTGIO# VBTrans# sDValidO# sCmd0 sCmd1 gEndian Mode0 Cmd2 SCmd6 Mode1 Mode2 ĕ₀ ⊆ 8× Vss IC Vss ColdReset# -> VsoI0 VsoPA2  $\begin{array}{c} 1566\\ 1553\\ 1554\\ 1553\\ 1551\\ 1521\\ 1510\\ 1499\\ 1488\\ 1376\\ 1441\\ 1432\\ 1310\\ 1332\\ 1310\\ 1298\\ 1276\\ 1254\\ 1233\\ 1222\\ 1211\\ 1209\\ 1198\\ 1176\\ 1155\\ 1244\\ 1332\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1225\\ 1241\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1233\\ 1242\\ 1242\\ 1233\\ 1242\\ 1242\\ 1233\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\ 1242\\$ 234567 Ο Reset# VDD Vss Release# Vss PReq# ExtReqst# WrRdy# RdRdy# ValidIn# ValidOut# ValidOut# VbpIO Vss Vss Vbp Vcc Vss VddIO Vss SysADC3 VDD Vss SysADC2 VDDIO Vss SysADC1 Vss SysADC0 Vss SysADC0 VoolO VoolO VDDIO Vss SysAD31 VDD Vss SysAD30 VDDIO Vss VDDIO Vss SysAD29 VDD VSS SysAD28 VDDIO VSS SysAD27 VDD VSS SysAD26 VDDIO 2 പ System 25
 System 26
 System 26

- 208-pin plastic QFP (fine pitch) ( $28 \times 28$ )
  - μPD30550AGD-300-WML, μPD30550AGD-300-WML-A, μPD30550AGD-350-WML, μPD30550AGD-350-WML-A

#### **PIN NAMES**

| BigEndian:                  | Big endian                 | PReq#:                          | Processor request         |
|-----------------------------|----------------------------|---------------------------------|---------------------------|
| BKTGIO#:                    | Break/trigger input/output | RdRdy#:                         | Read ready                |
| BusMode <sup>Note 1</sup> : | Bus mode                   | Release#:                       | Release                   |
| ColdReset#:                 | Cold reset                 | Reset#:                         | Reset                     |
| DisDValidO#:                | Disable delay ValidOut#    | RMode#:                         | Reset mode                |
| DivMode(2:0):               | Divide mode                | SysAD(63:0) <sup>Note 2</sup> : | System address/data bus   |
| DrvCon:                     | Driver control             | SysADC(7:0) <sup>Note 3</sup> : | System address/data check |
| DWBTrans#:                  | Doubleword block transfer  |                                 | bus                       |
| ExtRqst#:                   | External request           | SysClock:                       | System clock              |
| IC                          | Internally connected       | SysCmd(8:0):                    | System command/data       |
| Int(5:0)#:                  | Interrupt                  |                                 | identifier bus            |
| JTCK:                       | JTAG clock                 | SysID(2:0) <sup>Note 1</sup> :  | System bus identifier     |
| JTDI:                       | JTAG data input            | TIntSel:                        | Timer interrupt selection |
| JTDO:                       | JTAG data output           | ValidIn#:                       | Valid input               |
| JTMS:                       | JTAG mode select           | ValidOut#:                      | Valid output              |
| JTRST#:                     | JTAG reset                 | VDD:                            | Power supply for CPU core |
| NMI#:                       | Non-maskable interrupt     | VDDIO:                          | Power supply for I/O      |
| NTrcClk:                    | N-Trace clock              | VDDPA1, VDDPA2:                 | Quiet VDD for PLL         |
| NTrcData(3:0):              | N-Trace data output        | Vss:                            | Ground                    |
| NTrcEnd:                    | N-Trace end                | VssPA1, VssPA2:                 | Quiet Vss for PLL         |
| O3Return# <sup>№™1</sup> :  | Out-of-Order Return mode   | WrRdy#:                         | Write ready               |

Notes 1. VR5500A only.

- **2.** In the V $_{R5500A}$ . SysAD(31:0) in the V $_{R5532A}$ .
- **3.** In the V $_{R}$ 5500A. SysADC(3:0) in the V $_{R}$ 5532A.

**Remark** # indicates active low.

#### **INTERNAL BLOCK DIAGRAM**



#### CONTENTS

| 1. PIN FUNCTIONS                          | 9  |
|-------------------------------------------|----|
| 1.1 List of Pin Functions                 | 9  |
| 1.2 Recommended Connection of Unused Pins | 13 |
| 2. ELECTRICAL SPECIFICATIONS              | 15 |
| 3. PACKAGE DRAWING                        | 27 |
| 4. RECOMMENDED SOLDERING CONDITIONS       | 29 |

#### **1. PIN FUNCTIONS**

**Remark** # indicates active low.

#### 1.1 List of Pin Functions

## Caution Unless otherwise specified, the VR5500A is treated as the representative model throughout this chapter.

#### (1) System interface signals

| Pin Name                     | I/O    | Function                                                                                                                                                                                                                                                                                                                                 |
|------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SysAD(63:0) <sup>Note1</sup> | I/O    | System address/data bus<br>A 64-bit bus for communication between the processor and external agent. The lower 32 bits<br>(SysAD(31:0)) are used in 32-bit bus mode.                                                                                                                                                                      |
| SysADC(7:0) <sup>Note1</sup> | I/O    | System address/data check bus<br>A bus for SysAD bus parity. Valid only during a data cycle. The lower 4 bits (SysADC(3:0)) are<br>used in 32-bit bus mode.                                                                                                                                                                              |
| SysCmd(8:0)                  | I/O    | System command/data ID bus<br>A 9-bit bus that transfers command and data identifiers between the processor and external<br>agent                                                                                                                                                                                                        |
| SysID(2:0) <sup>Note 2</sup> | 1/0    | System bus protocol ID<br>These signals transfer request identifiers in the out-of-order return mode.<br>The processor drives a valid identifier in synchronization with the activation of the ValidOut#<br>signal.<br>The external agent must drive valid identifiers in synchronization with the activation of the<br>ValidIn# signal. |
| ValidIn#                     | Input  | Valid In<br>A signal indicating that the external agent is driving a valid address or data onto the SysAD bus,<br>a valid command or data identifier onto the SysCmd bus, or a valid request identifier onto the<br>SysID bus in the out-of-order return mode.                                                                           |
| ValidOut#                    | Output | Valid out<br>A signal indicating that the processor is driving a valid address or data onto the SysAD bus, a<br>valid command or data identifier onto the SysCmd bus, or a valid request identifier onto the<br>SysID bus in the out-of-order return mode.                                                                               |
| RdRdy#                       | Input  | Read ready<br>A signal indicating that the external agent is ready to accept a processor read request                                                                                                                                                                                                                                    |
| WrRdy#                       | Input  | Write ready<br>A signal indicating that the external agent is ready to accept a processor write request                                                                                                                                                                                                                                  |
| ExtRqst#                     | Input  | External request<br>A signal indicating that the external agent is requesting the right to use the system interface                                                                                                                                                                                                                      |
| Release#                     | Output | Releases interface<br>A signal indicating that the processor is releasing the system interface to a slave state                                                                                                                                                                                                                          |
| PReq#                        | Output | Processor request<br>A signal indicating that the processor has a request that is pending                                                                                                                                                                                                                                                |

**Notes 1.** In the VR5500A. SysAD(31:0), SysADC(3:0) in the VR5532A.

2. VR5500A only.

#### (2) Initialization interface signals

(1/2)

| Pin Name                | I/O   | Function                                                                                                                                                                                                                                                                                                                                                    |
|-------------------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| DivMode(2:0)            | Input | Division mode<br>These signals set the division ratio of PClock and SysClock as follows:<br>111: 5.5<br>110: 5<br>101: 4.5<br>100: 4<br>011: 3.5<br>010: 3<br>001: 2.5<br>000: 2<br>Set the input levels of these signals before a power-on reset. Make sure that the levels of these<br>signals do not change while the VR5500A is operating.              |
| BigEndian               | Input | <ul> <li>Endian mode</li> <li>This signal sets the byte ordering for addressing.</li> <li>1: Big endian</li> <li>0: Little endian</li> <li>Set the input level of this signal before a power-on reset. Make sure that the level of this signal does not change while the VR5500A is operating.</li> </ul>                                                   |
| BusMode <sup>Note</sup> | Input | Bus mode<br>This signal sets the bus width of the system interface.<br>1: 64 bits<br>0: 32 bits<br>Set the input level of this signal before a power-on reset. Make sure that the level of this signal<br>does not change while the VR5500A is operating.                                                                                                   |
| TIntSel                 | Input | Interrupt source select<br>This signal sets the interrupt source to be assigned to the IP7 bit of the Cause register.<br>1: Timer interrupt<br>0: Int5# input and external write request (SysAD5)<br>Set the input level of this signal before a power-on reset. Make sure that the level of this signal<br>does not change while the VR5500A is operating. |
| DisDValidO#             | Input | <ul> <li>ValidOut# delay enable</li> <li>1: ValidOut# is active even while the address cycle is stalled</li> <li>0: ValidOut# is active during the address issuance cycle only</li> <li>Set the input level of this signal before a power-on reset. Make sure that the level of this signal does not change while the VR5500A is operating.</li> </ul>      |
| DWBTrans#               | Input | Doubleword block transfer enable (valid in 32-bit bus mode only)<br>1: Disabled<br>0: Enabled<br>Set the input level of this signal before a power-on reset. Make sure that the level of this signal<br>does not change while the VR5500A is operating.                                                                                                     |

Note VR5500A only.

Remark 1: High level, 0: Low level

(2/2)

| Pin Name                  | I/O   | Function                                                                                                                                                                                                                                                                                      |
|---------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 03Return# <sup>Note</sup> | Input | Out-of-Order Return mode<br>This signal sets the protocol of the system interface.<br>1: Normal mode<br>0: Out-of-order return mode<br>Set the input level of this signal before a power-on reset. Make sure that the level of this signal<br>does not change while the VR5500A is operating. |
| ColdReset#                | Input | Cold reset<br>This signal completely initializes the internal status of the processor. Deassert it in<br>synchronization with SysClock.                                                                                                                                                       |
| Reset#                    | Input | Reset<br>This signal logically initializes the internal status of the processor. Deassert it in synchronization<br>with SysClock.                                                                                                                                                             |
| DrvCon                    | Input | Drive control<br>This signal sets the impedance of the external output driver.<br>1: Low<br>0: Normal (recommended)<br>Set the input level of this signal before a power-on reset. Make sure that the level of this signal<br>does not change while the VR5500A is operating.                 |

Note VR5500A only.

#### Remark 1: High level, 0: Low level

The O3Return#<sup>Note</sup>, DWBTrans#, DisDValidO#, and BusMode<sup>Note</sup> signals are used for determining the protocol of the system interface. The protocol is selected as follows in accordance with the setting of these signals.

Note VR5500A only.

#### [VR5500A bus protocol]

| Protocol                                   | O3Return# | DWBTrans# | DisDValidO# | BusMode   |
|--------------------------------------------|-----------|-----------|-------------|-----------|
| V <sub>R</sub> 5000 compatible             | 1         | 1         | 1           | 1         |
| RM523x compatible                          | 1         | 1         | 1           | 0         |
| V <sub>R</sub> 5432 native mode compatible | 1         | 0         | 0           | 0         |
| Out-of-order return mode                   | 0         | Arbitrary | Arbitrary   | Arbitrary |

#### [VR5532A bus protocol]

| Protocol                                   | DWBTrans# | DisDValidO# |
|--------------------------------------------|-----------|-------------|
| RM523x compatible                          | 1         | 1           |
| V <sub>R</sub> 5432 native mode compatible | 0         | 0           |

Remark 1: High level, 0:Low level

RM523x is a product of PMC-Sierra, Inc.

#### (3) Interrupt interface signals

| Pin Name  | I/O   | Function                                                                                       |
|-----------|-------|------------------------------------------------------------------------------------------------|
| Int(5:0)# | Input | Interrupt                                                                                      |
|           |       | These are general-purpose processor interrupt requests. The input states can be checked by     |
|           |       | the Cause register.                                                                            |
|           |       | Whether Int5# is acknowledged or not depends on the status of the TIntSel signal during reset. |
| NMI#      | Input | Non-maskable interrupt                                                                         |
|           |       | This is the non-maskable interrupt request.                                                    |

#### (4) Clock interface signals

| Pin Name | I/O   | Function                          |
|----------|-------|-----------------------------------|
| SysClock | Input | System clock                      |
|          |       | Clock input to the processor      |
| VDDPA1   | -     | VDD for PLL                       |
| VDDPA2   |       | Power supply for the internal PLL |
| VssPA1   | -     | Vss for PLL                       |
| VssPA2   |       | Ground for the internal PLL       |

#### (5) Power supply

| Pin Name | I/O | Function                  |
|----------|-----|---------------------------|
| VDD      | -   | Power supply pin for core |
| VDDIO    | -   | Power supply pin for I/O  |
| Vss      | _   | Ground potential pin      |

Caution The V<sub>R</sub>5500A uses two power supply pins. These power supply pins can be applied in any sequence. However, power must not be applied to one pin for 100 ms or longer while it is not applied to the other.

#### (6) Test interface signals

| Pin Name      | I/O    | Function                                                                                                                |
|---------------|--------|-------------------------------------------------------------------------------------------------------------------------|
| NTrcData(3:0) | Output | Trace data                                                                                                              |
|               |        | Trace data output                                                                                                       |
| NTrcEnd       | Output | Trace end                                                                                                               |
|               |        | A signal that indicates the end of a trace data packet.                                                                 |
| NTrcClk       | Output | Trace clock                                                                                                             |
|               |        | Clock for the test interface. The same clock as SysClock is output.                                                     |
| RMode#/       | I/O    | Reset mode/break trigger I/O                                                                                            |
| BKTGIO#       |        | A debug reset mode input signal while the JTRST# signal is active.                                                      |
|               |        | It serves as a break or trigger I/O signal during normal operation.                                                     |
| JTDI          | Input  | JTAG data input                                                                                                         |
|               |        | Serial data input for JTAG                                                                                              |
| JTDO          | Output | JTAG data output                                                                                                        |
|               |        | Serial data output for JTAG. Output is performed in synchronization with the fall of JTCK.                              |
| JTMS          | Input  | JTAG mode select                                                                                                        |
|               |        | This signal selects the JTAG test mode.                                                                                 |
| JTCK          | Input  | JTAG clock input                                                                                                        |
|               |        | Serial clock input for JTAG. The maximum frequency is 33 MHz. There is no need for it to be synchronized with SysClock. |
| JTRST#        | Input  | JTAG reset input                                                                                                        |
|               |        | A signal for initializing the JTAG test module.                                                                         |

#### 1.2 Recommended Connection of Unused Pins

#### (1) System interface pins

#### (a) Unused pins in 32-bit bus mode (VR5500A only)

The V<sub>R</sub>5500A allows selection of a SysAD bus width from 64 bits or 32 bits. When the 32-bit bus mode is selected, the V<sub>R</sub>5500A operates using only the required system interface pins. Therefore, set the unused pins as follows when operating the V<sub>R</sub>5500A in the 32-bit bus mode.

| Pin Name     | Recommended Connection<br>of Unused Pins |  |  |
|--------------|------------------------------------------|--|--|
| SysAD(63:32) | Leave open                               |  |  |
| SysADC(7:4)  | Leave open                               |  |  |

#### (b) Unused pins in normal mode (VR5500A only)

The V<sub>R5500A</sub> can process read/write transactions regardless of the order in which requests are issued in the out-of-order return mode. The SysID(2:0) signals are used to identify each request during this processing. Set these signals, which are not used in the normal mode, as follows.

| Pin Name   | Recommended Connection |
|------------|------------------------|
|            | of Unused Pins         |
| SysID(2:0) | Leave open             |

#### (c) Parity bus

The V $_{R}$ 5500A and V $_{R}$ 5532A allow selection of whether the data is protected using parity. When parity is used, the parity data is output from the processor or external agent to the SysADC bus.

However, whether the parity is used or not is selected by software, so unless the program is started, the V $_{R}$ 5500A and V $_{R}$ 5532A cannot determine the operation of the SysADC bus. Therefore, care must be taken to prevent the SysADC bus from being left open or in a high-impedance state.

When parity is not used, it is recommended to connect each pin of the SysADC bus to VDDIO via a resistor with a high resistance value.

#### (2) Test interface pins

The VR5500A and VR5532A can be used to perform testing and debugging with the device mounted on the board. The test interface pins are used for connection with the external debug tool during such debugging. Therefore set the test interface pins as follows when the debug function is not used and in the normal operation mode.

| Pin Name       | Recommended Connection of<br>Unused Pins |
|----------------|------------------------------------------|
| JTCK           | Pull up                                  |
| JTDI           | Pull up                                  |
| JTMS           | Pull up                                  |
| JTRST#         | Pull down                                |
| JTDO           | Leave open                               |
| NTrcClk        | Leave open                               |
| NTrcData(3:0)  | Leave open                               |
| NTrcEnd        | Leave open                               |
| RMode#/BKTGIO# | Pull up                                  |

#### 2. ELECTRICAL SPECIFICATIONS

#### **Absolute Maximum Ratings**

| Parameter                     | Symbol | Conditions              | Ratings                          | Unit |
|-------------------------------|--------|-------------------------|----------------------------------|------|
| Supply voltage                | VDDIO  |                         | -0.5 to +4.6                     | V    |
|                               | Vdd    |                         | -0.5 to +2.0                     | V    |
|                               | VDDP   |                         | -0.5 to +2.0                     | V    |
| Input voltage <sup>Note</sup> | Vı     |                         | -0.5 to V <sub>DD</sub> IO + 0.3 | V    |
|                               |        | Pulse of less than 7 ns | -1.5 to VDDIO + 1.0              | V    |
| Operating case temperature    | Tc     |                         | -10 to +85                       | °C   |
| Storage temperature           | Tstg   |                         | -40 to +125                      | °C   |

**Note** The upper limit of the input voltage ( $V_{DD}IO + 0.3$ ) is +4.6 V.

Cautions 1. Do not short-circuit two or more outputs at the same time.

2. Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

The specifications and conditions shown in the following DC Characteristics and AC Characteristics sections are the ranges within which the product can normally operate and the quality can be guaranteed.

#### **Operating Conditions**

#### (1) 300 MHz product (VR5500A, VR5532A), 350 MHz product (VR5532A only)

| Parameter      | Symbol | Conditions | MIN.  | MAX.  | Unit |
|----------------|--------|------------|-------|-------|------|
| Supply voltage | VDDIO  |            | 2.375 | 2.625 | V    |
|                |        |            | 3.135 | 3.465 | V    |
|                | VDD    |            | 1.425 | 1.575 | V    |
|                | VDDP   |            | 1.425 | 1.575 | V    |

Caution In the V<sub>R</sub>5500A, V<sub>DD</sub> can also be used in the voltage range of the 400 MHz product (1.6 to 1.7 V). In this case, internal operation at 300 MHz is guaranteed. The supply current of the core block in this case is the specified value of the 400 MHz product (MAX. 1.68 A).

#### (2) 400 MHz product (VR5500A only)

| Parameter      | Symbol | Conditions | MIN.  | MAX.  | Unit |
|----------------|--------|------------|-------|-------|------|
| Supply voltage | VDDIO  |            | 2.375 | 2.625 | V    |
|                |        |            | 3.135 | 3.465 | V    |
|                | Vdd    |            | 1.6   | 1.7   | V    |
|                | VDDP   |            | 1.6   | 1.7   | V    |

Caution VDD can also be used with the voltage range of the 300 MHz product (1.425 to 1.575 V). In this case, internal operation at 300 MHz is guaranteed. The supply current of the core block in this case is the specified value of the 300 MHz product (MAX. 1.25 A).

#### **Supply Current**

| Parameter                    | Symbol | Conditions |                              | MIN. | MAX. | Unit |
|------------------------------|--------|------------|------------------------------|------|------|------|
| Supply current of core block | ldd    | VR5500A    | 300 MHz product,             |      | 1.25 | А    |
|                              |        |            | during normal operation,     |      |      |      |
|                              |        |            | $V_{DD} = V_{DD}P = 1.575 V$ |      |      |      |
|                              |        |            | 400 MHz product,             |      | 1.68 | А    |
|                              |        |            | during normal operation,     |      |      |      |
|                              |        |            | $V_{DD} = V_{DD}P = 1.7 V$   |      |      |      |
|                              |        | Vr5532A    | 300 MHz product,             |      | 1.25 | А    |
|                              |        |            | during normal operation,     |      |      |      |
|                              |        |            | $V_{DD} = V_{DD}P = 1.575 V$ |      |      |      |
|                              |        |            | 350 MHz product,             |      | 1.40 | А    |
|                              |        |            | during normal operation,     |      |      |      |
|                              |        |            | VDD = $V$ DD $P$ = 1.575 V   |      |      |      |
|                              | ldd_sb | VR5500A    | 300 MHz product,             |      | 0.25 | А    |
|                              |        |            | in standby mode,             |      |      |      |
|                              |        |            | $V_{DD} = V_{DD}P = 1.575 V$ |      |      |      |
|                              |        |            | 400 MHz product,             |      | 0.31 | А    |
|                              |        |            | in standby mode,             |      |      |      |
|                              |        |            | $V_{DD} = V_{DD}P = 1.7 V$   |      |      |      |
|                              |        | VR5532A    | 300 MHz product,             |      | 0.25 | А    |
|                              |        |            | in standby mode,             |      |      |      |
|                              |        |            | $V_{DD} = V_{DD}P = 1.575 V$ |      |      |      |
|                              |        |            | 350 MHz product,             |      | 0.28 | А    |
|                              |        |            | in standby mode,             |      |      |      |
|                              |        |            | $V_{DD} = V_{DD}P = 1.575 V$ |      |      |      |

**Remark** The supply current in the I/O block varies depending on the application used. It is normally 20% IDD or lower.

#### **DC Characteristics**

#### (1) When $V_{DD}IO = 2.5 V \pm 5\%$

(300 MHz product: Tc = -10 to +85°C,  $VDDIO = 2.5 V \pm 5\%$ ,  $VDD = VDDP = 1.5 V \pm 5\%$ ) (VR5500A, VR5532A) (350 MHz product: Tc = -10 to +85°C,  $VDDIO = 2.5 V \pm 5\%$ ,  $VDD = VDDP = 1.5 V \pm 5\%$ ) (VR5532A only) (400 MHz product: Tc = -10 to +85°C,  $VDDIO = 2.5 V \pm 5\%$ , VDD = VDDP = 1.6 to 1.7 V) (VR5500A only)

| Parameter                             | Symbol | Conditions                | MIN.                          | MAX.                         | Unit |
|---------------------------------------|--------|---------------------------|-------------------------------|------------------------------|------|
| Output voltage, high                  | Vон    | VddIO = MIN., Iон = -4 mA | $0.8 \times V_{\text{DD}}IO$  |                              | V    |
| Output voltage, low                   | Vol    | VDDIO = MIN., IOL = 4 mA  |                               | 0.4                          | V    |
| Input voltage, high <sup>Note 1</sup> | VIH    |                           | 2.0                           | VDDIO + 0.3                  | V    |
|                                       |        | Pulse of less than 7 ns   | 2.0                           | VDDIO + 1.0                  | V    |
| Input voltage, low Note 1             | VIL    |                           | -0.5                          | $0.2 \times V_{\text{DD}}IO$ | V    |
|                                       |        | Pulse of less than 7 ns   | -1.5                          | $0.2 \times V_{\text{DD}}IO$ | V    |
| Input voltage, high Note 2            | VIHC   |                           | $0.8 \times V_{\text{DD}} IO$ | $V_{\text{DD}}IO + 0.3$      | V    |
|                                       |        | Pulse of less than 7 ns   | $0.8 \times V_{\text{DD}} IO$ | VDDIO + 1.0                  | V    |
| Input voltage, low Note 2             | VILC   |                           | -0.5                          | $0.2\times V_{\text{DD}}IO$  | V    |
|                                       |        | Pulse of less than 7 ns   | -1.5                          | $0.2\times V_{\text{DD}}IO$  | V    |
| Input current leakage, high           | Ілн    | VI = VDDIO                |                               | 5.0                          | μA   |
| Input current leakage, low            | Ilil   | $V_1 = 0 V$               |                               | -5.0                         | μA   |
| Output current leakage, high          | Ігон   | Vo = VDDIO                |                               | 5.0                          | μA   |
| Output current leakage, low           | ILOL   | $V_{0} = 0 V$             |                               | -5.0                         | μA   |

Notes 1. Does not apply to the SysClock pin.

2. Only applies to the SysClock pin.

#### (2) When $V_{DD}IO = 3.3 V \pm 5\%$

(300 MHz product:  $T_c = -10$  to  $+85^{\circ}C$ ,  $V_{DD}IO = 3.3 V \pm 5\%$ ,  $V_{DD} = V_{DD}P = 1.5 V \pm 5\%$ ) (VR5500A, VR5532A) (350 MHz product:  $T_c = -10$  to  $+85^{\circ}C$ ,  $V_{DD}IO = 3.3 V \pm 5\%$ ,  $V_{DD} = V_{DD}P = 1.5 V \pm 5\%$ ) (VR5532A only) (400 MHz product:  $T_c = -10$  to  $+85^{\circ}C$ ,  $V_{DD}IO = 3.3 V \pm 5\%$ ,  $V_{DD} = V_{DD}P = 1.6$  to 1.7 V) (VR5500A only)

| Parameter                             | Symbol | Conditions                | MIN.                          | MAX.                         | Unit |
|---------------------------------------|--------|---------------------------|-------------------------------|------------------------------|------|
| Output voltage, high                  | Vон    | VDDIO = MIN., IOH = -4 mA | 2.4                           |                              | V    |
| Output voltage, low                   | Vol    | VDDIO = MIN., IOL = 4 mA  |                               | 0.4                          | V    |
| Input voltage, high <sup>Note 1</sup> | VIH    |                           | 2.0                           | VDDIO + 0.3                  | V    |
|                                       |        | Pulse of less than 7 ns   | 2.0                           | VDDIO + 1.0                  | V    |
| Input voltage, low <sup>Note 1</sup>  | VIL    |                           | -0.5                          | 0.8                          | V    |
|                                       |        | Pulse of less than 7 ns   | -1.5                          | 0.8                          | V    |
| Input voltage, high <sup>Note 2</sup> | VIHC   |                           | $0.8 \times V_{\text{DD}} IO$ | $V_{DD}IO + 0.3$             | V    |
|                                       |        | Pulse of less than 7 ns   | $0.8 \times V_{\text{DD}} IO$ | VDDIO + 1.0                  | V    |
| Input voltage, low <sup>Note 2</sup>  | VILC   |                           | -0.5                          | $0.2 \times V_{\text{DD}}IO$ | V    |
|                                       |        | Pulse of less than 7 ns   | -1.5                          | $0.2 \times V_{\text{DD}}IO$ | V    |
| Input current leakage, high           | Ілн    | VI = VDDIO                |                               | 5.0                          | μA   |
| Input current leakage, low            | Ilil   | V1 = 0 V                  |                               | -5.0                         | μA   |
| Output current leakage, high          | Ігон   | Vo = VDDIO                |                               | 5.0                          | μA   |
| Output current leakage, low           | ILOL   | Vo = 0 V                  |                               | -5.0                         | μA   |

Notes 1. Does not apply to the SysClock pin.

2. Only applies to the SysClock pin.

#### **Power-on Sequence**

The VR5500A and VR5532A use two power supply pins. These power supply pins can be applied in any sequence. However, power must not be applied to one pin for 100 ms or longer while it is not applied to the other.

| Parameter      | Symbol      | Conditions | MIN. | MAX. | Unit |
|----------------|-------------|------------|------|------|------|
| Power-on delay | <b>t</b> DF |            | 0    | 100  | ms   |

#### Capacitance ( $T_A = 25^{\circ}C$ , $V_{DD}IO = V_{DD} = V_{DD}P = 0 V$ )

| Parameter          | Symbol | Conditions                      | MIN. | MAX. | Unit |
|--------------------|--------|---------------------------------|------|------|------|
| Input capacitance  | CIN    | fc = 1 MHz                      |      | 5.0  | pF   |
| Output capacitance | Соит   | Unmeasured pins returned to 0 V |      | 7.0  | pF   |

## NEC

#### **AC Characteristics**

 $(300 \text{ MHz product: } T_{C} = -10 \text{ to } +85^{\circ}\text{C}, \text{ VdDIO} = 2.5 \text{ V } \pm5\%, \text{ 3.3 V } \pm5\%, \text{ VdD} = \text{VdDP} = 1.5 \text{ V } \pm5\%) \text{ (VR5500A, VR5532A)} \\ (350 \text{ MHz product: } T_{C} = -10 \text{ to } +85^{\circ}\text{C}, \text{ VdDIO} = 2.5 \text{ V } \pm5\%, \text{ 3.3 V } \pm5\%, \text{ VdD} = \text{VdDP} = 1.5 \text{ V } \pm5\%) \text{ (VR5532A only)} \\ (400 \text{ MHz product: } T_{C} = -10 \text{ to } +85^{\circ}\text{C}, \text{ VdDIO} = 2.5 \text{ V } \pm5\%, \text{ 3.3 V } \pm5\%, \text{ VdD} = \text{VdDP} = 1.6 \text{ to } 1.7 \text{ V}) \text{ (VR5500A only)} \\ \end{cases}$ 

#### Clock parameters (1/2)

| Parameter                              | Symbol | Conditions                                                           |                                | MIN. | MAX. | Unit |
|----------------------------------------|--------|----------------------------------------------------------------------|--------------------------------|------|------|------|
| System clock high-level width          | tсн    |                                                                      |                                | 1.8  |      | ns   |
| System clock low-level width           | tc∟    |                                                                      |                                | 1.8  |      | ns   |
| Pipeline clock frequency               |        | 300 MHz product (VR5500A, VR5532A)<br>350 MHz product (VR5532A only) |                                | 200  | 300  | MHz  |
|                                        |        |                                                                      |                                | 200  | 350  | MHz  |
|                                        |        | 400 MHz product (V                                                   | 400 MHz product (VR5500A only) |      | 400  | MHz  |
| System clock frequency <sup>Note</sup> |        | 300 MHz product                                                      | DivMode = 2:1                  | 100  | 133  | MHz  |
|                                        |        | (VR5500A)                                                            | DivMode = 2.5:1                | 80   | 120  | MHz  |
|                                        |        |                                                                      | DivMode = 3:1                  | 66.7 | 100  | MHz  |
|                                        |        |                                                                      | DivMode = 3.5:1                | 57.2 | 85.7 | MHz  |
|                                        |        |                                                                      | DivMode = 4:1                  | 50   | 75   | MHz  |
|                                        |        |                                                                      | DivMode = 4.5:1                | 44.5 | 66.6 | MHz  |
|                                        |        |                                                                      | DivMode = 5:1                  | 40   | 60   | MHz  |
|                                        |        |                                                                      | DivMode = 5.5:1                | 36.4 | 54.5 | MHz  |
|                                        |        | 300 MHz product                                                      | DivMode = 2:1                  | 100  | 100  | MHz  |
|                                        |        | (VR5532A)                                                            | DivMode = 2.5:1                | 80   | 100  | MHz  |
|                                        |        |                                                                      | DivMode = 3:1                  | 66.7 | 100  | MHz  |
|                                        |        |                                                                      | DivMode = 3.5:1                | 57.2 | 85.7 | MHz  |
|                                        |        |                                                                      | DivMode = 4:1                  | 50   | 75   | MHz  |
|                                        |        |                                                                      | DivMode = 4.5:1                | 44.5 | 66.6 | MHz  |
|                                        |        |                                                                      | DivMode = 5:1                  | 40   | 60   | MHz  |
|                                        |        |                                                                      | DivMode = 5.5:1                | 36.4 | 54.5 | MHz  |
|                                        |        | 350 MHz product                                                      | DivMode = 2:1                  | 100  | 100  | MHz  |
|                                        |        | (VR5532A only)                                                       | DivMode = 2.5:1                | 80   | 100  | MHz  |
|                                        |        |                                                                      | DivMode = 3:1                  | 66.7 | 100  | MHz  |
|                                        |        |                                                                      | DivMode = 3.5:1                | 57.2 | 100  | MHz  |
|                                        |        |                                                                      | DivMode = 4:1                  | 50   | 87.5 | MHz  |
|                                        |        |                                                                      | DivMode = 4.5:1                | 44.5 | 77.7 | MHz  |
|                                        |        |                                                                      | DivMode = 5:1                  | 40   | 70   | MHz  |
|                                        |        |                                                                      | DivMode = 5.5:1                | 36.4 | 63.6 | MHz  |
|                                        |        | 400 MHz product                                                      | DivMode = 2:1                  | 100  | 133  | MHz  |
|                                        |        | (VR5500A only)                                                       | DivMode = 2.5:1                | 80   | 133  | MHz  |
|                                        |        |                                                                      | DivMode = 3:1                  | 66.7 | 133  | MHz  |
|                                        |        |                                                                      | DivMode = 3.5:1                | 57.2 | 114  | MHz  |
|                                        |        |                                                                      | DivMode = 4:1                  | 50   | 100  | MHz  |
|                                        |        |                                                                      | DivMode = 4.5:1                | 44.5 | 88.8 | MHz  |
|                                        |        |                                                                      | DivMode = 5:1                  | 40   | 80   | MHz  |
|                                        |        |                                                                      | DivMode = 5.5:1                | 36.4 | 72.7 | MHz  |

Note This is the frequency at which the operation of the internal PLL is guaranteed.

★

\* \* \*

#### Clock parameters (2/2)

|   | Parameter              | Symbol          | Conc            | ditions         | MIN. | MAX. | Unit |
|---|------------------------|-----------------|-----------------|-----------------|------|------|------|
|   | System clock cycle     | t <sub>CP</sub> | 300 MHz product | DivMode = 2:1   | 7.5  | 10   | ns   |
|   |                        |                 | (VR5500A)       | DivMode = 2.5:1 | 8.3  | 12.5 | ns   |
|   |                        |                 |                 | DivMode = 3:1   | 10   | 15   | ns   |
|   |                        |                 |                 | DivMode = 3.5:1 | 11.7 | 17.5 | ns   |
|   |                        |                 |                 | DivMode = 4:1   | 13.3 | 20   | ns   |
|   |                        |                 |                 | DivMode = 4.5:1 | 15   | 22.5 | ns   |
|   |                        |                 |                 | DivMode = 5:1   | 16.7 | 25   | ns   |
|   |                        |                 |                 | DivMode = 5.5:1 | 18.3 | 27.5 | ns   |
| ★ |                        |                 | 300 MHz product | DivMode = 2:1   | 10   | 10   | ns   |
|   |                        |                 | (VR5532A)       | DivMode = 2.5:1 | 10   | 12.5 | ns   |
|   |                        |                 |                 | DivMode = 3:1   | 10   | 15   | ns   |
|   |                        |                 |                 | DivMode = 3.5:1 | 11.7 | 17.5 | ns   |
|   |                        |                 |                 | DivMode = 4:1   | 13.3 | 20   | ns   |
|   |                        |                 |                 | DivMode = 4.5:1 | 15   | 22.5 | ns   |
|   |                        |                 |                 | DivMode = 5:1   | 16.7 | 25   | ns   |
|   |                        |                 |                 | DivMode = 5.5:1 | 18.3 | 27.5 | ns   |
| ★ |                        |                 | 350 MHz product | DivMode = 2:1   | 10   | 10   | ns   |
| ★ |                        |                 | (VR5532A only)  | DivMode = 2.5:1 | 10   | 12.5 | ns   |
| ★ |                        |                 |                 | DivMode = 3:1   | 10   | 15   | ns   |
|   |                        |                 |                 | DivMode = 3.5:1 | 10   | 17.5 | ns   |
|   |                        |                 |                 | DivMode = 4:1   | 11.4 | 20   | ns   |
|   |                        |                 |                 | DivMode = 4.5:1 | 12.8 | 22.5 | ns   |
|   |                        |                 |                 | DivMode = 5:1   | 14.2 | 25   | ns   |
|   |                        |                 |                 | DivMode = 5.5:1 | 15.7 | 27.5 | ns   |
|   |                        |                 | 400 MHz product | DivMode = 2:1   | 7.5  | 10   | ns   |
|   |                        |                 | (VR5500A only)  | DivMode = 2.5:1 | 7.5  | 12.5 | ns   |
|   |                        |                 |                 | DivMode = 3:1   | 7.5  | 15   | ns   |
|   |                        |                 |                 | DivMode = 3.5:1 | 8.8  | 17.5 | ns   |
|   |                        |                 |                 | DivMode = 4:1   | 10   | 20   | ns   |
|   |                        |                 |                 | DivMode = 4.5:1 | 11.3 | 22.5 | ns   |
|   |                        |                 |                 | DivMode = 5:1   | 12.5 | 25   | ns   |
|   |                        |                 |                 | DivMode = 5.5:1 | 13.8 | 27.5 | ns   |
|   | System clock jitter    | tu              |                 |                 |      | ±5   | %    |
|   | System clock rise time | tcr             |                 |                 |      | 1.2  | ns   |
|   | System clock fall time | tcF             |                 |                 |      | 1.2  | ns   |
|   | JTAG clock frequency   |                 |                 |                 |      | 33   | MHz  |

**Remarks 1.** The system clock jitter is a cycle-to-cycle jitter.

2. The JTAG clock runs asynchronously to the system clock.

#### System interface parameters

| Parameter                                | Symbol | Conditions                         | MIN. | MAX. | Unit |
|------------------------------------------|--------|------------------------------------|------|------|------|
| Data output hold time <sup>Note 1</sup>  | tом    |                                    | 1.0  |      | ns   |
| Data output delay time <sup>Note 1</sup> | tDO    |                                    |      | 5.0  | ns   |
| Data input setup time <sup>Note 2</sup>  | tos    |                                    | 1.5  |      | ns   |
| Data input hold time <sup>Note 2</sup>   | tон    | 300 MHz product (VR5500A, VR5532A) | 1.0  |      | ns   |
|                                          |        | 350 MHz product (VR5532A only)     | 0.5  |      | ns   |
|                                          |        | 400 MHz product (VR5500A only)     | 0.5  |      | ns   |

Notes 1. Applies to the Release#, ValidOut#, PReq#, SysAD(63:0), SysADC(7:0), SysCmd(8:0), and SysID(2:0) pins in the V<sub>R5500A</sub>.

Applies to the Release#, ValidOut#, PReq#, SysAD(31:0), SysADC(3:0), and SysCmd(8:0) pins in the VR5532A.

 Applies to the ColdReset#, Reset#, Int(5:0)#, NMI#, ExtRqst#, RdRdy#, WrRdy#, ValidIn#, SysAD(63:0), SysADC(7:0), SysCmd(8:0), and SysID(2:0) pins in the VR5500A.
 Applies to the ColdReset#, Reset#, Int(5:0)#, NMI#, ExtRqst#, RdRdy#, WrRdy#, ValidIn#, SysAD(63:0),

Applies to the ColdReset#, Reset#, Int(5:0)#, NMI#, ExtRqst#, RdRdy#, WrRdy#, ValidIn#, SysAD(31:0), SysADC(3:0), and SysCmd(8:0) pins in the VR5532A.

#### Load coefficient

| Parameter        | Symbol | Conditions | MIN. | MAX. | Unit     |
|------------------|--------|------------|------|------|----------|
| Load coefficient | CLD    |            |      | 1.0  | ns/25 pF |

#### **Measurement Conditions**

#### **Measurement points**



#### Load conditions



#### **Timing Charts**

#### **Clock timing**



#### **Clock jitter**



#### System interface edge timing



#### Clock relationships (DivMode = 2:1)



#### Power-on sequence



#### **Reset timing**

Power-on reset timing



**Cold reset timing** 



#### Warm reset timing



#### 3. PACKAGE DRAWING

## 272-PIN PLASTIC BGA (CAVITY DOWN ADVANCED TYPE) (29x29)



|      | (unit:mm)      |
|------|----------------|
| ITEM | DIMENSIONS     |
| D    | 29.00±0.20     |
| Е    | 29.00±0.20     |
| е    | 1.27           |
| Α    | 1.75±0.30      |
| A1   | 0.60±0.10      |
| A2   | 1.15           |
| A4   | 0.25 MIN.      |
| b    | φ0.75±0.15     |
| x1   | 0.30           |
| x2   | 0.15           |
| У    | 0.20           |
| ZD   | 1.80           |
| ZE   | 1.80           |
|      | D070E0 107 NN1 |

P272F2-127-NN1

### 208-PIN PLASTIC QFP (FINE PITCH) (28x28)



#### NOTE

Each lead centerline is located within 0.10 mm of its true position (T.P.) at maximum material condition.

|        | ITEM    | MILLIMETERS                     |
|--------|---------|---------------------------------|
|        | А       | 30.6±0.2                        |
|        | В       | 28.0±0.2                        |
|        | С       | 28.0±0.2                        |
|        | D       | 30.6±0.2                        |
|        | F       | 1.25                            |
|        | G       | 1.25                            |
|        | н       | $0.22\substack{+0.05\\-0.04}$   |
|        | I       | 0.10                            |
|        | J       | 0.5 (T.P.)                      |
|        | К       | 1.3±0.2                         |
|        | L       | 0.5±0.2                         |
|        | М       | $0.17\substack{+0.03 \\ -0.07}$ |
|        | Ν       | 0.10                            |
|        | Р       | 3.2±0.1                         |
|        | Q       | 0.4±0.1                         |
|        | R       | 5°±5°                           |
|        | S       | 3.8 MAX.                        |
| P208GD | -50-LML | ,MML,SML,WML-7                  |

#### 4. RECOMMENDED SOLDERING CONDITIONS

This product should be soldered and mounted under the following recommended conditions.

For soldering methods and conditions other than those recommended below, contact an NEC Electronics sales representative.

For technical information, see the following website.

Semiconductor Device Mount Manual (http://www.necel.com/pkg/en/mount/index.html)

#### Table 4-1. Surface mounting Type Soldering Conditions

| (1) <i>μ</i> PD30550AF2-300-NN1         | : 272-pin plastic BGA (C/D advanced type) (29 $	imes$ 29) |
|-----------------------------------------|-----------------------------------------------------------|
| μPD30550AF2-300-NN1-A <sup>Νοτε 1</sup> | : 272-pin plastic BGA (C/D advanced type) (29 $	imes$ 29) |
| μPD30550AF2-400-NN1                     | : 272-pin plastic BGA (C/D advanced type) (29 $	imes$ 29) |
| μPD30550AF2-400-NN1-A <sup>Νοτε 1</sup> | : 272-pin plastic BGA (C/D advanced type) (29 $	imes$ 29) |

| Soldering Method | Soldering Conditions                                                                                                                                                                                | Recommended Condition<br>Symbol |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 250°C, Time: 60 seconds max. (at 220°C or higher), Count: Three times or less, Exposure limit: 3 days <sup>Note 2</sup> (after that, prebake at 125°C for 20 to 72 hours) | IR50-203-3 <sup>Note 3</sup>    |

#### Notes 1. Lead-free product

 $\star$ 

- 2. After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.
- **3.** The IR50-203-3 conditions include the IR35-203-3 conditions, so the  $\mu$ PD30550AF2-300-NN1 and  $\mu$ PD30550AF2-400-NN1 can be soldered and mounted under the conventional IR35-203-3 conditions. For details of the IR35-203-3 conditions, contact an NEC Electronics sales representative.

| (2) <i>μ</i> PD30550AGD-300-WML         | : 208-pin plastic QFP (fine pitch) (28 $\times$ 28)   |
|-----------------------------------------|-------------------------------------------------------|
| µPD30550AGD-300-WML-A <sup>№0te 1</sup> | : 208-pin plastic QFP (fine pitch) (28 $\times$ 28)   |
| $\mu$ PD30550AGD-350-WML                | : 208-pin plastic QFP (fine pitch) (28 $\times$ 28)   |
| μPD30550AGD-350-WML-A <sup>№™ 1</sup>   | : 208-pin plastic QFP (fine pitch) ( $28 \times 28$ ) |

| Soldering Method | Soldering Conditions                                                                                                                                                                                | Recommended Condition<br>Symbol |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|
| Infrared reflow  | Package peak temperature: 260°C, Time: 60 seconds max. (at 220°C or higher), Count: Three times or less, Exposure limit: 7 days <sup>Note 2</sup> (after that, prebake at 125°C for 20 to 72 hours) | IR60-207-3                      |

Notes 1. Lead-free product

2. After opening the dry pack, store it at 25°C or less and 65% RH or less for the allowable storage period.

#### NOTES FOR CMOS DEVICES —

#### **1** VOLTAGE APPLICATION WAVEFORM AT INPUT PIN

Waveform distortion due to input noise or a reflected wave may cause malfunction. If the input of the CMOS device stays in the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN) due to noise, etc., the device may malfunction. Take care to prevent chattering noise from entering the device when the input level is fixed, and also in the transition period when the input level passes through the area between  $V_{IL}$  (MAX) and  $V_{IH}$  (MIN).

#### (2) HANDLING OF UNUSED INPUT PINS

Unconnected CMOS device inputs can be cause of malfunction. If an input pin is unconnected, it is possible that an internal input level may be generated due to noise, etc., causing malfunction. CMOS devices behave differently than Bipolar or NMOS devices. Input levels of CMOS devices must be fixed high or low by using pull-up or pull-down circuitry. Each unused pin should be connected to V<sub>DD</sub> or GND via a resistor if there is a possibility that it will be an output pin. All handling related to unused pins must be judged separately for each device and according to related specifications governing the device.

#### **③** PRECAUTION AGAINST ESD

A strong electric field, when exposed to a MOS device, can cause destruction of the gate oxide and ultimately degrade the device operation. Steps must be taken to stop generation of static electricity as much as possible, and quickly dissipate it when it has occurred. Environmental control must be adequate. When it is dry, a humidifier should be used. It is recommended to avoid using insulators that easily build up static electricity. Semiconductor devices must be stored and transported in an anti-static container, static shielding bag or conductive material. All test and measurement tools including work benches and floors should be grounded. The operator should be grounded using a wrist strap. Semiconductor devices must not be touched with bare hands. Similar precautions need to be taken for PW boards with mounted semiconductor devices.

#### **④** STATUS BEFORE INITIALIZATION

Power-on does not necessarily define the initial status of a MOS device. Immediately after the power source is turned ON, devices with reset functions have not yet been initialized. Hence, power-on does not guarantee output pin levels, I/O settings or contents of registers. A device is not initialized until the reset signal is received. A reset operation must be executed immediately after power-on for devices with reset functions.

**Reference document** Electrical Characteristics for Microcomputer (U15170J)<sup>№™</sup> **Note** This document number is that of Japanese version.

The related documents indicated in the publication may include preliminary versions. However, preliminary versions are not marked as such.

## **Regional Information**

Some information contained in this document may vary from country to country. Before using any NEC Electronics product in your application, please contact the NEC Electronics office in your country to obtain a list of authorized representatives and distributors. They will verify:

- · Device availability
- Ordering information
- Product release schedule
- · Availability of related technical literature
- Development environment specifications (for example, specifications for third-party tools and components, host computers, power plugs, AC supply voltages, and so forth)
- Network requirements

In addition, trademarks, registered trademarks, export restrictions, and other legal issues may also vary from country to country.

#### [GLOBAL SUPPORT] http://www.necel.com/en/support/support.html

| NEC Electronics America, Inc. (U.S.)<br>Santa Clara, California | NEC Electronics (Europe) GmbH<br>Duesseldorf, Germany | NEC Electronics Hong Kong Ltd.<br>Hong Kong |
|-----------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------|
| Tel: 408-588-6000                                               | Tel: 0211-65030                                       | Tel: 2886-9318                              |
| 800-366-9782                                                    |                                                       |                                             |
|                                                                 | <ul> <li>Sucursal en España</li> </ul>                | NEC Electronics Hong Kong Ltd.              |
|                                                                 | Madrid, Spain                                         | Seoul Branch                                |
|                                                                 | Tel: 091-504 27 87                                    | Seoul, Korea                                |
|                                                                 |                                                       | Tel: 02-558-3737                            |
|                                                                 | <ul> <li>Succursale Française</li> </ul>              |                                             |
|                                                                 | Vélizy-Villacoublay, France                           | NEC Electronics Shanghai Ltd.               |
|                                                                 | Tel: 01-30-67 58 00                                   | Shanghai, P.R. China                        |
|                                                                 |                                                       | Tel: 021-5888-5400                          |
|                                                                 | <ul> <li>Filiale Italiana</li> </ul>                  |                                             |
|                                                                 | Milano, Italy                                         | NEC Electronics Taiwan I td                 |
|                                                                 | Tel: 02-66 75 41                                      | Tainei Taiwan                               |
|                                                                 |                                                       | Tel: 02-2719-2377                           |
|                                                                 | <ul> <li>Branch The Netherlands</li> </ul>            |                                             |
|                                                                 | Eindhoven, The Netherlands                            |                                             |

NEC Electronics Singapore Pte. Ltd. Novena Square, Singapore Tel: 6253-8311

• United Kingdom Branch Milton Keynes, UK Tel: 01908-691-133

Tel: 040-2445845

• Tyskland Filial Taeby, Sweden Tel: 08-63 80 820

J04.1

#### VR is a trademark of NEC Electronics Corporation. MIPS is a registered trademark of MIPS Technologies, Inc. in the United States.

Exporting this product or equipment that includes this product may require a governmental license from the U.S.A. for some countries because this product utilizes technologies limited by the export control regulations of the U.S.A.

- The information in this document is current as of March, 2004. The information is subject to change without notice. For actual design-in, refer to the latest publications of NEC Electronics data sheets or data books, etc., for the most up-to-date specifications of NEC Electronics products. Not all products and/or types are available in every country. Please check with an NEC Electronics sales representative for availability and additional information.
- No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Electronics. NEC Electronics assumes no responsibility for any errors that may appear in this document.
- NEC Electronics does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from the use of NEC Electronics products listed in this document or any other liability arising from the use of such products. No license, express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Electronics or others.
- Descriptions of circuits, software and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these
  circuits, software and information in the design of a customer's equipment shall be done under the full
  responsibility of the customer. NEC Electronics assumes no responsibility for any losses incurred by
  customers or third parties arising from the use of these circuits, software and information.
- While NEC Electronics endeavors to enhance the quality, reliability and safety of NEC Electronics products, customers agree and acknowledge that the possibility of defects thereof cannot be eliminated entirely. To minimize risks of damage to property or injury (including death) to persons arising from defects in NEC Electronics products, customers must incorporate sufficient safety measures in their design, such as redundancy, fire-containment and anti-failure features.
- NEC Electronics products are classified into the following three quality grades: "Standard", "Special" and "Specific".

The "Specific" quality grade applies only to NEC Electronics products developed based on a customerdesignated "quality assurance program" for a specific application. The recommended applications of an NEC Electronics product depend on its quality grade, as indicated below. Customers must check the quality grade of each NEC Electronics product before using it in a particular application.

- "Standard": Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots.
- "Special": Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support).
- "Specific": Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems and medical equipment for life support, etc.

The quality grade of NEC Electronics products is "Standard" unless otherwise expressly specified in NEC Electronics data sheets or data books, etc. If customers wish to use NEC Electronics products in applications not intended by NEC Electronics, they must contact an NEC Electronics sales representative in advance to determine NEC Electronics' willingness to support a given application.

(Note)

- (1) "NEC Electronics" as used in this statement means NEC Electronics Corporation and also includes its majority-owned subsidiaries.
- (2) "NEC Electronics products" means any product developed or manufactured by or for NEC Electronics (as defined above).