



# 2.75V to 6V, 3A, Ultra-Small Power Module with Ultra-Low Noise

### DESCRIPTION

The MPM3834C is synchronous, step-down power module with an integrated inductor. The MPM3834C achieves 3A of continuous output current ( $I_{OUT}$ ) from a 2.75V to 6V input voltage ( $V_{IN}$ ) range, with excellent load and line regulation. The MPM3834C works in forced continuous conduction mode (FCCM) and has a small output voltage ( $V_{OUT}$ ) ripple with one output capacitor. This makes the device well-suited for optical modules, FPGA, ASIC, and other applications requiring low ripple noise and a small PCB area.

V<sub>OUT</sub> can be regulated to be as low as 0.6V. Only FB resistors, input capacitors, and output capacitors are required to complete the design. Constant-on-time control (COT) provides fast transient response, high efficiency, and easy loop stabilization.

Full protection features include cycle-by-cycle current limiting, short-circuit protection (SCP) with hiccup mode, and thermal shutdown.

The MPM3834C requires a minimal number of readily available, standard external components. It is available in an ultra-small ECLGA-14 (2.5mmx2.5mmx1.2mm) package.

### **FEATURES**

- Wide 2.75V to 6V Operating Input Voltage (V<sub>IN</sub>) Range
- Adjustable Output Voltage (V<sub>OUT</sub>) from 0.6V
- Up to 3A Continuous Output Current (I<sub>OUT</sub>)
- 100% Duty Cycle in Dropout
- Up to 92% Efficiency with 3.3V to 1.8V
- Forced Continuous Conduction Mode (FCCM)
- Enable (EN) and Power Good (PG) for Power Sequencing
- Cycle-by-Cycle Over-Current Protection (OCP)
- Short-Circuit Protection (SCP) with Hiccup Mode
- Only Four External Components Required
- Available in an ECLGA-14 (2.5mmx2.5mmx1.2mm) Package

### **APPLICATIONS**

- FPGA, ASIC, DSP Power
- Optical Modules
- LDO Replacements
- Power for Portable Products
- Storage (Solid-State Drives and Hard-Disk Drives)
- Space-Constrained Applications

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

### TYPICAL APPLICATION







### **ORDERING INFORMATION**

| Part Number* | Package                   | Top Marking | MSL Rating |
|--------------|---------------------------|-------------|------------|
| MPM3834CGPA  | ECLGA-14<br>(2.5mmx2.5mm) | See Below   | 3          |

<sup>\*</sup> For Tape & Reel, add suffix -Z (e.g. MPM3834CGPA-Z).

### **TOP MARKING**

BTH YWW LLL

BTH: Product code of MPM3834CGPA

Y: Year code WW: Week code LLL: Lot number

### **PACKAGE REFERENCE**





### PIN FUNCTIONS

| Pin#          | Name  | Description                                                                                                                                                                                                                              |
|---------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | SW    | SW test pin. Float the SW pin.                                                                                                                                                                                                           |
| 2, 7, 8       | PGND  | Power ground.                                                                                                                                                                                                                            |
| 3             | EN    | On/off control.                                                                                                                                                                                                                          |
| 4             | AGND  | <b>Analog ground for the internal control circuit.</b> The AGND pin is not connected to PGND internally. Connect AGND to the PGND on the PCB layout.                                                                                     |
| 5             | FB    | <b>Feedback</b> . Use an external resistor divider from the output to AGND, tapped to the FB pin, to set the output voltage ( $V_{\text{OUT}}$ ).                                                                                        |
| 6             | OUT_S | Output voltage sense.                                                                                                                                                                                                                    |
| 9, 10         | OUT   | Power output.                                                                                                                                                                                                                            |
| 11            | PG    | <b>Power good indicator.</b> The output of the PG pin is an open drain with an internal pull-up resistor connected to the IN pin. PG is pulled up to IN when the FB voltage is within 10% of the regulation level; otherwise, PG is low. |
| 12, 13,<br>14 | IN    | Power input.                                                                                                                                                                                                                             |

### **ABSOLUTE MAXIMUM RATINGS** (1)

| V <sub>SW</sub>                                   |    |
|---------------------------------------------------|----|
| -0.3V (-5V for <10ns) to +6.5V (+10V for <10ns    | 3) |
| All other pins0.3V to +6.5                        | V  |
| Continuous power dissipation ( $T_A = 25$ °C) (5) |    |
| ECLGA-14 (2.5mmx2.5mm) 2.2V                       | Ν  |
| Junction temperature150°                          | С  |
| Lead temperature260°                              | С  |
| Storage temperature65°C to +150°C                 | С  |

### **ESD Ratings**

| Human body model (HBM)     | 2000V |
|----------------------------|-------|
| Charged device model (CDM) | 2000V |

### Recommended Operating Conditions (2)

Operation input voltage range .......2.75V to 6V Operating junction temp (T<sub>J</sub>).... -40°C to +125°C

### Thermal Resistance (3) (4) (5) (6) (7)

ECLGA-14 (2.5mmx2.5mm)

| $\theta_{JA}$             | 56.7°C/W |
|---------------------------|----------|
| $\theta_{\text{JC\_TOP}}$ | 6.85°C/W |
| $\theta_{JB}^{-}$         | 25.5°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- The device is not guaranteed to function outside of its operating conditions.
- 3)  $\theta_{JA}$  is the junction-to-ambient thermal resistance,  $\theta_{JC\_TOP}$  is the junction-to-case top thermal characterization parameter, and  $\theta_{JB}$  is the junction-to-board thermal characterization parameter.
- 4) The thermal parameter is based on the test on the MPS evaluation board (T-EVM3834C-PA-00A) under a no airflow cooling condition in a standard enclosure. The board size is 5.1cmx5.1cm, 2 layers, of which top and bottom layer copper thickness is 2oz.
- 5) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_{\rm J}$  (MAX), the junction-to-ambient thermal resistance,  $\theta_{\rm JA}$ , and the ambient temperature,  $T_{\rm A}$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_{\rm D}$  (MAX) = ( $T_{\rm J}$  (MAX)  $T_{\rm A}$ ) /  $\theta_{\rm JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature.
- 6) The junction-to-case top thermal characterization parameter,  $\theta_{\text{JC\_TOP}}$ , estimates the junction temperature in the real system, based on equation  $T_{\text{I}} = \theta_{\text{JC\_TOP}} \times P_{\text{LOSS}} + T_{\text{CASE\_TOP}}$ . Where  $P_{\text{LOSS}}$  is the entire loss of the module in real applications, and  $T_{\text{CASE\_TOP}}$  is case top temperature
- 7) The junction-to-board thermal characterization parameter,  $\theta_{\text{JB}}$ , estimation the junction temperature in the real system, based on equation  $T_{\text{I}} = \theta_{\text{JB}}$  x  $P_{\text{LOSS}}$  + $T_{\text{BOARD}}$ . Where  $P_{\text{LOSS}}$  is the entire power loss of the module in real applications, and  $T_{\text{BOARD}}$  is board temperature.



### **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 3.6V,  $T_J$  = -40°C to +125°C  $^{(8)}$ , typical value is tested at  $T_J$  = 25°C, the over-temperature limit is guaranteed by characterization, unless otherwise noted.

| Parameter                                  | Symbol               | Condition                                                                    | Min | Тур  | Max  | Units |
|--------------------------------------------|----------------------|------------------------------------------------------------------------------|-----|------|------|-------|
| Feedback voltage                           | $V_{FB}$             | 2.75V ≤ V <sub>IN</sub> ≤ 6V                                                 | 591 | 600  | 609  | mV    |
| Feedback current                           | I <sub>FB</sub>      | V <sub>FB</sub> = 0.6V                                                       |     | 10   |      | nA    |
| Inductor value                             | L                    | Inductance value at 1MHz                                                     |     | 0.47 |      | μH    |
| Dropout resistance                         | $R_{DR}$             | 100% on duty                                                                 |     | 75   |      | mΩ    |
| Switch leakage                             |                      | $V_{EN} = 0V$ , $V_{IN} = 6V$ , $V_{SW} = 0V$ and $6V$ , $T_J = 25^{\circ}C$ |     | 0    | 2    | μA    |
| P-channel MOSFET peak current limit        |                      | T <sub>J</sub> = 25°C                                                        | 5   | 6    |      | А     |
| N-channel MOSFET valley current limit (8)  |                      |                                                                              |     | 3.6  |      | А     |
| On time                                    | ton                  | $V_{IN} = 5V$ , $V_{OUT} = 1.2V$                                             |     | 185  |      | ns    |
| On time                                    | LON                  | $V_{IN} = 3.6V, V_{OUT} = 1.2V$                                              |     | 250  |      | 115   |
| Switching frequency                        | fsw                  | Vout = 1.2V, ILOAD = 1A                                                      |     | 1250 |      | kHz   |
| Minimum off time (9)                       | t <sub>MIN-OFF</sub> |                                                                              |     | 100  |      | ns    |
| Minimum on time (9)                        | t <sub>MIN-ON</sub>  |                                                                              |     | 80   |      | ns    |
| Soft-start time (9)                        | tss-on               |                                                                              |     | 1.7  |      | ms    |
| Soft-stop time                             | tss-off              |                                                                              |     | 2    |      | ms    |
| Power good upper trip threshold            | PG_OV                | FB voltage in respect to the regulation                                      |     | 7    |      | %     |
| Power good lower trip threshold            | PG_UV                |                                                                              |     | -12  |      | %     |
| Power good delay                           |                      |                                                                              |     | 100  |      | μs    |
| Power good sink current capability         | $V_{PG\_LO}$         | Sink 1mA                                                                     |     |      | 0.4  | V     |
| Power good logic high voltage              | $V_{PG\_HI}$         | $V_{IN} = 5V, V_{FB} = 0.6V$                                                 | 4   |      |      | V     |
| Power good internal pull-up resistor       | R <sub>PG</sub>      |                                                                              |     | 440  |      | kΩ    |
| Under-voltage lockout threshold rising     |                      |                                                                              | 2.3 | 2.5  | 2.75 | V     |
| Under-voltage lockout threshold hysteresis |                      |                                                                              |     | 400  |      | mV    |
| EN input logic low voltage                 |                      |                                                                              |     |      | 0.3  | V     |
| EN input logic high voltage                |                      |                                                                              | 1.2 |      |      | V     |
| EN input current                           |                      | V <sub>EN</sub> = 2V                                                         |     | 2    |      | μA    |
| EN input current                           |                      | V <sub>EN</sub> = 0V                                                         |     | 0    |      | μA    |
| Supply current (shutdown)                  |                      | V <sub>EN</sub> = 0V, T <sub>J</sub> = 25°C                                  |     | 0    | 1    | μA    |
| Supply current (quiescent)                 |                      | $V_{EN} = 2V$ , $V_{FB} = 0.63V$ , $V_{IN} = 3.6V$                           |     | 500  |      | μA    |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN}$  = 3.6V,  $T_J$  = -40°C to +125°C (8), typical value is tested at  $T_J$  = 25°C, the over-temperature limit is guaranteed by characterization, unless otherwise noted.

| Parameter                                   | Symbol            | Condition                                                                                          | Min | Тур | Max | Units |  |  |
|---------------------------------------------|-------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|
| Converter System (9)                        |                   |                                                                                                    |     |     |     |       |  |  |
| Output voltage range (9)                    |                   |                                                                                                    | 0.6 |     | 6   | V     |  |  |
| Recommended input capacitance (9)           | C <sub>IN1</sub>  | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 1.2V, I <sub>OUT</sub> = 2A                             | 4.7 | 22  |     | μF    |  |  |
| Output capacitance (9)                      | Соит1             | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 1.2V, I <sub>OUT</sub> = 2A                             | 10  | 22  |     | μF    |  |  |
| Output ripple (9)                           |                   | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 1.2V,<br>C <sub>OUT</sub> = 22µF, I <sub>OUT</sub> = 2A |     | 8   |     | mV    |  |  |
| Efficiency (9)                              |                   | V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 1.2V, I <sub>OUT</sub> = 2A                             |     | 85  |     | %     |  |  |
| Load transient peak-to-<br>peak voltage (9) | V <sub>P2P1</sub> | $V_{IN} = 3.6V$ , $V_{OUT} = 1.2V$ , $C_{OUT} = 22\mu F$ , $I_{OUT} = 0A$ to $2A$ at $1A/\mu s$    |     |     | 140 | mV    |  |  |
| Thermal shutdown (9)                        |                   |                                                                                                    |     | 150 |     | °C    |  |  |
| Thermal hysteresis (9)                      |                   |                                                                                                    |     | 30  |     | °C    |  |  |

#### Notes:

- 8) Not tested in production. Guaranteed by over-temperature correlation.
- 9) Guaranteed by engineering sample characterization.



### TYPICAL CHARACTERISTICS

Performance curves are tested on the evaluation board.  $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $C_{IN} = 22\mu F$ ,  $C_{OUT} = 22\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.













6



# TYPICAL CHARACTERISTICS (continued)

Performance curves are tested on the evaluation board.  $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $C_{IN} = 22\mu F$ ,  $C_{OUT} = 22\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.















# TYPICAL CHARACTERISTICS (continued)

Performance curves are tested on the evaluation board.  $V_{IN}=5V$ ,  $V_{OUT}=1.2V$ ,  $C_{IN}=22\mu F$ ,  $C_{OUT}=22\mu F$ ,  $T_A=25^{\circ}C$ , unless otherwise noted.

### **Thermal Result**

I<sub>OUT</sub> = 3A, 4-layer PCB





### TYPICAL PERFORMANCE CHARACTERISTICS

Performance waveforms are tested on the evaluation board.  $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $C_{IN} = 22\mu F$ ,  $C_{OUT} = 22\mu F$ ,  $T_A = 25$ °C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board.  $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $C_{IN} = 22\mu F$ ,  $C_{OUT} = 22\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board.  $V_{IN} = 5V$ ,  $V_{OUT} = 1.2V$ ,  $C_{IN} = 22\mu F$ ,  $C_{OUT} = 22\mu F$ ,  $T_A = 25^{\circ}C$ , unless otherwise noted.





# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



### **OPERATION**

The MPM3834C comes in a small surface-mounted ECLGA-14 (2.5mmx2.5mmx1.2mm) package. The MPM3834C's integrated inductor simplifies the schematic and layout design. Only FB resistors, input capacitors, and output capacitors are required to complete the design. The MPM3834C uses constant-on-time (COT) control with input voltage feed-forward to stabilize the switching frequency (f<sub>SW</sub>) across the full input range.

### **Constant-On-Time Control (COT)**

Compared to fixed-frequency pulse-width modulation (PWM) control, COT control offers the advantage of a simpler control loop and faster transient response. By using input voltage feed-forward, the MPM3834C maintains a nearly constant  $f_{\text{SW}}$  across the input and output voltage ranges. The on time of the switching pulse can be estimated with Equation (1):

$$t_{ON} = \frac{V_{OUT}}{V_{IN}} \times 0.833 \mu s \tag{1}$$

To prevent inductor current runaway during the load transition, the MPM3834C fixes the minimum off time at 230ns. This minimum off time limit does not affect operation during steady state.

### **Forced PWM Operation**

The MPM3834C works in continuous conduction mode (CCM) to achieve a smaller output voltage ripple, load regulation, and load transient response across the full load range.

#### Enable (EN)

If the input voltage  $(V_{\text{IN}})$  exceeds the undervoltage lockout (UVLO) threshold (typically 2.5V), the MPM3834C can be enabled by pulling EN above 1.2V. Leave EN floating or pull EN down to ground to disable the MPM3834C. There is an internal pull-down resistor connected from EN to ground.

#### Soft Start and Soft Shutdown

The MPM3834C has a built-in soft start that ramps up the output voltage at a controlled slew rate to prevent overshoots during start-up. The soft-start time is  $t_{\rm SS-ON}$ .

When disabled, the MPM3834C ramps down the internal reference, so the load can discharge the output linearly. The soft-shutdown time is t<sub>SS-OFF</sub>.

### Power Good (PG) Indicator

The MPM3834C has an open-drain power good (PG) indication pin with a pull-up resistor (R<sub>PG</sub>). When FB is within PG\_OV and PG\_UV, PG is pulled up to IN by the internal resistor. If the FB voltage is out of this window, PG is pulled down to ground by an internal MOSFET. The MOSFET has a maximum  $R_{DS(ON)}$  of  $100\Omega$ .

#### **Current Limit**

The MPM3834C's high-side MOSFET (HSFET) has a typical peak current limit, and the low-side MOSFET (LS-FET) has a valley current limit. When the HS-FET reaches its current limit, the HS-FET turns off, and the LS-FET turns on. When the current drops to the valley current limit threshold, the MPM3834C turns on the HS-FET again.

If the HS-FET reaches the peak current limit or the LS-FET reaches the valley current limit for 64 consecutive cycles, the MPM3834C initiates hiccup mode. It remains in hiccup mode until the current decreases. This prevents the inductor current from continuously rising and damaging components.

#### Short-Circuit Protection (SCP) and Recovery

If the output is shorted to GND, the current limit is triggered. If the current limit is triggered every for 64 consecutive cycles, the MPM3834C enters hiccup mode and disables the output power stage. The MPM3834C discharges the soft-start capacitor, then automatically attempts to soft start again. If the short-circuit condition remains after soft start ends, the MPM3834C repeats this operation until the short circuit is removed and the output rises back to the regulation level.



# **APPLICATION INFORMATION**

### **Setting the Output Voltage**

The external resistor divider sets the output voltage ( $V_{OUT}$ ). Consider the tradeoff between stability and dynamics to choose a feedback resistor (R1) that is not too large or too small. There is no strict requirement for the feedback resistor. R2 can be calculated with Equation (2):

$$R2 = \frac{R1}{\frac{V_{OUT}}{0.6} - 1}$$
 (2)

Figure 2 shows the feedback circuit.



Figure 2: Feedback Network

Table 1 lists the recommended resistor values for common output voltages.

Table 1: Resistor Values for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ)  | R2 (kΩ)   |
|----------------------|----------|-----------|
| 1.0                  | 200 (1%) | 300 (1%)  |
| 1.2                  | 200 (1%) | 200 (1%)  |
| 1.8                  | 200 (1%) | 100 (1%)  |
| 2.5                  | 200 (1%) | 63.2 (1%) |
| 3.3                  | 200 (1%) | 44.2 (1%) |

### **Selecting the Input Capacitor**

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current while maintaining the DC input voltage. For optimal performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 22µF capacitor is sufficient.

Since the input capacitor absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (3):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (3)

The worst-case condition occurs at  $V_{IN} = 2 x V_{OUT}$ , calculated with Equation (4):

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{4}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (i.e.  $0.1\mu F$ ) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent an excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be calculated with Equation (5):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (5)

### **Selecting the Output Capacitor**

An output capacitor (C2) is required to maintain the DC output voltage.

Low-ESR ceramic capacitors can be used to keep the output voltage ripple low. Generally, a  $22\mu F$  output ceramic capacitor is sufficient for most applications. If  $V_{OUT}$  is higher, a  $47\mu F$  capacitor may be required to stabilize the system.

When using ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (6):

$$\Delta V_{OUT} = \frac{V_{OUT}}{8 \times f_{SW}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (6)



When using tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be calculated with Equation (7):

$$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L_{1}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \times R_{ESR}$$
 (7)

Where L1 is a 0.47µH integrated inductor.

The output capacitor's characteristics affect the stability of the regulation system.



### **PCB Layout Guidelines**

An efficient layout for the switching power supplies is critical for stable operation, especially for the high switching frequency converter. A poorly optimized layout can result in poor line for the regulator or load regulation or stability issues. For the best results, refer to Figure 3 and follow the guidelines below:

- 1. Place a 0805-sized ceramic input capacitor as close to the IC pins as possible.
- 2. Place a 0402-sized capacitor place at the bottom of the IC (optional).
- 3. Connect the two ends of the ceramic capacitor directly to IN and PGND.
- 4. Place the external feedback resistor next to FB.
- 5. Connect AGND and PGND at a single point.



Figure 3: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUIT



**Figure 4: Typical Application Circuit** 

#### Note:

10) Additional input capacitors may be required for applications where  $V_{\text{IN}}$  < 3.3V.



# **PACKAGE INFORMATION**

### ECLGA-14 (2.5mmx2.5mm)



0.85 0.95 10 14 0.65 0.20 0.30 8 0.40 0.50 0.50 0.50 0.50 0.50 0.50 0.50 0.50 0.50 0.50 0.50

**TOP VIEW** 

BOTTOM VIEW





**RECOMMENDED LAND PATTERN** 

### **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
- 3) JEDEC REFERENCE IS MO-303.
- 4) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number   | Package<br>Description    | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|---------------|---------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MPM3834CGPA-Z | ECLGA-14<br>(2.5mmx2.5mm) | 2500              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |



# **REVISION HISTORY**

| Revision # | Revision Date | Description                                    | Pages Updated |
|------------|---------------|------------------------------------------------|---------------|
| 1.0        | 4/15/2022     | Initial Release                                | -             |
| 1.01       | 6/14/2022     | Corrected mentions of "MPM3414C" to "MPM3834C" | 1, 13         |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.