# **MPQ4315** # 45V, 5A, Low IQ, Synchronous Step-Down Converter with Frequency Spread Spectrum, AEC-Q100 Qualified #### DESCRIPTION The MPQ4315 is a synchronous step-down switching converter with a configurable frequency and integrated internal high-side MOSFET (HS-FET) and low-side MOSFET (LS-FET). It provides up to 5A of highly efficient output, with current mode control for fast loop response. The wide 3.3V 45V input to range accommodates variety of step-down а applications in automotive input environments. Its low 1.7µA shutdown mode quiescent current makes the MPQ4315 ideal for use in batterypowered applications. High power conversion efficiency across a wide load range is achieved by scaling down the switching frequency under light-load conditions to reduce the switching and gate driver losses. An open-drain power good signal indicates whether the output is within 93% to 106% of its nominal voltage. Frequency foldback helps prevent inductor current runaway during start-up. Thermal shutdown provides reliable, fault-tolerant operation. High-duty cycle and low-dropout mode are provided for the automotive cold crank conditions. The MPQ4315 is available in a QFN-20 (4mmx4mm) wettable flank package, and is AEC-Q100 Grade 1 qualified. #### **MPQ4315 FAMILY VERSIONS** | Part<br>Number | Output<br>Current | Package Options | |----------------|-------------------|-------------------| | MPQ4312 | 2A | | | MPQ4313 | 3A | | | MPQ4314 | 4A | QFN-20 (4mmx4mm) | | MPQ4315 | 5A | WF <sup>(1)</sup> | | MPQ4316 | 6A | | | MPQ4317 | 7A | | #### Note: 1) WF means wettable flank. #### **FEATURES** - Wide 3.3V to 45V Operating Voltage Range - 5A Continuous Output Current - 1.7µA Low Shutdown Supply Current - 18µA Sleep Mode Quiescent Current - Internal 48mΩ High-Side MOSFET and 20mΩ Low-Side MOSFET - 350kHz to 1000kHz Configurable Switching Frequency for Car Battery Applications - Can Be Synchronized to an External Clock - Out-of-Phase Synchronized Clock Output - Frequency Spread Spectrum (FSS) for Low EMI - Symmetric V<sub>IN</sub> for Low EMI - Power Good Output - External Soft Start - 100ns Minimum On Time - Selectable Advanced Asynchronous Mode (AAM) or Forced Continuous Conduction Mode (FCCM) - Low-Dropout Mode - Hiccup Over-Current Protection - Available in a QFN-20 (4mmx4mm) Package - Available in a Wettable Flank Package - Available in AEC-Q100 Grade 1 #### **APPLICATIONS** - Automotive Infotainment - Automotive Clusters - Advanced Driver Assistance Systems - Industrial Power Systems All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** #### V<sub>IN</sub> = 3.3V O **OFF ON** 100 ΕN VIN BST MODE SYNCO **VOUT** O sw **MPQ4315** FREQ **EFFICIENCY** PG FΒ vcc SS NC SYNCIN GND # Efficiency vs. Load Current vs. Power Loss $V_{OUT} = 3.3V$ , $f_{SW} = 470kHz$ , $L = 4.7\mu H$ , AAM #### ORDERING INFORMATION | Part Number* | Package | Top Marking | MSL Rating** | |--------------------|------------------|-------------|--------------| | MPQ4315GRE-AEC1*** | QFN-20 (4mmx4mm) | See Below | 1 | <sup>\*</sup> For Tape & Reel, add suffix –Z (e.g. MPQ4315GRE-AEC1–Z). # **TOP MARKING (MPQ4315GRE-AEC1)** MPSYWW MP4315 LLLLLL Е MPS: MPS prefix Y: Year code WW: Week code MP4315: Part number LLLLL: Lot number E: Wettable flank #### **PACKAGE REFERENCE** <sup>\*\*</sup> Moisture Sensitivity Level Rating <sup>\*\*\*</sup> Wettable Flank # **PIN FUNCTIONS** | Pin# | Name | Description | |--------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | MODE | <b>AAM or FCCM select pin.</b> Pull the MODE pin high for the MPQ4315 to operate in forced continuous conduction mode (FCCM) under light loads. Pull it low for it to operate in advanced asynchronous mode (AAM) under light loads. Do not float this pin. | | 2 | SYNCIN | <b>SYNC input.</b> Apply a 350kHz to 1000kHz clock signal to this pin to synchronize the internal oscillator frequency to the external clock. This pin is also used for multi-phase operation. The pin is internally high impedance. Do not float this pin under any circumstances. Connect this pin to GND if not used. If used, ensure that the external sync clock has adequate pull-up and pull-down capability. It is recommended to place a $\leq\!51\text{k}\Omega$ resistor between the pin and GND in case the external sync clock pull-down capability is not strong enough or the pin enters a high-impedance state. | | 3, 12 | VIN | <b>Input supply.</b> VIN supplies power to all the internal control circuitry and the power switch connected to SW. It is recommended to place a decoupling capacitor connected to ground and close to VIN in order to minimize switching spikes. | | 4, 5, 10, 11 | PGND | Power ground. | | 6 | BST | <b>Bootstrap.</b> BST is the positive power supply for the high-side MOSFET (HS-FET) driver connected to SW. Connect a bypass capacitor between this BST and SW. See the Application Information section on page 28 to calculate the size of this capacitor. | | 7, 8 | SW | Switch node. SW is the output of the internal power switch. | | 9 | EN | <b>Enable.</b> Pull this pin below the specified threshold (0.85V) to shut down the MPQ4315. Pull it above the specified threshold (1V) to enable the MPQ4315. | | 13 | SYNCO | <b>SYNC output.</b> This pin outputs a clock signal that is 180° out of phase with the internal oscillator signal, or the opposite of the clock signal applied at the SYNCIN pin. Float this pin if not used. | | 14 | PG | <b>Power good indicator.</b> The output of PG is an open drain. If this pin is used, a pull-up resistor to the power source is required. PG goes high if the output voltage ( $V_{OUT}$ ) is within 93% to 106% of the nominal voltage. It goes low if $V_{OUT}$ is above 107.5% or below 91% of the nominal voltage. | | 15 | NC | Not connected. Connect NC to the VCC pin or VouT (≥3V). Do not float this pin. | | 16 | VCC | <b>Bias supply.</b> The VCC pin supplies 5V to the internal control circuit and gate drivers. Place a decoupling capacitor connected to ground close to this pin. See the Application Information section on page 28 to calculate the size of this capacitor. | | 17 | AGND | Analog ground. | | 18 | FB | <b>Feedback input.</b> Connect FB to the center point of the external resistor divider. The feedback threshold voltage is 0.815V. | | 19 | SS | Soft-start input. Place a capacitor from SS to GND to set the soft-start time. The MPQ4315 sources $6\mu A$ from the SS pin to the soft-start capacitor (Css) at start-up. As the SS voltage (Vss) rises, the feedback threshold voltage increases to limit inrush current during start-up. | | 20 | FREQ | <b>Switching frequency configuration.</b> Connect a resistor from this pin to ground to set the switching frequency ( $f_{SW}$ ). Follow the $f_{SW}$ vs. $R_{FREQ}$ curve in the Typical Performance Characteristics section on page 13 to set the frequency. | 2/3/2021 # **ABSOLUTE MAXIMUM RATINGS (2)** VIN, EN.....-0.3V to +50V SW .....-0.3V to V<sub>IN (MAX)</sub> + 0.3V BST......V<sub>SW</sub> + 5.5V All other pins .....-0.3V to 5.5V Continuous power dissipation ( $T_A = 25^{\circ}C$ ) (3) (5) QFN-20 (4mmx4mm) ...... 5.4W Operating junction temperature ......150°C Lead temperature ......260°C Storage temperature.....-65°C to +150°C ESD Ratings HBM (Human body model) .....±2kV CDM (Charged device model) ..... ±750V **Recommended Operating Conditions** Output voltage ( $V_{OUT}$ ).........0.815V to 0.95 x $V_{IN}$ Operating junction temp (T<sub>J</sub>).... -40°C to +150°C | Thermal Resistance | $oldsymbol{ heta}_{JA}$ | $oldsymbol{ heta}$ JC | |-------------------------|-------------------------|-----------------------| | QFN-20 (4mmx4mm) | | | | JESD51-7 <sup>(4)</sup> | 44 | 9°C/W | | EVQ4315-R-00A (5) | 23 | 2.5°C/W | #### Notes: - 2) Exceeding these ratings may damage the device. - 3) The maximum allowable power dissipation is a function of the maximum junction temperature $T_J$ (MAX), the junction-to-ambient thermal resistance $\theta_{JA}$ , and the ambient temperature $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by $P_D$ (MAX) = $(T_J$ (MAX) $T_A$ ) / $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can cause excessive die temperature, and the regulator may go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - 4) Measured on JESD51-7, 4-layer PCB. The values given in this table are only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application. - 5) Measured on a 9cmx9cm, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $V_{IN} = 12V$ , $V_{EN} = 2V$ , $T_J = -40$ °C to +125°C, typical values are at $T_J = 25$ °C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |---------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|----------| | V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | INuvlo_rising | | 2.8 | 3.0 | 3.2 | V | | VIN UVLO falling threshold | INuvlo_falling | | 2.45 | 2.65 | 2.85 | V | | V <sub>IN</sub> UVLO hysteresis | IN <sub>UVLO_HYS</sub> | | | 280 | | mV | | VCC voltage | Vcc | Ivcc = 0A | 4.6 | 4.9 | 5.2 | V | | VCC regulation | | Ivcc = 30mA | | 1 | 4 | % | | VCC current limit | I <sub>LIMIT_VCC</sub> | $V_{CC} = 4V$ | 100 | | | mA | | V <sub>IN</sub> quiescent current | ΙQ | V <sub>FB</sub> = 0.85V, no load, sleep mode | | 18 | 26 | μΑ | | | | $\begin{aligned} &\text{MODE} = \text{GND (AAM), switching,} \\ &\text{no load, } R_{\text{FB\_UP}} = 1 M \Omega, \\ &R_{\text{FB\_DOWN}} = 316 k \Omega \end{aligned}$ | | 20 | | μΑ | | V <sub>IN</sub> quiescent current (switching) <sup>(6)</sup> | I <sub>Q_ACTIVE</sub> | MODE = high (FCCM), switching, fsw = 2MHz, no load | | 40 | | mA | | | | MODE = high (FCCM), switching, f <sub>SW</sub> = 470kHz, no load | | 9.5 | | mA | | V <sub>IN</sub> shutdown current | I <sub>SHDN</sub> | EN = 0V | | 1.7 | 3.5 | μΑ | | EDlta ma | \/ | V <sub>IN</sub> = 3.3V to 45V, T <sub>J</sub> = 25°C | 0.807 | 0.815 | 0.823 | <b>V</b> | | FB voltage | $V_{FB}$ | V <sub>IN</sub> = 3.3V to 45V | 0.799 | 0.815 | 0.831 | V | | FB current | I <sub>FB</sub> | V <sub>FB</sub> = 0.85V | -50 | 0 | +50 | nA | | Conitabile of fee access | t. | $R_{FREQ} = 62k\Omega$ | 420 | 470 | 520 | 1.1.1- | | Switching frequency | f <sub>SW</sub> | $R_{FREQ} = 26.1k\Omega$ | 820 | 1000 | 1180 | kHz | | Minimum on time (6) | ton_min | | | 100 | | ns | | Minimum off time (6) | toff_min | | | 80 | | ns | | SYNCIN voltage rising threshold | Vsync_rising | | 1.8 | | | ٧ | | SYNCIN voltage falling threshold | VSYNC_FALLING | | | | 0.4 | V | | SYNCIN clock range | fsync | External clock | 350 | | 530 | kHz | | SYNCO high voltage | Vsynco_High | Isynco = -1mA | 3.3 | 4.5 | | V | | SYNCO low voltage | Vsynco_low | Isynco = 1mA | | | 0.4 | V | | SYNCO phase shift | | Tested under SYNCIN | | 180 | | deg | | High-side current limit | ILIMIT | Duty cycle = 30% | 6.4 | 8 | 9.6 | Α | | Low-side valley current limit | ILIMIT_VALLEY | | 4.8 | 6 | 7.2 | А | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN}$ = 12V, $V_{EN}$ = 2V, $T_J$ = -40°C to +125°C, typical values are at $T_J$ = 25°C, unless otherwise noted. | Parameter | Symbol | Condition | Min | Тур | Max | Units | |--------------------------------------------|-------------------------|-----------------------------------------|--------|--------|--------|-----------| | Zero-current detection (ZCD) threshold | Izco | AAM | -0.15 | 0.1 | +0.35 | Α | | Low-side reverse current limit | ILIMIT_REVERSE | FCCM | 2 | 4.5 | 7 | Α | | Switch leakage current | Isw_LKG | | | 0.01 | 1 | μΑ | | HS-FET on resistance | R <sub>ON_HS</sub> | V <sub>BST</sub> - V <sub>SW</sub> = 5V | | 48 | 80 | mΩ | | LS-FET on resistance | R <sub>ON_LS</sub> | Vcc = 5V | | 20 | 40 | mΩ | | Soft-start current | I <sub>SS</sub> | V <sub>SS</sub> = 0V | 4 | 6 | 8 | μΑ | | EN rising threshold | VEN_RISING | | 0.8 | 1 | 1.2 | V | | EN falling threshold | V <sub>EN_FALLING</sub> | | 0.65 | 0.85 | 1.05 | ٧ | | EN hysteresis voltage | V <sub>EN_HYS</sub> | | | 190 | | mV | | MODE rising threshold | VMODE_RISING | | 1.8 | | | V | | MODE falling threshold | VMODE_FALLING | | | | 0.4 | V | | PG rising threshold | DC | V <sub>FB</sub> rising | 88.5% | 93% | 97.5% | | | (V <sub>FB</sub> / V <sub>REF</sub> ) | PGRISING | V <sub>FB</sub> falling | 101.5% | 106% | 110.5% | \/ | | PG falling threshold | PG <sub>FALLING</sub> | V <sub>FB</sub> falling | 86.5% | 91% | 95.5% | $V_{REF}$ | | (V <sub>FB</sub> / V <sub>REF</sub> ) | PGFALLING | V <sub>FB</sub> rising | 103% | 107.5% | 112% | | | PG output voltage low | $V_{PG\_LOW}$ | Isink = 1mA | | 0.1 | 0.3 | V | | PG rising delay | t <sub>PG_R_DELAY</sub> | | | 35 | | μs | | PG falling delay | t <sub>PG_F_DELAY</sub> | | | 35 | | μs | | Thermal shutdown (6) | T <sub>SD</sub> | | | 170 | | °C | | Thermal shutdown hysteresis <sup>(6)</sup> | T <sub>SD_HYS</sub> | | | 20 | | °C | #### Note: <sup>6)</sup> Guaranteed by characterization. Not tested in production. # **TYPICAL CHARACTERISTICS** $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. -50 -25 ### TYPICAL CHARACTERISTICS (continued) $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. PG Rising/Falling Threshold vs. Temperature 25 TEMPERATURE (°C) 50 75 100 125 R<sub>HS ON</sub> vs. Temperature R<sub>LS ON</sub> vs. Temperature **VCC Voltage vs. Temperature** 6.6 # TYPICAL CHARACTERISTICS (continued) $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. 50 TEMPERATURE (°C) 75 100 125 6.4 6.2 6.0 5.8 5.6 5.4 5.2 25 ### Switching Frequency vs. **Temperature** 0 -25 -50 #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 12V$ , $V_{OUT} = 3.3V$ , $L = 4.7\mu H$ , $f_{SW} = 470kHz$ , AAM, $T_A = 25^{\circ}C$ , unless otherwise noted. © 2021 MPS. All Rights Reserved. $V_{IN}$ = 12V, $V_{OUT}$ = 3.3V, L = 4.7 $\mu$ H, $f_{SW}$ = 470kHz, AAM, $T_A$ = 25°C, unless otherwise noted. #### $V_{OUT} = 5V$ 5.2 4.9 4.6 4.3 4.0 3.7 IOUT=0A IOUT=1A 3.4 IOUT=2A 3.1 IOUT=3A IOUT=4A 2.8 IOUT=5A 2.5 3.3 3.6 3.9 4.2 4.5 4.8 5.1 5.4 5.7 6.0 V<sub>IN</sub> (V) **Low-Dropout Mode** © 2021 MPS. All Rights Reserved. $V_{IN}$ = 12V, $V_{OUT}$ = 5V, $I_{OUT}$ = 5A, L = 4.7 $\mu$ H, $f_{SW}$ = 470kHz, $T_A$ = 25°C, unless otherwise noted. (8) #### CISPR25 Class 5 Peak Conducted Emissions 150kHz to 108MHz # **CISPR25 Class 5 Average Conducted Emissions** 150kHz to 108MHz # **CISPR25 Class 5 Peak Radiated Emissions** 150kHz to 30MHz #### CISPR25 Class 5 Average Radiated Emissions 150kHz to 30MHz #### CISPR25 Class 5 Peak Radiated Emissions Horizontal, 30MHz to 1GHz # CISPR25 Class 5 Average Radiated Emissions Horizontal, 30MHz to 1GHz $V_{IN}$ = 12V, $V_{OUT}$ = 5V, $I_{OUT}$ = 5A, L = 4.7 $\mu$ H, $f_{SW}$ = 470kHz, $T_A$ = 25°C, unless otherwise noted. (8) # **CISPR25 Class 5 Peak Radiated Emissions** Vertical, 30MHz to 1GHz # CISPR25 Class 5 Average Radiated Emissions Vertical, 30MHz to 1GHz #### Notes: - 7) Inductor part number: XAL6060-472MEC. DCR = $15.02m\Omega$ . - 8) EMC test results are based on the application circuit with EMI filters (see Figure 12 in the Typical Application Circuits section on page 31). $V_{IN} = 12V$ , $V_{OUT} = 3.3V$ , $L = 4.7\mu H$ , $f_{SW} = 470kHz$ , AAM, $T_A = 25^{\circ}C$ , unless otherwise noted. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) # **FUNCTIONAL BLOCK DIAGRAM** Figure 1: Functional Block Diagram Figure 2: Timing Sequence #### **OPERATION** The MPQ4315 is a synchronous, step-down switching regulator with integrated internal high-side and low-side power MOSFETs (HS-FET and LS-FET, respectively). It provides 5A of highly efficient output with current mode control. The device features a wide input voltage range, configurable switching frequency, external soft start, and precision current limiting. Its very low operational quiescent current makes it ideal for battery-powered applications. #### **Pulse-Width Modulation (PWM) Control** At moderate to high output currents, the MPQ4315 operates in fixed-frequency, peak current control mode to regulate the output voltage ( $V_{OUT}$ ). A pulse-width modulation (PWM) cycle is initiated by the internal clock. At the rising edge of the clock, the HS-FET turns on and remains on until its current reaches the value set by internal COMP voltage ( $V_{COMP}$ ). Once the HS-FET is on, it remains on for at least 100ns. When the HS-FET turns off, the LS-FET turns on immediately and remains on until the next cycle starts. Once LS-FET is on, it remains on for at least 80ns before the next cycle starts. If the HS-FET current does not reach the current value set by COMP within one PWM period, then the HS-FET remains on, saving a turn-off operation. If the on time lasts longer than 10µs even though the COMP current is not reached, the HS-FET is forced off. #### **Light-Load Operation** Under light-load conditions, the MPQ4315 can operate in two different modes by setting the MODE pin to a different status (see Figure 3). When the CCM pin is pulled above 1.8, the MPQ4315 works in forced continuous conduction mode (FCCM). The device works with a fixed frequency across the no-load to full-load range in this mode. FCCM offers the advantages of a controllable frequency and lower output ripple at light loads. When the MODE pin is below than 0.4V, the MPQ4315 works in asynchronous advanced mode (AAM). AAM optimizes efficiency during light-load and no-load conditions. When AAM is enabled, the MPQ4315 first enters non-synchronous operation as long as the inductor current ( $I_L$ ) approaches zero at light loads. If the load is further decreased or there is no load, $V_{COMP}$ decreases to the set value, and the MPQ4315 enters AAM. In AAM, the internal clock is reset every time $V_{COMP}$ crosses the set value. The crossover time is taken as benchmark of the next clock. When the load increases and $V_{COMP}$ exceeds the set value, the MPQ4315 operates in discontinuous conduction mode (DCM) or FCCM, which both have a constant switching frequency. Figure 3: AAM vs. FCCM #### **Error Amplifier (EA)** The error amplifier (EA) compares the voltage on the FB pin ( $V_{FB}$ ) with the internal reference voltage ( $V_{REF}$ , about 0.815V) and outputs a current proportional to the difference between the two. This output current is then used to charge the compensation network to form $V_{COMP}$ , which controls the power MOSFET current. During operation, the minimum $V_{\text{COMP}}$ is clamped to 0.9V and its maximum is clamped to 2.0V. COMP is internally pulled down to GND when the device shuts down. #### Internal VCC Regulator Most of the internal circuitry is powered by the internal, 4.9V VCC regulator. This regulator uses $V_{\text{IN}}$ as input and operates in the full $V_{\text{IN}}$ range. When $V_{\text{IN}}$ exceeds 4.9V, the VCC voltage ( $V_{\text{CC}}$ ) is in full regulation. When $V_{\text{IN}}$ is below 4.9V, the $V_{\text{CC}}$ output drops. #### **Bootstrap Charging** The bootstrap capacitor ( $C_{BST}$ ) is charged and regulated to about 5V by the dedicated internal bootstrap regulator. When the voltage between the BST and SW nodes is lower than its regulation, a PMOS pass transistor connected from VCC to BST turns on to charge $C_{BST}$ . Any external circuitry should provide enough voltage headroom to facilitate charging. When the HSFET is on, the bootstrap voltage ( $V_{BST}$ ) is above $V_{CC}$ , so $C_{BST}$ cannot be charged. At higher duty cycles, the time period available to the bootstrap charging is shorter so $C_{\text{BST}}$ may not charge sufficiently. If the external circuit does not have sufficient voltage and time to charge $C_{\text{BST}}$ , extra external circuitry can be used to ensure that $V_{\text{BST}}$ is within the normal operation range. #### **Low-Dropout Mode and BST Refresh** To improve dropout, the MPQ4315 is designed to operate at close to 100% duty cycle as long as the voltage from BST to SW is above 2.5V. When the BST-to-SW voltage drops below 2.5V, the HS-FET turns off using a UVLO circuit, which allows the LS-FET to conduct and refresh the charge on $C_{\text{BST}}$ . In DCM or pulse-skip mode (PSM), the LS-FET is forced on to refresh $V_{\text{BST}}$ . Since the supply current sourced from $C_{\text{BST}}$ is low, the HS-FET can remain on for more switching cycles than are required to refresh the capacitor. Therefore, the effective duty cycle of the switching regulator is high. The effective duty cycle during regulator dropout is mainly influenced by the voltage drop across the power MOSFET, the inductor resistance, the low-side diode, and the PCB resistance. #### **Enable (EN) Control** EN is a digital control pin that turns the regulator on and off. The MPQ4315 can be enabled two ways: - Enable the IC with the external logic H/L signal. When EN is pulled below its falling threshold voltage (0.85V), the chip goes into the lowest shutdown current mode. Force this pin above the EN rising threshold voltage (1V) to turn on the part. - 2. Enable the IC with the programmable V<sub>IN</sub> under-voltage lockout (UVLO) threshold. With high enough input voltage (V<sub>IN</sub>), the chip can be enabled and disabled by the EN pin. With the internal current source, this circuit can generate a programmable V<sub>IN</sub> UVLO and hysteresis (see Figure 4). Figure 4: EN Divider Circuit #### Frequency Programmable and Foldback The MPQ4315 oscillating frequency can be programmed by an external resistor ( $R_{FREQ}$ ) from the FREQ pin to ground, or by a logic-level SYNC signal. To set the switching frequency f<sub>SW</sub>, select the RFREQ value following the f<sub>SW</sub> vs. R<sub>FREQ</sub> curve in the Typical Performance Characteristics section on page 13. Note that f<sub>SW</sub> will fold back at a high V<sub>IN</sub> when set at high values to avoid the minimum on time being triggered and output going out of regulation. The f<sub>SW</sub> vs. V<sub>IN</sub> curve in Typical Performance Characteristics section on page 13 shows an example of $R_{FREQ}$ is $12k\Omega$ . The corresponding $f_{SW}$ is about 2.1MHz at $V_{IN} = 12V$ , and drops to below 1.5MHz when $V_{IN} > 18V$ . $f_{SW}$ then drops into the AM band (<1.8MHz), which should be avoided for car battery applications due to EMC requirements. The recommended fsw range for car battery applications is 350kHz to 1000kHz. Table 1 lists recommended RFREQ frequencies. values for common Higher frequencies may be supported for applications that do not have a critical f<sub>SW</sub> limit or have a relatively low, stable V<sub>IN</sub>. Table 1: Resistor Selection for Frequency | R <sub>FREQ</sub> (kΩ) | f <sub>SW</sub> (kHz) | |------------------------|-----------------------| | 86.6 | 350 | | 80.6 | 380 | | 75 | 410 | | 62 | 470 | | 59 | 500 | | 54.9 | 530 | | 49.9 | 590 | | 45.3 | 640 | | 41.2 | 700 | | 37.4 | 760 | | 34 | 830 | | 30.9 | 910 | | 28.7 | 960 | | 26.1 | 1000 | #### Frequency Spread Spectrum (FSS) The MPQ4315 uses a 12kHz modulation frequency with a 128-step triangular profile to spread the internal oscillator frequency over a 20% (±10%) window. The steps are fixed and independent of the setting oscillator frequency to optimize the frequency spread spectrum (FSS) performance. Figure 5: Spread Spectrum Scheme Side bands are created by modulating the switching frequency with the triangle modulation waveform. The emission power of the fundamental switching frequency and its harmonics is distributed into smaller pieces. Thus, the peak EMI noise is significantly reduced. #### Soft Start (SS) Soft start (SS) is implemented to prevent $V_{\text{OUT}}$ from overshooting during start-up. When soft start begins, an internal current source begins charging the external soft-start capacitor (C<sub>SS</sub>). When the soft-start voltage (V<sub>SS</sub>) is below $V_{\text{REF}}$ , $V_{\text{SS}}$ overrides $V_{\text{REF}}$ and the EA uses $V_{\text{SS}}$ as the reference. When $V_{\text{SS}}$ exceeds $V_{\text{REF}}$ , $V_{\text{REF}}$ regains control. C<sub>SS</sub> can be calculated with Equation (1): $$C_{\text{SS}}(nF) = \frac{t_{\text{SS}}(ms) \times I_{\text{SS}}(\mu A)}{V_{\text{RFF}}(V)} = 6.25 \times t_{\text{SS}}(ms) \ (1)$$ The SS pins can be used for tracking and sequencing. #### **Pre-Biased Start-Up** if $V_{FB} > V_{SS}$ - 150mV at start-up, the output has a pre-biased voltage, and neither the HS-FET nor LS-FET turn on until $V_{SS}$ exceeds $V_{FB}$ . #### Thermal Shutdown (TSD) Thermal shutdown (TSD) is implemented to protect the MPQ4315 from thermal runaway. When the silicon die temperature exceeds its upper threshold, the power MOSFETs shut down. When the temperature falls back below this threshold, the MPQ4315 starts up and resumes normal operation. #### **Current Comparator and Current Limit** The power MOSFET current is accurately sensed via a current-sense MOSFET, then fed to the high-speed current comparator for current mode control. The current comparator uses this sensed current as one of its inputs. When the HS-FET is on, the comparator is blanked until the end of the turn-on transition to avoid noise. Then the comparator compares the MOSFET current with $V_{\text{COMP}}$ . When the sensed current exceeds $V_{\text{COMP}}$ , the comparator outputs low to turn off the HS-FET. The internal power MOSFET's maximum current is internally limited cycle by cycle. #### **Hiccup Protection** When the output is shorted to ground, causing $V_{\text{OUT}}$ to drop below 70% of its nominal output, the IC shuts down momentarily and discharges $C_{\text{SS}}$ . Once the soft-start capacitor is fully discharged, the IC restart with a full soft start. This hiccup process repeats until the fault is removed. #### Start-Up and Shutdown If $V_{\text{IN}}$ and EN exceeds their respective thresholds, the chip starts. The reference block starts first, generating a stable reference voltage and currents; then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries. While the internal supply rail is up, an internal timer keeps the power MOSFET off for about 50µs to blank the startup glitches. When the soft start block is enabled, the SS output is held low to ensure the rest circuitries are ready, then slowly ramps up. Three events can shut down the chip: EN low, $V_{\text{IN}}$ low, and TSD. During the shutdown procedure, the signaling path is blocked first to avoid any fault triggering. $V_{\text{COMP}}$ and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command, but its charging path is disabled. #### Power Good (PG) Output The MPQ4315 includes an open-drain power good (PG) output that whether $V_{\text{OUT}}$ is within its normal range. Connect this pin to a high-voltage source, such as VCC, when used. PG goes high if $V_{\text{OUT}}$ is within 93% to 106% of the nominal voltage, and goes low when $V_{\text{OUT}}$ is above 107.5% or below 91% of the nominal voltage. #### SYNCIN and SYNCO f<sub>SW</sub> can be synced to the rising edge of the clock signal applied at the SYNCIN pin. The recommended SYNCIN frequency range is 350kHz to 1000kHz. SYNCIN off time should be shorter than the internal oscillator period, or the internal clock could turn on the HS-FET before SYNCIN's rising edge. There are no other limits on the pulse width of SYNCIN; however, there is always parasitic capacitance of the pad there, so if the pulse width is too short, a clear rising and falling edge may not be seen due to the parasitic capacitance. A pulse longer than 100ns is recommended in application. When applying SYNCIN in AAM, drive SYNCIN below its specified threshold (0.4V) or leave SYNCIN floating before the MPQ4315 starts up to enter AAM. Then add the external SYNCIN clock. To avoid SYNCIN floating when using this function through an external clock, connect a resistor to GND. Given SYNCIN's drive capability, the resistor is recommended to be between $10k\Omega$ and $51k\Omega$ . The SYNCO pin provides a default 180° phase-shifted clock from the internal oscillator. If there is no external SYNCIN clock, SYNCO can provide a 180° phase shift clock compared with the internal clock. If there is an external SYNCIN clock, SYNCO provides a 180° phase shift clock compared with the external SYNCIN clock. This enables the user to easily implement a dual-phase interleaved configuration. Figure 6: SYNCIN/SYNCO Scheme © 2021 MPS. All Rights Reserved. #### APPLICATION INFORMATION #### **Setting the Output Voltage** The external resistor divider connected to FB sets the output voltage (see Figure 7). Figure 7: Feedback Network Calculate R<sub>FB2</sub> with Equation (2): $$R_{FB2} = \frac{R_{FB1}}{\frac{V_{OUT}}{0.815V} - 1}$$ (2) Table 2 lists the recommended feedback resistor values for common output voltages. Table 2: Recommended Resistors for Output Voltages | V <sub>OUT</sub> (V) | R <sub>FB1</sub> (kΩ) | R <sub>FB2</sub> (kΩ) | |----------------------|-----------------------|-----------------------| | 3.3 | 100 (1%) | 32.4 (1%) | | 5 | 100 (1%) | 19.6 (1%) | #### Selecting the Input Capacitor The converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, use low-ESR capacitors. Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, it is recommended use a 4.7µF to 10µF capacitor. It is strongly recommended to use another, lower-value capacitor (e.g. 0.1µF) with a small package size (0603) to absorb high-frequency switching noise. Place the smaller capacitor as close to VIN and GND as possible. Since the input capacitor ( $C_{IN}$ ) absorbs the input switching current, it requires an adequate ripple current rating. Estimate the RMS current in $C_{IN}$ with Equation (3): $$I_{CIN} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (3) The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , calculated with Equation (4): $$I_{CIN} = \frac{I_{LOAD}}{2} \tag{4}$$ For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. $C_{\text{IN}}$ can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. $0.1\mu\text{F}$ ) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input. The input voltage ripple caused by the capacitance can be estimated with Equation (5): $$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (5) #### **Selecting the Output Capacitor** The output capacitor ( $C_{\text{OUT}}$ ) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. For the best results, use low-ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (6): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8f_{\text{SW}} \times C_{\text{OUT}}})$$ (6) Where L is the inductor value, and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of the output capacitor. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (7): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (7)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output ripple can be estimated with Equation (8): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$ (8) The characteristics of the output capacitor also affect the stability of the regulation system. The MPQ4315 can be optimized for a wide range of capacitance and ESR values. #### Selecting the Inductor A 1µH to 10µH inductor with a DC current rating at least 25% greater than the maximum load current is recommended for most applications. For higher efficiency, choose an inductor with a lower DC resistance. A larger-value inductor results in less ripple current and a lower output ripple voltage; however, it also has a larger physical size, higher series resistance, and lower saturation current. A good rule for determining the inductor value is to allow the inductor ripple current to be approximately 30% of the maximum load current. The inductance (L) can then be calculated with Equation (9): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (9) Where $\Delta I_L$ is the peak-to-peak inductor ripple current. Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum peak inductor current ( $I_{LP}$ ) can be calculated with Equation (10): $$I_{LP} = I_{LOAD} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (10) #### VIN UVLO Setting The MPQ4315 has an internal fixed undervoltage lockout (UVLO) threshold. The rising threshold is 3V, and the falling threshold is about 2.65V. For applications that require a higher UVLO point, an external resistor divider can be placed between VIN and EN to achieve a higher equivalent UVLO threshold (see Figure 8). Figure 8: Adjustable UVLO Using EN Divider The UVLO rising and falling thresholds can be calculated with Equation (11) and Equation (12), respectively: $$INUV_{RISING} = \left(1 + \frac{R_{UP}}{R_{DOWN}}\right) \times V_{EN\_RISING}$$ (11) $$INUV_{FALLING} = (1 + \frac{R_{UP}}{R_{DOWN}}) \times V_{EN\_FALLING}$$ (12) Where V<sub>EN RISING</sub> is 1V, and V<sub>EN FALLING</sub> is 0.85V. #### **External BST Diode and Resistor** An External BST Diode can enhance the efficiency of the regulator when the duty cycle is high. A power supply between 2.5V and 5V can be used to power the external bootstrap diode. It is recommended for $V_{CC}$ or $V_{OUT}$ to be this power supply in the circuit (see Figure 9). Figure 9: Optional External Bootstrap Diode to Enhance Efficiency The recommended External BST Diode is IN4148, and the recommended BST capacitance is $0.1\mu\text{F}$ to $1\mu\text{F}$ . Place a resistor (R<sub>BST</sub>) in series with the C<sub>BST</sub> to reduce the SW rising rate and voltage spikes. This improves EMI performance and reduces voltage stress at a high V<sub>IN</sub>. A higher resistance is better for SW spike reduction, but compromises efficiency. To make an appropriate tradeoff between EMI and efficiency, a $\leq 20\Omega$ R<sub>BST</sub> is recommended. #### **Setting the VCC Capacitor** The VCC capacitor should be 10 times greater than the boost capacitor. A VCC capacitor above 68µF is not recommended. #### PCB Layout Guidelines (9) Efficient PCB layout, especially input capacitor placement, is critical for stable operation. A 4-layer layout is strongly recommended to improve thermal performance. For the best results, refer to Figure 10 and follow the guidelines below: - 1. Place symmetric input capacitors as close as possible to the VIN and GND pins. - 2. Connect a large copper ground plane directly to PGND. - 3. Add vias near PGND if the bottom layer is a ground plane. - 4. Ensure that the high-current paths at GND and VIN have short, direct, and wide traces. - Place the ceramic input capacitor, especially the small package size (0603) input bypass capacitor, as close to VIN and PGND as possible to minimize highfrequency noise. - 6. Keep the connection of the input capacitor and VIN as short and wide as possible. - 7. Place the VCC capacitor as close to as possible the VCC and GND pins. - 8. Route SW and BST away from sensitive analog areas, such as FB. - Place the feedback resistors close to the IC to keep the trace that connects to FB as short as possible. - 10. Use multiple vias to connect the power planes to the internal layers. #### Note: 9) The recommended PCB layout is based on Figure 11. **Top Layer** Mid-Layer 1 Mid-Layer 2 Bottom Layer Figure 10: Recommended PCB Layout ### TYPICAL APPLICATION CIRCUITS Figure 11: Typical Application Circuit (V<sub>OUT</sub> = 3.3V, f<sub>SW</sub> = 470kHz) Figure 12: Typical Application Circuit (V<sub>OUT</sub> = 5V, f<sub>SW</sub> = 470kHz with EMI Filters) #### **PACKAGE INFORMATION** # QFN-20 (4mmx4mm) Wettable Flank **TOP VIEW** #### **SIDE VIEW** #### **RECOMMENDED LAND PATTERN** #### **NOTE:** - 1) THE LEAD SIDE IS WETTABLE. - 2) ALL DIMENSIONS ARE IN MILLIMETERS. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Reel | Carrier Tape | Carrier Tape | |-------------------|---------------------|-----------|-----------|----------|--------------|--------------| | | Description | Reel | Tube (10) | Diameter | Width | Pitch | | MPQ4315GRE-AEC1–Z | QFN-20<br>(4mmx4mm) | 5000 | N/A | 13in | 12mm | 8mm | #### Note: 10) N/A indicates "not available" in tubes. For 500-piece tape & reel prototype quantities, contact the factory. (The order code for 500 pieces partial reel is "-P", and tape & reel dimensions are the same as for the full reel.) # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 2/3/2021 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.