

# 3A, 22V Boost Converter with Programmable Switching Frequency, AEC-Q100 Qualified

## DESCRIPTION

The MPQ3452 is a current control mode, step-up converter with a 3.5A,  $90m\Omega$  internal MOSFET that provides fast transient response. It operates with an input voltage as low as 3.1V, and can generate up to 22V.

MPQ3452 The features а configurable switching frequency of up to 2MHz for easy filtering and low noise. An external compensation pin allows the user to flexibly set loop dynamics and operates with small, low-ESR ceramic output capacitors. The soft start feature provides a small inrush current and can be programmed with an external capacitor.

Full protection features include under-voltage lockout (UVLO), current limiting, and thermal shutdown.

The MPQ3452 is available in a low-profile QFN-14 (3mmx4mm) package with an exposed pad.

# **FEATURES**

- Wide 3.1V to 22V Input Voltage Range
- 3.5A, 90mΩ, Power MOSFET
- Uses Small Capacitors and Inductors
- Output Voltage up to 22V
- Programmable 300kHz to 2MHz f<sub>SW</sub>
- Programmable Under-Voltage Lockout (UVLO), Soft Start, UVLO Hysteresis
- Micropower Shutdown <1µA</li>
- Thermal Shutdown
- Available in a QFN-14 (3mmx4mm) Package
- Available in AEC-Q100 Grade 1

# **APPLICATIONS**

- Telecom and Power Supplies
- Microphones and Tuner Bias
- Automotive Systems

All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

# TYPICAL APPLICATION





# ORDERING INFORMATION

| Part Number *  | Package **       | Top Marking | MSL Rating |
|----------------|------------------|-------------|------------|
| MPQ3452DL-AEC1 | QFN-14 (3mmx4mm) | See Below   | 1          |

\* For Tape & Reel, add suffix -Z (e.g. MPQ3452DL-AEC1-Z). \*\* For RoHS-compliant-packaging, add suffix -LF (e.g. MPQ3452DL-AEC1-LF-Z).

TOP MARKING
MPYW
3452
LLL

MP: MPS prefix Y: Year code W: Week code 3452: Part number LLL: Lot number

# PACKAGE REFERENCE





# PIN FUNCTIONS

| Pin #                    | Name | Description                                                                                                                                                                                                                                                                                                                                                      |
|--------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                        | COMP | <b>Compensation.</b> Connect a capacitor and resistor in series from COMP to AGND for loop stability.                                                                                                                                                                                                                                                            |
| 2                        | EN   | <b>Regulator on/off control input.</b> Pull EN high to turn the converter on; pull EN low to turn it off. When not in use, connect EN to the (external or internal) input source through a $100 \text{k}\Omega$ pull-up resistor for automatic start-up if $V_{\text{IN}} > 6V$ . EN can also be used to program $V_{\text{IN}}$ UVLO. Do not leave EN floating. |
| 3                        | VIN  | Input supply. VIN must be bypassed locally.                                                                                                                                                                                                                                                                                                                      |
| 4, 5, 6                  | SW   | <b>Power switch output.</b> SW is the drain of the internal MOSFET switch. Connect the power inductor and output rectifier to SW.                                                                                                                                                                                                                                |
| 7                        | VDD  | LDO output.                                                                                                                                                                                                                                                                                                                                                      |
| 8, 9, 10,<br>exposed pad | PGND | <b>Power ground.</b> The bottom exposed pad is the power ground. For best thermal resistance, solder the exposed pad to the underlying PCB.                                                                                                                                                                                                                      |
| 11                       | AGND | Analog ground. Connect AGND to the ground plane through the exposed pad.                                                                                                                                                                                                                                                                                         |
| 12                       | SS   | <b>Soft-start control.</b> Connect a soft-start capacitor (Css) to the SS pin. Css is charged with a constant current of 5µA. Leave SS disconnected if soft start functionality is not needed.                                                                                                                                                                   |
| 13                       | FB   | Feedback input. The reference voltage is 1.25V. Connect a resistor divider to FB.                                                                                                                                                                                                                                                                                |
| 14                       | FSET | <b>Frequency programming.</b> Connect a resistor from FSET to AGND. The voltage on FSET is regulated internally to 0.5V. The current flowing out of FSET sets the operation frequency linearly.                                                                                                                                                                  |

# **ABSOLUTE MAXIMUM RATINGS (1)**

| SW                          | 0.5V to +22V                  |
|-----------------------------|-------------------------------|
| IN                          | 0.5V to +22V                  |
| All other pins              | 0.3V to +6.5V                 |
| Continuous power dissipatio | n ( $T_A = 25^{\circ}C$ ) (2) |
| QFN-14                      | 2.5W                          |
| Junction temperature        | 150°C                         |
| Lead temperature            | 260°C                         |
| Storage temperature         | 65°C to +150°C                |

## ESD Ratings

| Human body model (HBM)     | .±2000V |
|----------------------------|---------|
| Charged device model (CDM) | ±750V   |

#### Recommended Operating Conditions (3)

| Supply voltage (V <sub>IN</sub> )  | 3.1V to 22V       |
|------------------------------------|-------------------|
| Output voltage (V <sub>OUT</sub> ) | 3.1V to 22V       |
| Operating junction temp (T         | (i)40°C to +125°C |

| Thermal Resistance | $oldsymbol{	heta}$ JA | $oldsymbol{	heta}$ JC |       |
|--------------------|-----------------------|-----------------------|-------|
| QFN-14             | 50                    | 12                    | .°C/W |

#### Notes

- Absolute maximum ratings are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_{\rm J}$  (MAX), the junction-to-ambient thermal resistance  $\theta_{\rm JA}$ , and the ambient temperature  $T_{\rm A}.$  The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_{\rm D}$  (MAX) =  $(T_{\rm J}$  (MAX)  $T_{\rm A})$  /  $\theta_{\rm JA}.$  Exceeding the maximum allowable power dissipation can produce an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.

3



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = V_{EN} = 5V$ ,  $T_J = -40$ °C to +125°C. typical values are  $T_J = 25$ °C, unless otherwise noted.

| Parameter                              | Symbol              | Condition                                                                                             | Min  | Тур   | Max        | Units    |
|----------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------|------|-------|------------|----------|
| Operating input voltage                | VIN                 |                                                                                                       | 3.1  |       | 22         | V        |
| Under-voltage lockout                  |                     | $V_{IN}$ rising, $T_J = 25$ °C                                                                        | 2.8  |       | 3.1        | V        |
| (UVLO) threshold                       |                     | $V_{IN}$ rising, $T_J = -40$ °C to $+125$ °C                                                          | 2.75 |       | 3.15       | V        |
| UVLO hysteresis                        |                     |                                                                                                       |      | 250   |            | mV       |
| VDD voltage gate driver voltage supply | V <sub>VDD</sub>    | C = 10nF                                                                                              |      |       | 6          | ٧        |
| Shutdown supply current                | I <sub>IN_SD</sub>  | $V_{EN} = 0V$                                                                                         |      |       | 1          | μA       |
| Quiescent supply current               | I <sub>IN</sub>     | $V_{FB} = 1.35V, T_J = 25^{\circ}C$<br>$V_{FB} = 1.35V, T_J = -40^{\circ}C \text{ to } +125^{\circ}C$ |      | 650   | 900<br>950 | μA<br>μA |
| Switching frequency                    | fsw                 | FSET = 84.5kΩ                                                                                         | 0.44 | 0.55  | 0.66       | MHz      |
| Minimum off time                       | toff                | V <sub>FB</sub> = 0V                                                                                  |      | 40    |            | ns       |
| Minimum on time (4)                    | ton                 | V <sub>FB</sub> = 1.35V                                                                               |      | 100   |            | ns       |
| EN high threshold                      |                     | V <sub>EN</sub> rising (switching), T <sub>J</sub> = 25°C                                             | 1.45 | 1.5   | 1.55       | V        |
| Livingii tillesiloid                   |                     | $V_{EN}$ rising (switching), $T_J = -40$ °C to +125°C                                                 | 1.4  |       | 1.6        | V        |
| EN high threshold                      |                     | V <sub>EN</sub> rising (micropower)                                                                   |      |       | 1          | V        |
| EN low threshold                       |                     | T <sub>J</sub> = 25°C                                                                                 | 0.5  |       |            | V        |
|                                        |                     | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                  | 0.45 | 2.4   |            | V        |
| EN input bias current                  |                     | $V_{EN} = 0V, 5V$                                                                                     |      | 0.1   | 1          | μA       |
| UVLO hysteresis current into EN        |                     | 1V < V <sub>EN</sub> < 1.4V                                                                           |      | 4     |            | μA       |
| Soft-start current                     | Iss                 |                                                                                                       |      | 6     |            | μA       |
| Feedback (FB) voltage                  | V <sub>FB</sub>     | T <sub>J</sub> = 25°C                                                                                 | 1.2  | 1.225 | 1.25       | V        |
| . , ,                                  | VFB                 | $T_{J} = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                | 1.19 |       | 1.26       | V        |
| FB input bias current                  |                     |                                                                                                       | -200 | -100  |            | nA       |
| Error amplifier (EA) voltage gain (4)  | A <sub>VEA</sub>    |                                                                                                       |      | 300   |            | V/V      |
| EA transconductance (4)                | GEA                 |                                                                                                       |      | 160   |            | μA/V     |
| EA output current (4)                  |                     |                                                                                                       |      | 20    | _          | μA       |
| Current-sense gain (4)                 | Gcs                 | Isw / Vcomp                                                                                           |      | 9     |            | A/V      |
| SW on resistance                       | R <sub>DS(ON)</sub> |                                                                                                       |      | 90    |            | mΩ       |
| SW current limit                       | l                   | Duty cycle = 0%, T <sub>J</sub> = 25°C                                                                | 3.5  | 5     |            | Α        |
|                                        | ILIMIT              | Duty cycle = $0\%$ , T <sub>J</sub> =- $40$ °C to + $125$ °C                                          | 3    |       |            | Α        |
| Thermal shutdown (4)                   | T <sub>SD</sub>     |                                                                                                       |      | 160   |            | °C       |

#### Note:

<sup>4)</sup> Guaranteed by design. Not tested in production.



# TYPICAL CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 22V,  $C_{OUT}$  = 4.7 $\mu$ F,  $f_{SW}$  = 300kHz,  $T_A$  = 25°C, unless otherwise noted.



5



# TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{OUT} = 15V$ , L = 6.2 $\mu$ H,  $f_{SW} = 400$ kHz,  $C_{OUT} = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.





# Efficiency vs. Load Current $V_{OUT} = 15V$ , $f_{SW} = 400kHz$





# **Load Regulation**





6



 $V_{OUT}$  = 15V, L = 6.2 $\mu$ H,  $f_{SW}$  = 400kHz,  $C_{OUT}$  = 22 $\mu$ F,  $T_A$  = 25°C, unless otherwise noted.











 $V_{OUT} = 15V$ , L = 6.2 $\mu$ H,  $f_{SW} = 400$ kHz,  $C_{OUT} = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.





 $V_{OUT} = 15V$ , L = 6.2 $\mu$ H,  $f_{SW} = 400$ kHz,  $C_{OUT} = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.



CH4: I<sub>OUT</sub>

M 10.0ms A Ch1 \ 2.60

9

CH4: I<sub>OUT</sub>

M10.0ms A Ch1 J



CH3: Vout

CH4: I<sub>OUT</sub>

# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

 $V_{OUT} = 15V$ , L = 6.2 $\mu$ H,  $f_{SW} = 400$ kHz,  $C_{OUT} = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.



CH3: Vout

CH4: I<sub>OUT</sub>

M 100μs A Ch1 λ

M2.00ms A Ch1 ✓



 $V_{OUT} = 15V$ , L = 6.2 $\mu$ H,  $f_{SW} = 400$ kHz,  $C_{OUT} = 22\mu$ F,  $T_A = 25$ °C, unless otherwise noted.



# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



## **OPERATION**

The MPQ3452 uses a constant-frequency, peak current control mode boost regulation architecture to regulate the feedback voltage (V<sub>FB</sub>). Figure 1 on page 8 shows operation details for the MPQ3452.

At the beginning of each cycle, the N-channel MOSFET turns on, forcing the inductor current ( $I_L$ ) to rise. The current at the source of the MOSFET is measured internally and converted to a voltage by the current-sense amplifier. The current-sense amplifier voltage is compared to the error voltage at COMP. The output voltage ( $V_{OUT}$ ) of the error amplifier (EA) is an amplified version of the difference between the 1.225V reference voltage ( $V_{REF}$ ) and  $V_{FB}$ .

When  $V_{REF}$  and  $V_{FB}$  are equal, the PWM comparator turns off the MOSFET.  $I_L$  flows to the output capacitor ( $C_{OUT}$ ) through the external rectifier diode. This causes  $I_L$  to decrease. The peak inductor current is controlled by the COMP voltage ( $V_{COMP}$ ), which is controlled by  $V_{OUT}$ .  $V_{OUT}$  is regulated by  $I_L$  to satisfy the load. Current mode regulation improves transient response and control loop stability.

# APPLICATION INFORMATION

# **Selecting the Switching Frequency**

The switching frequency (f<sub>SW</sub>) is set by R5, and can be calculated with Equation (1):

$$f_{SW} = 23 \times (R5^{-0.86})$$
 (1)

Where R5 is in  $k\Omega$ .

Table 1 shows more frequency options.

**Table 1: Frequency Selection** 

| R5 (kΩ) | Frequency (MHz) |
|---------|-----------------|
| 180     | 0.26            |
| 160     | 0.29            |
| 150     | 0.31            |
| 143     | 0.32            |
| 66.5    | 0.62            |
| 35.7    | 1.06            |
| 25      | 1.44            |
| 18      | 1.91            |
| 16      | 2.12            |
| 14      | 2.37            |

# **UVLO Hysteresis**

The MPQ3452 features a programmable UVLO hysteresis (see Figure 2). When VIN powers up, a  $4\mu A$  current sink is applied to the resistor divider attached to EN. Therefore, VIN must increase by a set amount to overcome the current sink. This amount is the current sink times the resistor from VIN to EN. Once EN reaches 1.5V, the current sink turns off to create the reverse hysteresis for VIN falling.



Figure 2: UVLO Hysteresis

The UVLO hysteresis can be calculated with Equation (2):

UVLO Hysteresis = 
$$4\mu A \times R_{TOP}$$
 (2)

#### **Selecting the Soft-Start Capacitor**

The MPQ3452 uses a soft-start (SS) timer that limits  $V_{\text{COMP}}$  during start-up to prevent excessive

current at the input. This prevents premature termination of the source voltage at start-up due to an input current  $(I_{IN})$  overshoot.

When power is applied to the MPQ3452 and the EN pin is asserted, a  $5\mu A$  internal current source charges the external SS capacitor ( $C_{SS}$ ). As  $C_{SS}$  is charged, the SS voltage ( $V_{SS}$ ) rises. When  $V_{SS}$  reaches 250mV, the MPQ3452 begins switching at a quarter of the programmed frequency. This is known as frequency foldback mode.

At 800mV,  $f_{SW}$  becomes the programmed value. Soft start ends when  $V_{SS}$  reaches 2.5V. This limits  $I_L$  at start-up, forcing  $I_{IN}$  to rise slowly to the current required to regulate  $V_{OUT}$ .

The soft-start time ( $t_{SS}$ ) is determined with Equation (3):

$$t_{SS} = \frac{C_{SS} \times 10^{-9} \times 2.5 V}{6 \mu A}$$
 (3)

Where  $C_{SS}$  (nF) is the soft-start capacitor from SS to GND.

#### **Setting the Output Voltage**

 $V_{OUT}$  is sensed through two sensing resistors in series (R2 and R3).  $V_{FB}$  is typically 1.225V.  $V_{OUT}$  can be calculated with Equation (4):

$$V_{OUT} = V_{REF} \times (1 + \frac{R2}{R3}) \tag{4}$$

Where R2 is the top feedback resistor, R3 is the bottom feedback resistor, and  $V_{REF}$  is the reference voltage (typically 1.225V).

Select feedback resistors in the  $10k\Omega$  range or higher for optimum efficiency.

#### Selecting the Input Capacitor

An input capacitor is required to supply AC ripple current to the inductor while limiting noise at the input source. A low-ESR capacitor is required to keep noise minimal. Ceramic capacitors are recommended, but tantalum or low-ESR electrolytic capacitors are also sufficient.

Use an input capacitor with a value greater than 4.7µF. The capacitor can be electrolytic, tantalum, or ceramic. However, since the

capacitor absorbs the input switching current, it requires an adequate ripple current rating. Use a capacitor with an RMS current rating greater than the inductor ripple current. See the Selecting the Inductor section to determine the inductor ripple current.

To ensure stable operation, place the input capacitor as close to the IC as possible. Alternately, a smaller, high-quality, 0.1µF ceramic capacitor may be placed closer to the IC with the larger capacitor placed further away. If using this technique, the larger capacitor should be tantalum or electrolytic. All ceramic capacitors should be placed close to the MPQ3452.

## **Selecting the Output Capacitor**

The output capacitor must maintain the DC output voltage. Low-ESR capacitors recommended to keep the output voltage ripple low. The characteristics of the output capacitor also affect the stability of the regulation control Ceramic, tantalum, or low-ESR electrolytic capacitors are recommended. With ceramic capacitors, the capacitance dominates the impedance at the switching frequency, so the output voltage ripple is independent of the ESR. The output voltage ripple (V<sub>RIPPLE</sub>) can be estimated with Equation (5):

$$V_{\text{RIPPLE}} \cong \frac{(1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}) \times I_{\text{LOAD}}}{C_{\text{OUT}} \times f_{\text{SW}}}$$
 (5)

Where  $V_{IN}$  and  $V_{OUT}$  are the DC input and output voltages respectively, ILOAD is the load current, f<sub>SW</sub> is the switching frequency, and C<sub>OUT</sub> is the capacitance of the output capacitor.

With low-ESR electrolytic tantalum or capacitors, the ESR dominates the impedance at the switching frequency. Estimate the output voltage ripple (V<sub>RIPPLE</sub>) with Equation (6):

$$V_{\text{RIPPLE}} \cong \frac{(1 - \frac{V_{\text{IN}}}{V_{\text{OUT}}}) \times I_{\text{LOAD}}}{C_{\text{OUT}} \times f_{\text{SW}}} + \frac{I_{\text{LOAD}} \times R_{\text{ESR}} \times V_{\text{OUT}}}{V_{\text{IN}}}$$
 (6)

Where R<sub>ESR</sub> is the equivalent series resistance of the output capacitor.

Choose an output capacitor that satisfies the output ripple and load transient requirements of the design. A 4.7µF to 22µF ceramic capacitor is suitable for most applications.

#### Selecting the Inductor

A larger-value inductor results in less ripple current and a lower peak inductor current, reducing stress on the internal N-channel switch. However, a larger-value inductor also has a larger physical size, higher series resistance, and lower saturation current.

Allow the peak-to-peak ripple current to be approximately 30% to 50% of the maximum input current. Ensure that the peak inductor current is below 75% of the current limit at the operating duty cycle to prevent regulation loss caused by the current limit. The inductor must not saturate under the worst-case load transient and start-up conditions. Calculate the required inductance with Equation (7):

$$L = \frac{V_{IN} \times (V_{OUT} - V_{IN})}{V_{OUT} \times f_{SW} \times \Delta I}$$
 (7)

Where  $\Delta I$  is the peak-to-peak inductor ripple current,  $\Delta I = (30\% \text{ to } 50\%) \text{ x } I_{LOAD\_MAX}$ .

Calculate the max input current (I<sub>IN MAX</sub>) with Equation (8):

$$I_{IN\_MAX} = \frac{V_{OUT} \times I_{LOAD\_MAX}}{V_{IN} \times \eta}$$
 (8)

Where ILOAD MAX is the maximum load current, and n is the efficiency.

#### Selecting the Diode

The output rectifier diode supplies current to the inductor when the internal MOSFET is off. Use a Schottky diode to reduce losses caused by the diode forward voltage and recovery time. The diode should be treated for a reverse voltage equal to or greater than V<sub>OUT</sub>. The average current rating must be greater than the maximum load current, and the peak current rating must be greater than the peak inductor current.

#### Compensation

The output of the transconductance error amplifier (COMP) is used to compensate for the regulation control system. The system uses two poles ( $F_{P1}$  and  $F_{P2}$ ) and one zero ( $F_{Z1}$ ) to stabilize the control loop. FP1 is set by the



output capacitor (C<sub>OUT</sub>) and the load resistance (R<sub>LOAD</sub>). F<sub>P2</sub> is set by the compensation capacitor ( $C_{COMP}$ ).  $F_{Z1}$ is set by compensation resistor (R<sub>COMP</sub>) and C<sub>COMP</sub>.

These poles are determined by Equation (9), Equation (10), and Equation (11), respectively:

$$F_{P1} = \frac{1}{2 \times \Pi \times R_{LOAD} \times C_{OUT}} (Hz) \qquad (9)$$

$$F_{P2} = \frac{G_{EA}}{2 \times \Pi \times A_{VEA} \times C_{COMP}} (Hz)$$
 (10)

$$F_{Z1} = \frac{1}{2 \times \Pi \times R_{COMP} \times C_{COMP}} (Hz)$$
 (11)

Where R<sub>LOAD</sub> is the load resistance, G<sub>EA</sub> is the error amplifier transconductance, and AVEA is the error amplifier voltage gain.

The DC loop gain can be calculated with Equation (12):

$$A_{VDC} = \frac{A_{VEA} \times V_{IN} \times R_{LOAD} \times V_{FB} \times G_{CS}}{0.5 \times V_{OLT}^{2}} (V/V) \quad (12)$$

Where G<sub>CS</sub> is the compensation voltage to the inductor current gain, and the V<sub>FB</sub> is the feedback regulation threshold.

There is also a right half-plane zero (RHPZ) that exists in continuous conduction mode in step-up converters, where IL does not drop to zero in each cycle.

The RHPZ frequency (f<sub>RHP</sub>) can be calculated with Equation (13):

$$f_{RHP} = \frac{R_{LOAD}}{2 \times \Pi \times L} \times (\frac{V_{IN}}{V_{OUT}})^2 (Hz)$$
 (13)

Table 2 lists the recommended compensation components for different input voltages, output voltages, and capacitances of the most frequently used output ceramic capacitors. Ceramic capacitors have extremely low ESR values, so a second compensation capacitor from COMP to GND is not required.

For a faster control loop and better transient capacitor response. set C7 recommended value in Table 2 on page 15. Then slowly increase the resistance of R6 and check the load step response on a bench to ensure that the ringing and overshoot on Vout at the edge of the load steps is minimal. Finally, check the compensation by calculating the DC loop gain and the crossover frequency.

The crossover frequency where the loop gain drops to 0dB (a gain of 1) can be obtained visually by placing a -20dB/decade slope at each pole, and a +20dB/decade slope at each zero. The crossover frequency should be at least one decade below fRHP at the maximum output load current to obtain a high enough phase margin for stability.

**Table 2: Component Selection** 

| V <sub>IN</sub> (V) | V <sub>OUT</sub> (V) | C <sub>OUT</sub> (µF) | $R_{COMP}$ (k $\Omega$ ) | C <sub>COMP</sub> (nF) | Switching Frequency (kHz) | Inductor (µH) |
|---------------------|----------------------|-----------------------|--------------------------|------------------------|---------------------------|---------------|
| 3                   | 12                   | 4.7                   | 10                       | 6.8                    | 600                       | 8.2           |
| 3                   | 12                   | 10                    | 15                       | 6.8                    | 600                       | 8.2           |
| 5                   | 12                   | 10                    | 12                       | 4.7                    | 600                       | 6.8           |
| 5                   | 12                   | 22                    | 25                       | 4.7                    | 600                       | 6.8           |
| 5                   | 18                   | 4.7                   | 12                       | 4.7                    | 600                       | 10            |
| 5                   | 18                   | 10                    | 25                       | 4.7                    | 600                       | 10            |
| 12                  | 22                   | 4.7                   | 10                       | 6.8                    | 600                       | 10            |
| 12                  | 22                   | 10                    | 20                       | 6.8                    | 600                       | 10            |



## **PCB Layout Guidelines**

Efficient PCB layout is critical for stable operation and low noise. For best results, refer to Figure 3 and follow the guidelines below:

- 1. Place all components as close to the IC as possible.
- 2. Keep the path between L1, D1, and  $C_{\text{OUT}}$  as short as possible to minimize noise and ringing.
- 3. Place C<sub>IN</sub> close to IN for the best decoupling results.
- 4. Keep all feedback components close to FB to prevent noise injections on the FB trace.
- 5. Tie the ground return of  $C_{\text{IN}}$  and  $C_{\text{OUT}}$  close to GND.



Figure 3: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUITS



Figure 4: Typical Application Circuit (15V Output)



Figure 5: Typical Application Circuit (10V Output)



# **PACKAGE INFORMATION**

# QFN-14 (3mmx4mm) Package Outline Drawing MF-PO-D-0042 Revision 1.0





**TOP VIEW** 

**BOTTOM VIEW** 







**SIDE VIEW** 

**DETAIL A** 



RECOMMENDED LAND PATTERN

#### NOTE:

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
- 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX.
- 4) DRAWING CONFORMS TO JEDEC MO-229, VARIATION VEED-5.
- 5) DRAWING IS NOT TO SCALE.



# **CARRIER INFORMATION**



| Part Number          | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|----------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MPQ3452DL-<br>AEC1-Z | QFN-14<br>(3mmx4mm)    | 5000              | N/A               | N/A               | 13in             | 12mm                     | 8mm                      |



# **REVISION HISTORY**

| Revision # | Revision Date | Description                                                                                           | Pages<br>Updated |
|------------|---------------|-------------------------------------------------------------------------------------------------------|------------------|
| 1.0        | 6/9/2021      | Initial Release                                                                                       | -                |
|            |               | Formatting revisions                                                                                  | 4                |
| 1.01       | 4/8/2022      | Added new curves in the Typical Performance Characteristics section; grammar and formatting revisions | 6–7              |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.