

# MP2672 Boost Charger with Cell Balance for 2-Cell Series Lithium-Ion Battery

## DESCRIPTION

The MP2672 is a highly integrated, flexible switch-mode battery charger IC for a Lithium-ion battery with two cells in series, which is used in a wide range of portable applications.

When the input power supply is present, the MP2672 operates in boost mode to charge the battery with two cells in series. When charging is enabled, the MP2672 automatically detects the battery voltage and charges the battery in three phases: pre-charge, constant-current charge, and constant-voltage charge. Other features include charge termination and auto-recharge.

The MP2672 also has a narrow voltage DC (NVDC) power structure. When the battery is weak, the MP2672 regulates the system output at the minimum voltage level to power the system instantly and charge the battery via the battery FET simultaneously.

The MP2672 also has cell balance function. It monitors the voltage across each cell and equalizes cell voltages once the difference exceeds the mismatch threshold.

The MP2672 has two configuration modes: standalone mode and host control mode. In standalone mode, the charging parameters can be configured by the hardware pins. In host control mode, the charging parameter can be configured by the I<sup>2</sup>C registers.

The MP2672 has diversified and robust protections. It has a thermal regulation loop to decrease the charge current if the junction temperature exceeds the thermal loop threshold. It also has battery temperature protection compliant with JEITA standards. Other safety features include input over-voltage protection, battery over-voltage protection, thermal shutdown, battery temperature monitoring, a watchdog timer, and a programmable back-up timer to prevent prolonged charging of a dead battery.

# FEATURES

- 4.0V to 5.75V Input Operation Voltage
- Up to 14V Sustainable Voltage
- Up to 2A Programmable Charge Current for Battery with 2 Cells in Series
- Compatible with Host Control and Standalone Mode
- NVDC Power Path Management
- Programmable Input Voltage Limit
- Programmable Charge Voltage with 0.5% Accuracy
- No External Sense Resistor Required
- Integrated Cell Balancing Circuit for Cell Mismatch
- Preconditioning for Fully Depleted Battery
- Flexible New Charging Cycle Initiation
- Charging Operation Indicator in Standalone
   Mode
- Missing Battery Detection
- I<sup>2</sup>C Port for Flexible System Parameter Setting and Status Reporting in Host Control Mode
- Negative Temperature Coefficient Pin for Temperature Monitoring Compliant with JEITA Standards
- Built-In Charging Protection and Programmable Safety Timer
- MOSFET Cycle-by-Cycle Over-Current
   Protection
- Thermal Regulation and Thermal Shutdown
- Available in a QFN-18 (2mmx3mm) Package

### APPLICATIONS

- Portable Handheld Solutions
- POS Machines
- Bluetooth Speakers
- E-Cigarettes
- General 2-Cell Applications

All MPS parts are lead-free, halogen free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

# **TYPICAL APPLICATION**

### Standalone Mode:

Connect the CV pin to AGND via a resistor. Set the battery-full voltage according to Table 1.



# TYPICAL APPLICATION

### Host Control Mode

Connect the CV pin to VCC. Set the battery-full voltage according to the register.





### **ORDERING INFORMATION**

| Part Number*    | Package          | Top Marking | MSL Rating |
|-----------------|------------------|-------------|------------|
| MP2672GD-xxxx** | QFN-18 (2mmx3mm) | See Below   | 1          |
| EVKT-MP2672     | Evaluation kit   |             |            |

\*For Tape & Reel, add suffix –Z (e.g. MP2672GD–xxxx-Z).

\*\*"xxxx" is the register setting option. The factory default is "0000". This content can be viewed in the I<sup>2</sup>C Register Map section on page 28. For customer options, contact an MPS FAE to obtain an "xxxx" value.

# TOP MARKING BHA YWW LLL

BHA: Product code Y: Year code WW: Week code LLL: Lot number

# **EVALUATION KIT EVKT-MP2672**

EVKT-MP2672 kit contents (items below can be ordered separately):

|   | # | Part Number Item       |                                                                                                   | Quantity |
|---|---|------------------------|---------------------------------------------------------------------------------------------------|----------|
| ſ | 1 | EV2672-D-01A           | MP2672 evaluation board                                                                           | 1        |
|   | 2 | EVKT-USBI2C-02-<br>bag | Includes one USB to I <sup>2</sup> C communication interface, one USB cable, and one ribbon cable | 1        |
|   | 3 | Online resources       | Include datasheet, user guide, product brief, and GUI                                             | 1        |

#### Order direct from MonolithicPower.com or our distributors.









# PACKAGE REFERENCE



### **PIN FUNCTIONS**

| Pin # | Name | Type <sup>(1)</sup> | Description                                                                                                                                                                                                                                              |
|-------|------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | IN   | Power               | Input power pin.                                                                                                                                                                                                                                         |
| 2, 12 | SW   | Power               | Switching node. Middle point of the high-side and low-side FET of the boost.                                                                                                                                                                             |
| 3     | BST  | Power               | <b>Bootstrap.</b> Connect a bootstrap capacitor between BST and SW to provide a floating supply to the high-side FET driver.                                                                                                                             |
| 4     | VCC  | Power               | <b>Internal LDO output pin.</b> Bypass a $1\mu$ F ceramic capacitor from this pin to AGND. It is recommended to pull no more than 20mA current from this pin.                                                                                            |
| 5     | ISET | AI                  | <b>Charge current set.</b> Connect an external resistor to AGND to program the charge current, which also limits the maximum charge current in host control mode.                                                                                        |
| 6     | AGND | Power               | Analog ground.                                                                                                                                                                                                                                           |
| 7     | VLIM | AI                  | <b>Input voltage limit feedback pin.</b> Connect a voltage divider from IN to AGND to program the minimum input voltage limit threshold.                                                                                                                 |
| 8     | NTC  | AI                  | Battery temperature sense input. See the NTC protection details on page 23.                                                                                                                                                                              |
| 9     | MID  | Power               | <b>Middle point of the high-side and low-side cells.</b> Used to measure the voltage and provide a balance path for each cell. Connect MID to AGND to disable the cell balance function.                                                                 |
| 10    | BATT | Power               | <b>Battery positive terminal.</b> Connect the capacitor from BATT to PGND as close as possible to the IC.                                                                                                                                                |
| 11    | SYS  | Power               | <b>System output.</b> Connect the capacitor from SYS to PGND as close as possible to the IC.                                                                                                                                                             |
| 13    | PGND | Power               | Power ground.                                                                                                                                                                                                                                            |
| 14    | SCL  | DI                  | I <sup>2</sup> C interface clock pin. Only valid if the CV pin is connected to VCC.                                                                                                                                                                      |
| 15    | SDA  | DIO                 | I <sup>2</sup> C interface data pin. Only valid if the CV pin is connected to VCC.                                                                                                                                                                       |
| 16    | STAT | DO                  | <b>Charging operation indicator.</b> Open-drain output. It can also be used as INT in host control mode.                                                                                                                                                 |
| 17    | CV   | AI                  | <b>Operation mode and battery voltage control pin.</b> Pull CV to VCC to configure the IC to host control mode. Connect an external resistor to AGND to configure the IC to standalone mode and program the battery-full voltage via the resistor value. |
| 18    | ACOK | DO                  | Valid input supply indicator. Open-drain output. Pulled to low when the input voltage is greater than $V_{IN_UVLO}$ and below $V_{IN_OVLO}$ .                                                                                                            |

Note:

1) AI = Analog input, DI = Digital input, DO = Digital output, DIO = Digital input output, P = Power



### ABSOLUTE MAXIMUM RATINGS (2)

| BATT, SYS, IN                |                             |
|------------------------------|-----------------------------|
| SW0.3V (-2V fe               |                             |
| MID                          | 0.3V to +12V                |
| BST to SW                    | 0.3V to +5V                 |
| All other pins to GND        | 0.3V to +5V                 |
| Continuous power dissipation | $(T_A = 25^{\circ}C)^{(3)}$ |
|                              | 1.78W                       |
| Junction temperature         | 150°C                       |
| Lead temperature (solder)    | 260°C                       |
| Storage temperature          | -65°C to +150°C             |

#### **Recommended Operating Conditions** <sup>(4)</sup>

| IN to GND                                 |                |
|-------------------------------------------|----------------|
| BATT to GND                               | Up to 9V       |
| I <sub>cc</sub>                           | Up to 2A       |
| I <sub>DSCHG</sub>                        | Up to 3A       |
| I <sub>SYS</sub>                          | Up to 2A       |
| Operating junction temp (T <sub>J</sub> ) | 40°C to +125°C |

#### ESD Rating

| Human body model (HBM) <sup>(5)</sup>     | 2000V  |
|-------------------------------------------|--------|
| Charged device model (CDM) <sup>(6)</sup> | . 250V |

#### Thermal Resistance (7) $\theta_{JA}$ $\theta_{JC}$

QFN-18 (2mmx3mm)......70...... 15... °C/W

#### Notes:

- 2) Exceeding these ratings may damage the device.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX) T<sub>A</sub>) / θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) The device is not guaranteed to function outside of its operating conditions.
- 5) Per ANSI/ESDA/JEDEC JS-001.
- 6) Per JESD22-C101.
- 7) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

| Parameter                                                                             | Symbol             | Condition                                         | Min  | Тур  | Max  | Units |
|---------------------------------------------------------------------------------------|--------------------|---------------------------------------------------|------|------|------|-------|
| Input Power Characteristics                                                           |                    |                                                   |      |      |      |       |
| Input over-voltage lockout threshold                                                  | Vin_ovlo           | V <sub>IN</sub> rising                            | 5.75 | 6.0  | 6.25 | V     |
| Input over-voltage lockout threshold hysteresis                                       |                    |                                                   |      | 150  |      | mV    |
| Input under-voltage lockout threshold                                                 | Vin_uvlo           | V <sub>IN</sub> falling                           | 3.25 | 3.45 | 3.65 | V     |
| Input under-voltage lockout threshold hysteresis                                      |                    |                                                   |      | 150  |      | mV    |
| Boost Converter                                                                       |                    | ·                                                 |      |      |      |       |
| VCC LDO output                                                                        | Vvcc               | $V_{IN} = 5V$ , $I_{VCC} = 20mA$                  | 3.5  | 3.6  | 3.7  | V     |
| Low-side NFET on resistance                                                           | RON_Q1             |                                                   |      | 54   | 70   | mΩ    |
| High-side NFET on resistance                                                          | R <sub>ON_Q2</sub> |                                                   |      | 28   | 40   | mΩ    |
| Peak current limit for low-side NFET                                                  | ILS_PK             | Boost mode                                        | 6    | 7    |      | А     |
| Valley current limit for high-<br>side NFET                                           | IHS_VL             | Boost mode                                        | 5    | 6    |      | A     |
| Operating frequency                                                                   | fsw                | REG07H bit [7] = 1                                | 1100 | 1270 | 1440 | kHz   |
| System regulation minimum<br>voltage<br>(V <sub>BATT_PRE</sub> + V <sub>TRACK</sub> ) |                    | REG00H bit [3:1] = 100,<br>V <sub>BATT</sub> = 5V | 6.55 | 6.7  | 6.85 | V     |
| Battery track regulation voltage                                                      | VTRACK             |                                                   |      | 300  |      | mV    |
| Battery Charger                                                                       |                    |                                                   |      |      |      |       |
|                                                                                       |                    | REG00H bit [3:1] = 000                            | 5.9  | 6.05 | 6.2  |       |
| Pre-charge threshold                                                                  | Vbatt_pre          | REG00H bit [3:1] = 100                            | 6.25 | 6.4  | 6.55 | V     |
|                                                                                       |                    | REG00H bit [3:1] = 111                            | 6.6  | 6.75 | 6.9  |       |
| Pre-charge threshold hysteresis                                                       |                    | VBATT falling                                     |      | 250  |      | mV    |
| Pre-charge current                                                                    | IPRE               | VBATT = 5.9V                                      | 230  | 300  | 370  | mA    |



# ELECTRICAL CHARACTERISTICS (continued)

| Parameter                                       | Symbol                                  | Condition                                                                                                                                                                                                                                                                                                                         | Min  | Тур | Max  | Units |
|-------------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| Fast shares surrent                             |                                         | REG01H bit [3:0] = 0101,<br>R <sub>ISET</sub> = $6k\Omega$                                                                                                                                                                                                                                                                        | 0.9  | 1   | 1.1  | А     |
| Fast charge current                             | Icc                                     | REG01H bit [3:0] = 1111,<br>R <sub>ISET</sub> = 6kΩ                                                                                                                                                                                                                                                                               | 1.8  | 2   | 2.2  | А     |
| Termination charge current                      | Iterm                                   | If $I_{CC}$ > 1.5A, as the percentage of $I_{CC}$                                                                                                                                                                                                                                                                                 | 8    | 11  | 14   | %     |
|                                                 |                                         | If $I_{CC} \le 1.5A$ (setting)                                                                                                                                                                                                                                                                                                    | 130  | 160 | 190  | mA    |
| Input minimum voltage<br>regulation reference   | $V_{\text{IN}\_\text{MIN}\_\text{REF}}$ |                                                                                                                                                                                                                                                                                                                                   | 1.18 | 1.2 | 1.22 | V     |
| Battery charge voltage<br>regulation            | Vbatt_reg_a<br>cc                       | $V_{BATT_REG} = 8.3V,$<br>host control mode,<br>REG00H bit [7:5] = 000<br>$V_{BATT_REG} = 8.4V,$<br>host control mode,<br>REG00H bit [7:5] = 001,<br>standalone mode,<br>RVBATT = 30kΩ<br>$V_{BATT_REG} = 8.8V,$<br>host control mode,<br>REG00H bit [7:5] = 101,<br>standalone mode,<br>RVBATT = 135kΩ<br>$V_{BATT_REG} = 9.0V,$ | -0.5 |     | +0.5 | %     |
| Recharge threshold below                        |                                         | host control mode,<br>REG00H bit [7:5] = 111                                                                                                                                                                                                                                                                                      |      |     |      |       |
| VBATT_REG                                       | VRECH                                   |                                                                                                                                                                                                                                                                                                                                   |      | 450 |      | mV    |
| Battery pack over-voltage protection threshold  | VBATT_OVP                               | As the percentage of the VBATT_REG                                                                                                                                                                                                                                                                                                | 102  | 104 | 105  | %     |
| Battery pack over-voltage protection hysteresis |                                         | REG00H bit [0] = 0                                                                                                                                                                                                                                                                                                                |      | 150 |      | mV    |
| SYS to BATT NFET on<br>resistance               | R <sub>ON_Q3</sub>                      |                                                                                                                                                                                                                                                                                                                                   |      | 31  | 40   | mΩ    |
| Battery quiescent current                       | Ibatt_q                                 | $V_{IN} < V_{IN\_UVLO}, V_{BATT} = 8.4V,$ system no load                                                                                                                                                                                                                                                                          |      | 31  | 42   | μA    |
| ACOK, STAT, pin output low voltage              |                                         | Sinking 1.5mA                                                                                                                                                                                                                                                                                                                     |      |     | 400  | mV    |
| ACOK, STAT, pin leakage current                 |                                         | Connected to 5V                                                                                                                                                                                                                                                                                                                   |      |     | 1    | μΑ    |



# ELECTRICAL CHARACTERISTICS (continued)

| Parameter                                                   | Symbol                 | Condition                                            | Min  | Тур   | Max   | Units |
|-------------------------------------------------------------|------------------------|------------------------------------------------------|------|-------|-------|-------|
| Termination deglitch time                                   | tterm_dgl              |                                                      |      | 180   |       | ms    |
| Recharge deglitch time                                      | trech_dgl              |                                                      |      | 180   |       | ms    |
| <b>Battery Temperature Monitori</b>                         | ng (JEITA)             |                                                      |      |       |       |       |
| NTC low temp rising threshold                               | V <sub>COLD</sub>      | As percentage of V <sub>CC</sub>                     | 70   | 71    | 72    | %     |
| NTC low temp rising threshold hysteresis                    |                        | As percentage of $V_{CC}$                            |      | 2.4   |       | %     |
| NTC cool temp rising threshold                              | Vcool                  | As percentage of Vcc                                 | 62   | 63    | 64    | %     |
| NTC cool temp rising threshold hysteresis                   |                        | As percentage of $V_{CC}$                            |      | 2.2   |       | %     |
| NTC warm temp falling threshold                             | Vwarm                  | As percentage of Vcc                                 | 39.4 | 40.4  | 41.4  | %     |
| NTC warm temp falling threshold hysteresis                  |                        | As percentage of Vcc                                 |      | 2.5   |       | %     |
| NTC hot temp falling threshold                              | Vнот                   | As percentage of Vcc                                 | 33.5 | 34.5  | 35.5  | %     |
| NTC hot temp falling threshold hysteresis                   |                        | As percentage of Vcc                                 |      | 2.5   |       | %     |
| Thermal Regulation and Prote                                | ection                 |                                                      |      |       |       |       |
| Thermal shutdown temperature                                | $T_{J_SHDN}$           | Rising threshold                                     |      | 150   |       | °C    |
| Thermal shutdown hysteresis                                 |                        | Temperature falling                                  |      | 20    |       | °C    |
| Cell Balance Function                                       |                        |                                                      |      |       |       |       |
| Internal balance FET on                                     | R <sub>ON_BHS</sub>    |                                                      |      | 2.1   |       | Ω     |
| resistance                                                  | R <sub>ON_BLS</sub>    |                                                      |      | 1.3   |       | Ω     |
| Cell balance start voltage threshold                        | Vcell_bal              | l <sup>2</sup> C programmable,<br>REG01H bit [6] = 0 | 3.35 | 3.5   | 3.65  | V     |
| Cell voltage high to low cell mismatch threshold            | Vcell_diff_<br>htl     | REG01H bit [5] = 0                                   |      | 50    | 70    | mV    |
| Cell voltage high to low cell mismatch threshold hysteresis |                        |                                                      |      | 52    |       | mV    |
| Cell voltage low to high cell mismatch threshold            | Vcell_diff_<br>Lth     | REG01H bit [4] = 0                                   |      | 50    | 70    | mV    |
| Cell voltage low to high cell mismatch threshold hysteresis |                        |                                                      |      | 58    |       | mV    |
| HS_cell over-voltage<br>protection threshold                | V <sub>HCELL_OVP</sub> | As percentage of the battery full voltage            | 101  | 103.5 | 104.5 | %     |
| LS_cell over-voltage protection threshold                   | V <sub>LCELL_OVP</sub> | As percentage of the battery full voltage            | 102  | 103.9 | 104.8 | %     |



# ELECTRICAL CHARACTERISTICS (continued)

| Parameter                                | Symbol           | Condition                                               | Min | Тур | Max | Units |
|------------------------------------------|------------------|---------------------------------------------------------|-----|-----|-----|-------|
| I <sup>2</sup> C Communication Interface |                  |                                                         |     |     |     |       |
| Input high threshold level               | Vih              | VPULL UP = 1.8V                                         | 1.3 |     |     | V     |
| Input low threshold level                | VIL              | V <sub>PULL_UP</sub> = 1.8V                             |     |     | 0.4 | V     |
| Output low threshold level               | Vol              | ISINK = 5mA                                             |     |     | 0.4 | V     |
| I <sup>2</sup> C clock frequency         | fscl             |                                                         |     |     | 400 | kHz   |
| Timing Characteristic                    |                  |                                                         |     |     |     |       |
| Clock frequency                          | fclk             |                                                         |     | 131 |     | kHz   |
| Watchdog timer                           | twтp             | REG02H bit [5:4] = 01                                   |     | 40  |     | S     |
| Safety charge timer                      | t <sub>TMR</sub> | I <sup>2</sup> C programmable,<br>REG02H bit [2:1] = 11 | 16  | 20  |     | hours |
| Pre-charge timer                         |                  |                                                         |     | 1   |     | hours |



## **TYPICAL CHARACTERISTICS**





### **TYPICAL PERFORMANCE CHARACTERISTICS**





### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 5V$ ,  $V_{BATT_{PRE}} = 6.4V$ ,  $I_{CC} = 2A$ ,  $I_{SYS} = 0A$ ,  $V_{BATT} = 0V$  to 8.4V,  $C_{IN} = 10\mu$ F,  $C_{SYS} = 44\mu$ F,  $C_{BATT} = 22\mu$ F,  $L = 1.5\mu$ H,  $f_{SW} = 1200$ kHz, temp = 25°C, unless otherwise noted.





### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 5V$ ,  $V_{BATT_{PRE}} = 6.4V$ ,  $I_{CC} = 2A$ ,  $I_{SYS} = 0A$ ,  $V_{BATT} = 0V$  to 8.4V,  $C_{IN} = 10\mu$ F,  $C_{SYS} = 44\mu$ F,  $C_{BATT} = 22\mu$ F,  $L = 1.5\mu$ H,  $f_{SW} = 1200$ kHz, temp = 25°C, unless otherwise noted.





### **TYPICAL PERFORMANCE CHARACTERISTICS** (continued)

 $V_{IN} = 5V$ ,  $V_{BATT} = 0V$  to 8.4V,  $C_{IN} = 10\mu$ F,  $C_{SYS} = 44\mu$ F,  $C_{BATT} = 22\mu$ F,  $f_{SW} = 1200$ kHz, temp = 25°C, unless otherwise noted.



**HS Cell Balance** 

 $I_{CC}$  = 1A,  $I_{SYS}$  = 0A, HS cell is 3.8V and LS cell 3.6V, enable balance, balance resistor is  $17m\Omega$ 



200ms/div.

**Standard NTC Protection** 





4s/div.

**JEITA NTC Protection** 

 $V_{BATT} = 8.15V$ , JEITA NTC,  $I_{CC} = 2A$ , vary VNTC



4s/div.



# FUNCTIONAL BLOCK DIAGRAM



Figure 2: Functional Block Diagram



### OPERATION

The MP2672 is a highly integrated, switch-mode battery charger to charge Lithium-ion battery with two cells in series from a 5V input power supply, which could be an adapter or USB input.

#### Host Control Mode and Standalone Mode

The MP2672 can operate in either host control mode or standalone mode. After input power-on, the MP2672 checks the CV status first.

- If CV is pulled up to logic high, the MP2672 works in host control mode
- If CV is connected to ground through a resistor, the MP2672 works in standalone mode

In host control mode, charging parameters can be programmed by the  $I^2C$  registers. In standalone mode,  $V_{BATT\_REG}$  and  $I_{CC}$  can be set by hardware pins.

 Table 2: Host Control Mode and Standalone

 Mode

| CV Pin                         | Mode V <sub>BATT_REG</sub> |                                  | Icc                                     |
|--------------------------------|----------------------------|----------------------------------|-----------------------------------------|
| Connect<br>resistor to<br>AGND | Standalone                 | Set by CV<br>resistor            | Set by<br>ISET<br>resistor              |
| Pull up to<br>VCC              | Host<br>control            | Set by I <sup>2</sup> C register | Set by<br>I <sup>2</sup> C<br>register* |

\*Note: Maximum charge current is limited by the ISET setting.

#### **Internal Power Supply**

The VCC LDO is powered by the input power supply, and is used to power the internal circuit and MOSFET driver. When the input is absent, the VCC LDO is off. An external capacitor is required to be connected from VCC pin to AGND. The VCC output is regulated at 3.6V typically when  $V_{IN}$  is 5V. When the  $V_{IN}$  is lower than 3.6V, the LDO enters into dropout state and the LDO FET is fully turned on. The VCC output is not able to carry a current load greater than 20mA.

#### Input Voltage vs. System Voltage Limitation

To avoid the MP2672 entering open-loop operation due to the minimum on time of the low-side FET, the boost converter turns off when

 $V_{SYS} < 1.1 * V_{IN}$ . It restarts, then checks the input voltage and system voltage again. The boost turns off again after a 1ms soft-start time if  $V_{SYS}$  is still below 1.1 \*  $V_{IN}$ .

As a result, it is recommended to choose  $V_{BATT\_PRE}$  and  $V_{TRACK}$  to ensure that the minimum output voltage of boost is greater than 1.1 times the maximum DC input voltage.

#### **Input Power Start-Up**

When the input voltage is below  $V_{IN\_UVLO}$ , SYS is powered by the battery via Q3, which is fully turned on at this time. When the input power is connected, Q3 exits fully on mode and enters virtual diode mode once  $V_{IN}$  exceeds  $V_{IN\_UVLO}$ . At the same time, the boost starts up with a soft start of the system voltage loop. When the system voltage rises to about 20mV higher than the battery voltage, Q3 is turned off. It turns on again with a soft start of charge current after system voltage soft start completes.

#### **NVDC Power Structure**

The MP2672 employs a narrow VDC (NVDC) power structure, which is composed of a frontend boost converter and a rear-end battery FET between SYS and BATT pins. This allows for separate control between the system and the battery. The system is given the priority to start up even with a deeply discharged or missing battery. Therefore, when the input power is available and a depleted battery is connected, the system voltage is regulated at the minimum system voltage  $V_{SYS\_MIN}$ , which is set by I<sup>2</sup>C register REG00 bit [3:1].

Figure 3 shows the system voltage control:

- (1) When the battery voltage is below V<sub>BATT\_PRE</sub>, the system voltage is regulated at V<sub>SYS\_REG\_MIN</sub> = V<sub>BATT\_PRE</sub> + V<sub>TRACK</sub>, and the battery FET works linearly to charge the battery with pre-charge current.
- (2) When the battery voltage is above  $V_{BATT_PRE}$ , the battery FET is fully turned on and the system voltage is always  $I_{BATT} * R_{ON_Q3}$  higher than the battery voltage. Once battery charging is completed, the system output ( $V_{SYS}$ ) is regulated to  $V_{BATT} + V_{TRACK}$ .





Figure 4: Battery Charge Profile

(3) When charging is disabled, REG00H bit [4] = 0,  $V_{SYS}$  is also regulated to  $V_{TRACK}$  higher than real battery voltage.



Figure 3: V<sub>SYS</sub> Variation with V<sub>BATT</sub>

#### **Battery Charge Profile**

The MP2672 provides three main charging phases: pre-charge, constant-current charge and constant-voltage charge (see Figure 4).

#### Phase 1 (Pre-Charge)

When the battery voltage is below  $V_{BATT_PRE}$ , the MP2672 regulates the system voltage at  $V_{SYS_REG_MIN}$  and applies a safe pre-charge current  $I_{PRE}$  to charge the deeply depleted battery until the battery voltage reaches the pre-charge to fast charge threshold ( $V_{BATT_PRE}$ ). If  $V_{BATT_PRE}$  is not reached before the pre-charge timer (60mins) expires, the charge cycle ceases and a corresponding timeout fault signal is asserted.

### Phase 2 (Constant-Current Charge)

When the battery voltage exceeds  $V_{BATT_PRE}$ , the MP2672 stops the pre-charge phase and enters the fast charge phase. The fast charge current can be programmed via the ISET pin in standalone mode or I<sup>2</sup>C register in host control mode.

#### Phase 3 (Constant-Voltage Charge)

As depicted in Figure 5, when the battery voltage rises to the battery regulation voltage  $V_{BATT_REG}$ , the charge current begins to decrease. The charge cycle is considered complete when the CV loop is dominant and the charge current drops below the charge termination current threshold for a 200ms deglitch time. This 200ms deglitch time is also designed for starting each charge cycle; after 200ms expires, the charge full signal is allowed to assert if termination conditions are met.



(a) Force Charge Time





#### (b) Termination Deglitch Time Figure 5: Force Charge Time and Termination Deglitch Time

If  $I_{\text{TERM}}$  is not reached before the safety charge timer expires (see the Safety Timer section on page 22), the charge cycle ceases and the corresponding timeout fault signal is asserted.

A new charge cycle starts when the following conditions are valid:

- The input power is re-plugged in
- Auto-recharge
- No thermistor fault at the NTC pin
- No safety timer fault
- No battery over-voltage
- No thermal shutdown

The charge termination can be disabled manually by pulling the NTC pin up to VCC.

#### Auto-Recharge

When the battery is fully charged and charging is terminated, the battery may be discharged for system consumption or self-discharge (see Figure 6). The MP2672 automatically starts another new charging cycle without the requirement of manually restarting a charging cycle when the battery voltage drops below the recharge threshold for 200ms.



Figure 6: Recharge Profile

#### **Charge Enable Default Setting**

In case the battery is not expected to be charged frequently during high-SOC conditions, the MP2672 has an OTP option (REG05H bit[7]) to disable charging when the input power is on and the battery voltage is higher than the recharge voltage threshold. Charging is enabled until the battery voltage falls below the recharge threshold.

#### **Battery-Full Voltage Setting**

The MP2672 has a CV pin to program the battery regulation voltage.

When CV is pulled up to VCC, the MP2672 operates in host control mode. The battery regulation voltage is programmed through the  $I^2C$ .

When CV is connected to AGND via a resistor, the MP2672 operates in standalone mode. The battery regulation voltage is set according to Table 3. Figure 7 shows the simplified diagram.

Table 3: VBATT\_REG vs. RVBATT Resistor

| Resistor Range             | VBATT_REG |
|----------------------------|-----------|
| $30k\Omega$ to $35k\Omega$ | 8.4V      |
| $70k\Omega$ to $75k\Omega$ | 8.6V      |
| 100kΩ to 105kΩ             | 8.7V      |
| 130kΩ to 135kΩ             | 8.8V      |



#### Figure 7: Simplified Diagram of the V<sub>BATT\_REG</sub> Setting in Standalone Mode

#### **Charge Current Setting**

In standalone mode, the charge current is programmed via the ISET pin. Calculate the setting formula with Equation (1):



$$I_{CC} = \frac{12k\Omega}{R_{ISET}}(A)$$
(1)

In host mode, the charge current can be programmed via REG01H bit [3:0] together with R<sub>ISET</sub>. R<sub>ISET</sub> determines the full-scale value of the register. For example, if R<sub>ISET</sub> is  $6k\Omega$ , then the REG01H bit [3:0] programmable range is 500mA to 2000mA with 100mA per step. If R<sub>ISET</sub> is  $24k\Omega$ , then the REG01H bit [3:0] programmable range is 125mA to 500mA with 25mA per step. R<sub>ISET</sub> is recommended to be between  $6k\Omega$  and  $24k\Omega$ .

#### **Minimum Input Voltage Limit**

To avoid overloading the adapter, the MP2672 implements input voltage based power management by continuously monitoring the input voltage. When the minimum input voltage limit is reached, the charge current is reduced to prevent the input voltage from dropping further. The minimum input voltage limit can be programmed by a voltage divider on the VLIM pin.

The internal reference of the input voltage loop is 1.2V, and the minimum input voltage limit can be set with Equation (2):

$$V_{IN\_MIN} = 1.2 \times \frac{R_{H} + R_{L}}{R_{L}}$$
(2)

# Battery Supplement Mode and Virtual Diode Mode

When the minimum input voltage limit is reached, the charge current is reduced to keep the input voltage from dropping further. However, if the charge current is reduced to zero and the input source is still overloaded due to heavy system load, the system voltage will continue dropping. Once the system voltage falls below the battery voltage, the MP2672 enters battery supplement mode. The battery starts to supplement the system load together with the boost converter. In supplement mode, the battery FET operates as a virtual diode.

When the system voltage falls 30mV below the battery voltage, the battery FET turns on, and its source-to-drain voltage is regulated at 24mV. As the battery discharge current rises, the virtual diode loop is saturated and the battery FET is fully turned on. The source-to-drain voltage is the discharge current times the on resistance of the battery FET.

#### **Battery Missing Detection**

The MP2672 is capable of detecting whether a battery is connected or not. The following conditions initiate battery missing detection:

- Charging is enabled
- Auto-recharge is triggered
- Recovery from any faults

If a battery absence is detected, 1Hz blinking on the STAT pin indicates that, BATTFLOAT\_STAT is set at 1 in host control mode. Figure 8 shows the battery missing detection flowchart.

#### **Battery Over-Voltage Protection**

The MP2672 is designed with a built-in battery over-voltage protection threshold, which is 104% of  $V_{BATT_REG}$ . When a battery over-voltage event occurs, the MP2672 turns off the battery FET (Q3) and suspends charging. At this time, the boost converter continues operating and the system voltage tracks the battery voltage with additional  $V_{TRACK}$ .





#### Figure 8: Battery Missing Detection Flowchart

When the balance function is enabled (the MID pin is not pulled down to AGND), the MP2672 also has a MID pin to monitor each cell's voltage. If any one of the cell voltages exceeds 104% of  $V_{BATT\_REG}$  / 2, the MP2672 stops charging the battery.

#### **Safety Timer**

The MP2672 provides both pre-charge and fast charge cycle safety timers to avoid an extended charging cycle due to abnormal battery conditions. The safety timer for pre-charge is 60 minutes when the battery is below  $V_{BATT_PRE}$ . The fast charge cycle safety timer starts when the battery enters fast charge. The fast charge safety timer can be programmed by the I<sup>2</sup>C. This feature can also be disabled via the I<sup>2</sup>C.

The safety timer is reset at the beginning of a new charging cycle. It can also be reset by writing 0 and 1 sequentially to REG00H bit[4]. The following actions restart the safety timer:

• Beginning a new charge cycle

- Write REG00H bit 4 from 0 to 1 (charge enable)
- Write REG02H bit [2:1] from 00 to 01/10/11 (safety timer enable)
- Write REG02H bit [3] from 0 to 1 (software reset)

In the event of an NTC hot or cold fault, the charging timer is suspended. Once the NTC fault is removed, the timer continues to count from the value before the NTC fault.

#### Watchdog Timer

When the MP2672 operates in host control mode, a watchdog timer is provided to reset all the registers to their default values if the watchdog timer is not reset periodically. By doing this, the register values of the MP2672 go back to default when no action occurs on the I<sup>2</sup>C bus for a certain time. The watchdog timer duration can be programmed and disabled through the register.

#### NTC (Negative Temperature Coefficient) Thermistor

"Thermistor" is the generic name given to thermally sensitive resistors. An negative temperature coefficient (NTC) thermistor is generally called a thermistor. Depending on the manufacturing method and the structure, there are many shapes and characteristics for various purposes. The thermistor resistance values, unless otherwise specified, are classified at a standard temperature of 25°C. The resistance of a temperature is solely a function of its absolute temperature.

Refer to the datasheet of the thermistor for the mathematic expression that relates the resistance and the absolute temperature of the thermistor, or calculate it with Equation (3):

$$\mathsf{R}_{1} = \mathsf{R}_{2} \times \mathsf{e}^{\beta \cdot \left(\frac{1}{\mathsf{T}_{1}}, \frac{1}{\mathsf{T}_{2}}\right)} \tag{3}$$

Where R1 is the resistance at absolute temperature T1, R2 is the resistance at absolute temperature T2, and  $\beta$  is a constant that depends on the material of the thermistor.

The MP2672 continuously monitors the battery's temperature by measuring the voltage on the NTC pins. This voltage is determined by the voltage divider whose ratio is produced by different resistance of the NTC thermistor under a different ambient temperature of the battery.

The MP2672 internally sets a predetermined upper and lower bound of the range. If the voltage at the NTC pin goes out of the hot/cold threshold, the temperature is outside safe operating limits. At this time, charging ceases until the operating temperature returns to within the safe range. To satisfy JEITA requirements, the MP2672 monitors four temperature thresholds: the cold battery threshold (e.g.  $T_{NTC} < 0^{\circ}C$ ), the cool battery threshold (e.g.  $0^{\circ}C < T_{NTC} < 10^{\circ}C$ ), the warm battery threshold (e.g.  $45^{\circ}C < T_{NTC} < 60^{\circ}C$ ), and the hot battery threshold (e.g.  $T_{NTC} < 60^{\circ}C$ ). For a given NTC thermistor, these temperatures correspond to V<sub>COLD</sub>, V<sub>COOL</sub>, V<sub>WARM</sub>, and V<sub>HOT</sub>.

See Figure9, it is the typical JEITA operation when the battery temperature is in different temperature window.

- 1) When  $V_{NTC} < V_{HOT}$  or  $V_{NTC} > V_{COLD}$ , charging is suspended and timers are suspended.
- 2) When  $V_{HOT} < V_{NTC} < V_{WARM}$ , the battery regulation voltage  $V_{BATT_{REG}}$  is reduced by 120mV/cell from the programmable threshold.
- 3) When  $V_{COOL} < V_{NTC} < V_{COLD}$ , the charging current is reduced to half of the programmable charge current.



For a given thermistor, two of four temperature thresholds can be selected to calculate the values of  $R_{T1}$  and  $R_{T2}$ . See the Resistor Selection for the NTC Sensor on page 35.

#### Thermal Regulation and Thermal Shutdown

To guarantee safe operation, the MP2672 limits the die temperature. When the internal junction temperature reaches the preset threshold, the MP2672 starts to reduce the charge current to prevent higher power dissipation.



When  $V_{BATT} > V_{BATT_PRE}$ , the die temperature limit is always set to 120°C. When  $V_{BATT} < V_{BATT_PRE}$ , the die temperature limit has four options (60°C/80°C/100°C/120°C), which can be programmed by the OTP (one-time programmable) register, REG05H bit[4:3].

When the junction temperature reaches 150°C, the boost converter goes into shutdown mode.

#### Indications

The MP2672 has two open-drain pins (ACOK

and STAT) to indicate the input power and charging status. Table 4 shows the behavior for each of these indications.

| Charging State                                                                                                            | ACOK | STAT            |
|---------------------------------------------------------------------------------------------------------------------------|------|-----------------|
| Charging                                                                                                                  | Low  | Low             |
| Charging complete,<br>charging disabled                                                                                   | Low  | Open<br>drain   |
| Charging suspended<br>due to:<br>• Battery OVP<br>• Timer fault<br>• NTC hot fault<br>• NTC cold fault<br>• Battery float | Low  | 1Hz<br>Blinking |
| Thermal shutdown                                                                                                          | Low  | Open<br>drain   |

**Table 4: Indication in Different Cases** 

#### **Battery Cell Balance and Protection**

The MP2672 provides battery cell balance and protection for dual-cell applications (see Figure 10). It is able to sense the voltage across each cell. If these two cell voltages mismatch by more than 50mV (typically), the internal discharge path is turned on to discharge the cell with the higher voltage until the two cell voltages mismatch by less than 30mV.

If battery OVP occurs before the two cells are equalized, charging is suspended.

The MP2672 integrates the balance path and control circuit. An external power dissipation resistor is also required to limit the balance current.

If the cell balance function is not used, connect MID to PGND directly.



#### Figure 10: Block Diagram of the Battery Balance

#### **Balancing Algorithm**

Balance block only operates in charge mode. Balance starts when any cell voltage exceeds the balance start point (V<sub>CELL\_BAL</sub>).

The voltage difference between cells should be greater than  $V_{CELL\_DIFF}$ . The MP2672 detects the cell voltages in the pack, then checks the voltage difference between two cells. If the differential voltage is greater than  $V_{CELL\_DIFF}$ , the corresponding balance MOSFET turns on.

To measure the open-circuit voltage of the cell, balancing is frequently suspended for a short duration. Charging always operates independently of the balance algorithm if no other charge fault occurs. The cell voltage measurement works for 200µs when cell balance suspends, and then cell balance works for 249.8ms of each 250ms cycle (see Figure 11). Figure 12 shows the battery balance flowchart.



Figure 11: Battery Balance Clock





Figure 12: Flowchart of the Battery Balance

For extremely unbalanced dual-cell batteries, the charger takes a few cycles to make the two battery voltages balanced. For some applications, such as removable dual-cell batteries, a charger is required to balance dual cells in one charge cycle. In this case, an external cell balance circuit is recommended (see Figure 13).

The MP2672 also has an option to automatically disable termination if the cell balance is active. By doing this, the two cells are matched better when charging is terminated.

The cell voltage measured within the 200µs time is also delivered to the battery cell OVP block, and charging is suspended (the battery FET turns off) until the measured cell voltage drops below the recovery threshold, which is set by REG00H bit[0].

#### Suspend Mode

The MP2672 has a suspend mode to turn off the boost switcher even when the input is present. In this mode, the SYS pin is powered by the battery through the internal battery FET and the input quiescent current is optimized. The MP2672 enters this mode by setting REG02H bit [0] to 0.

#### Series Interface

The IC uses two wires: serial data (SDA) and serial clock (SCL). All I<sup>2</sup>C master and slave devices are connected with only those two wires. The master, such as a microcontroller or a digital signal processor, generates the bus clock and initiates communication on the bus. The slaves receive and respond to the commands on the bus from the master device. In order to communicate with a specific device, each slave device must have a unique address on the bus.

The I<sup>2</sup>C interface supports both standard mode (up to 100kbits), and fast mode (up to 400kbits). The SDA and SCL pins are open drain. Both SDA and SCL are connected to the positive supply voltage via a current source or pull-up resistor. When the bus is free, both lines are high. MP2672's SDA is a bidirectional line, but the SCL is a unidirection line.



Figure 13: External Cell Balance Circuit



The data on the SDA line must be stable during the high period of the clock (see Figure 14). The high or low state of the data line can only change when the clock signal on the SCL line is low. One clock pulse is generated for each data bit transferred.



#### Figure 14: Bit Transfer on the I<sup>2</sup>C Bus

All the transactions begin with a start (S) and can be terminated by a stop (P). A high to low transition on the SDA line while SCL is HIGH defines a start condition. A low to high transition on the SDA line when the SCL is high defines a stop condition (see Figure 15). Start and stop conditions are always generated by the master. The bus is considered busy after the start condition, and free after the stop condition.



Figure 15: Start and Stop Conditions

Data on the I<sup>2</sup>C bus is transferred in 8-bit packets (bytes) (see Figure 16). Each byte has to be followed by an acknowledge bit (ACK). Data is transferred with the most significant bit (MSB) first.

The acknowledge takes place after every byte. The acknowledge bit allows the receiver to signal the transmitter that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge 9th clock pulse, are generated by the master.

The transmitter releases the SDA line during the acknowledge clock pulse so the receiver can pull the SDA line low, and it remains high during the 9th clock pulse. This is the not acknowledge (NACK) signal. The master can then generate either a stop to abort the transfer or a repeated start to begin a new transfer.

After the start, a slave address is sent. This address is 7 bits long followed by an 8th data direction bit (R/W). 0 indicates a transmission (write), and 1 indicates a request for data (read). Figure 17 shows the complete data transfer.

If the register address is not defined, the charger IC sends back NACK and returns to its idle state.

The MP2672 operates as a slave device with the address 4BH. The MP2672 supports single byte R/W (see Figure 18 and Figure 19).





Figure 19: Single Read



# I<sup>2</sup>C Register MAP

IC Address 4BH

| Register<br>Name | Address | R/W | Description                                                                   | Default   |
|------------------|---------|-----|-------------------------------------------------------------------------------|-----------|
| REG00H           | 0x00    | R/W | R/W Battery regulation voltage, charge configuration, and SYS voltage setting |           |
| REG01H           | 0x01    | R/W | Balance setting and charge current setting                                    | 1000 1111 |
| REG02H           | 0x02    | R/W | Timer setting                                                                 | 1001 0101 |
| REG03H           | 0x03    | R   | Status register                                                               | 0000 0000 |
| REG04H           | 0x04    | R   | Fault register                                                                | 0000 0000 |

### REG 00H (Default: 0011 1000)

| Bit | Bit Name                  | POR | Reset by<br>REG_RST | Reset<br>by<br>WTD | R/W | Description                                      | Notes                                                                                    |  |
|-----|---------------------------|-----|---------------------|--------------------|-----|--------------------------------------------------|------------------------------------------------------------------------------------------|--|
| 7   | Vbatt_reg [2]             | 0   | Y                   | Y                  | R/W | 000: 8.3V<br>001: 8.4V<br>010: 8.5V              | Battery Regulation                                                                       |  |
| 6   | Vbatt_reg [1]             | 0   | Y                   | Y                  | R/W | 010: 8.5V<br>011: 8.6V<br>100: 8.7V<br>101: 8.8V | <b>Voltage</b><br>Default: (8.4V)                                                        |  |
| 5   | Vbatt_reg [0]             | 1   | Y                   | Y                  | R/W | 110: 8.9V<br>111: 9.0V                           | OTP programmable                                                                         |  |
| 4   | CHG CONFIG                | 1   | Y                   | Y                  | R/W | 0: Charge disabled<br>1: Charge enabled          | Default: Charge enabled                                                                  |  |
| 3   | Vbatt_pre [2]             | 1   | Y                   | N                  | R/W | 0.4V                                             | System Minimum<br>Voltage Offset<br>Offset: 6.0V                                         |  |
| 2   | V <sub>BATT_PRE</sub> [1] | 0   | Y                   | N                  | R/W | 0.2V                                             | Range: 6.0V to 6.7V<br>Default: 6.4V<br>This threshold is also<br>used as the pre-charge |  |
| 1   | Vbatt_pre [0]             | 0   | Y                   | N                  | R/W | 0.1V                                             | battery voltage<br>threshold.<br>OTP programmable                                        |  |
| 0   | CELL_OVP_HYS              | 0   | Y                   | N                  | R/W | 0: 80mV<br>1: 0mV                                | Cell OVP Hysteresis                                                                      |  |



### REG 01H (Default: 1000 1111)

| Bit | Bit Name                 | POR | Reset by<br>REG_RST | Reset by<br>WTD | R/W | Description             | Notes                                                                               |
|-----|--------------------------|-----|---------------------|-----------------|-----|-------------------------|-------------------------------------------------------------------------------------|
| 7   | NTC_TYPE                 | 1   | Y                   | Y               | R/W | 0: Standard<br>1: JEITA | Default: JEITA<br>OTP programmable                                                  |
| 6   | Vcell_bal                | 0   | Y                   | Y               | R/W | 0: 3.5V<br>1: 3.7V      | Cell Balance Start Point<br>Default: 3.5V<br>OTP programmable                       |
| 5   | Balance<br>Threshold_H2L | 0   | Y                   | Y               | R/W | 0: 50mV<br>1: 70mV      | Cell Balance Threshold<br>Default: 50mV<br>OTP programmable                         |
| 4   | Balance<br>Threshold_L2H | 0   | Y                   | Y               | R/W | 0: 50mV<br>1: 70mV      | Cell Balance Threshold<br>Default: 50mV<br>OTP programmable                         |
| 3   | I <sub>CC</sub> [2]      | 1   | Y                   | Y               | R/W | 800mA                   | Fast Charge Current<br>Setting                                                      |
| 2   | lcc [2]                  | 1   | Y                   | Y               | R/W | 400mA                   | If R <sub>ISET</sub> is 6kΩ:<br>Offset: 500mA<br>Range: 500mA to 2000mA             |
| 1   | Icc [1]                  | 1   | Y                   | Y               | R/W | 200mA                   | Default: 2000mA (1111)<br>If R <sub>ISET</sub> is 24kΩ:                             |
| 0   | Icc [0]                  | 1   | Y                   | Y               | R/W | 100mA                   | Offset: 125mA<br>Range: 125mA to 500mA<br>Default: 500mA (1111)<br>OTP programmable |



### REG 02H (Default: 1001 0101)

| Bit | Bit Name                           | POR | Reset by<br>REG_RST | Reset<br>by<br>WTD | R/W | Description                                                                            | Notes                                                                   |
|-----|------------------------------------|-----|---------------------|--------------------|-----|----------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 7   | FSW                                | 1   | Y                   | Y                  | R/W | 0: 600kHz<br>1: 1200kHz                                                                | Default: (1) 1200kHz<br>OTP programmable                                |
| 6   | I <sup>2</sup> C WD Timer<br>Reset | 0   | Y                   | Ν                  | R/W | 0: Normal<br>1: Reset                                                                  | Default: 0 (normal)                                                     |
| 5   | WD Timer [1]                       | 0   | Y                   | Ν                  | R/W | 00: Disable timer<br>01: 40s                                                           | I <sup>2</sup> C WD Timer Limit<br>Default: 40s (01)                    |
| 4   | WD Timer [0]                       | 1   | Y                   | Ν                  | R/W | 10: 80s<br>11: 160s                                                                    | OTP programmable                                                        |
| 3   | Register Reset                     | 0   | Y                   | Ν                  | R/W | 0: Keep current setting<br>1: Reset                                                    | Default: 0<br>After reset, this bit<br>goes back to 0<br>automatically. |
| 2   | CHG_TMR [1]                        | 1   | Y                   | Y                  | R/W | 00: Disable CHG timer<br>01: 8hrs                                                      |                                                                         |
| 1   | CHG_TMR [0]                        | 0   | Y                   | Y                  | R/W | 10: 20hrs<br>11: 12hrs                                                                 | Default: 10 (20hrs)                                                     |
| 0   | EN_SUSP                            | 1   | Y                   | Y                  | R/W | 0: Enable suspend mode<br>(disable boost)<br>1: Disable suspend mode<br>(enable boost) | Default: 1                                                              |



### REG 03H (Default: 0000 0000)

| Bit | Bit Name           | POR | Reset by<br>REG_RST | Reset<br>by<br>WTD | R/W | Description                                                        | Notes       |
|-----|--------------------|-----|---------------------|--------------------|-----|--------------------------------------------------------------------|-------------|
| 7   | Reserved           | N/A | N/A                 | N/A                | R   | Reserved                                                           | Reserved    |
| 6   | Reserved           | N/A | N/A                 | N/A                | R   | Reserved                                                           | Reserved    |
| 5   | CHG_STAT [1]       | 0   | N/A                 | N/A                | R   | 00: Not charge<br>01: Pre-charge<br>10: Constant-current/constant- | Default: 00 |
| 4   | CHG_STAT [0]       | 0   | N/A                 | N/A                | R   | voltage charge<br>11: Charge done                                  | Delault. 00 |
| 3   | PPM_STAT           | 0   | N/A                 | N/A                | R   | 0: Not PPM<br>1: VINPPM                                            | Default: 0  |
| 2   | BATTFLOAT_<br>STAT | 0   | N/A                 | N/A                | R   | 0: Battery present<br>1: Battery missing                           | Default: 0  |
| 1   | THERM_STAT         | 0   | N/A                 | N/A                | R   | 0: Normal<br>1: Thermal regulation Default                         |             |
| 0   | VSYS_STAT          | 0   | N/A                 | N/A                | R   | 0: Not in VSYSMIN regulation<br>1: In VSYSMIN regulation           | Default: 0  |



### REG 04H (Default: 0000 0000)

| Bit | Bit Name          | POR | Reset by<br>REG_RST | Reset by<br>WTD | R/W                               | Description                             | Notes        |
|-----|-------------------|-----|---------------------|-----------------|-----------------------------------|-----------------------------------------|--------------|
| 7   | WD_FAULT          | 0   | N/A                 | N/A             | R                                 | 0: Normal<br>1: WD timer expiration     | Default: 0   |
| 6   | INPUT_FAULT       | 0   | N/A                 | N/A             | R                                 | 0: Normal<br>1: Input fault (OVP)       | Default: 0   |
| 5   | THERM<br>SD_FAULT | 0   | N/A                 | N/A             | R                                 | 0: Normal<br>1: Thermal shutdown        | Default: 0   |
| 4   | TIMER_FAULT       | 0   | N/A                 | N/A             | R                                 | 0: Normal<br>1: Safety timer expiration | Default: 0   |
| 3   | BAT_FAULT         | 0   | N/A                 | N/A             | N/A R 0: Normal<br>1: Battery OVP |                                         | Default: 0   |
| 2   | NTC_FAULT [2]     | 0   | N/A                 | N/A             | R                                 | 000: Normal<br>001: NTC cold            |              |
| 1   | NTC_FAULT [1]     | 0   | N/A                 | N/A             | R                                 | 010: NTC cool                           | Default: 000 |
| 0   | NTC_FAULT [0]     | 0   | N/A                 | N/A             | R                                 | 011: NTC warm<br>100: NTC hot           |              |



#### REG 05H (Default: 1110 0000) (8)

| Bit | Bit Name               | POR | Reset by<br>REG_RST | Reset<br>by<br>WTD | R/W Description                                                                                                                                                                 |                                                                                                                                                           | Notes       |
|-----|------------------------|-----|---------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| 7   | RCHG                   | 1   | N/A                 | N/A                | N/A N/A 0: No charging after input power-on when V <sub>BATT</sub> > V <sub>RECH</sub><br>1: Automatic charging after input power-on when V <sub>BATT</sub> > V <sub>RECH</sub> |                                                                                                                                                           | Default: 1  |
| 6   | Reserved               | 1   | N/A                 | N/A                | N/A                                                                                                                                                                             | Reserved                                                                                                                                                  |             |
| 5   | BALANCE_<br>EOC_EN     | 1   | N/A                 | N/A                | N/A                                                                                                                                                                             | <ul><li>0: Does not suspend termination</li><li>when cell balance is active</li><li>1: Suspends termination when cell</li><li>balance is active</li></ul> | Default: 1  |
| 4   | T <sub>J_REG</sub> [1] | 0   | N/A                 | N/A                | N/A                                                                                                                                                                             | 00: 120°C<br>01: 100°C                                                                                                                                    | Defeuitu 00 |
| 3   | T <sub>J_REG</sub> [0] | 0   | N/A                 | N/A                | N/A                                                                                                                                                                             | 10: 80°C<br>11: 60°C                                                                                                                                      | Default: 00 |
| 2   | Reserved               | 0   | N/A                 | N/A                | N/A                                                                                                                                                                             | Reserved                                                                                                                                                  | Reserved    |
| 1   | Reserved               | 0   | N/A                 | N/A                | N/A Reserved                                                                                                                                                                    |                                                                                                                                                           | Reserved    |
| 0   | Reserved               | 0   | N/A                 | N/A                | N/A                                                                                                                                                                             | N/A Reserved                                                                                                                                              |             |

Note:

(8) This register is for OTP only and not accessible to customers.



### **OTP MAP**

| #                 | Bit 7                                   | Bit 6     | Bit 5                         | Bit 4             | Bit 3                                                                       | Bit 2 | Bit 1 | Bit 0 |
|-------------------|-----------------------------------------|-----------|-------------------------------|-------------------|-----------------------------------------------------------------------------|-------|-------|-------|
| 00                | 00 V <sub>BATT_REG</sub> : 8.3V to 9.0V |           | N/A                           | VBATT             | <sub>Г_РRE</sub> : 6.0V to                                                  | 6.7V  | N/A   |       |
| 01                | NTC type                                | Vcell_bal | V <sub>CELL_DIFF_</sub><br>HL | Vcell_diff_<br>Lh | I <sub>cc</sub> : 500mA to 2000mA / 100mA step<br>(R <sub>ISET</sub> = 6kΩ) |       |       |       |
| 02                | FSW                                     | N/A       | Watc                          | Watchdog          |                                                                             | N/A   | N/A   | N/A   |
| 05 <sup>(6)</sup> | RCHG                                    | N/A       | BALANCE 60°C/                 |                   | <sub>REG</sub> :<br>/80°C/<br>/120°C                                        | N/A   | N/A   | N/A   |

### **OTP DEFAULT**

| OTP Items                    | Default                                                                                          |
|------------------------------|--------------------------------------------------------------------------------------------------|
| Vbatt_reg                    | 8.4V                                                                                             |
| VBATT_PRE                    | 6.4V                                                                                             |
| NTC type                     | JEITA                                                                                            |
| Vcell_bal                    | 3.5V                                                                                             |
| Balance threshold H2L        | 50mV                                                                                             |
| Balance threshold L2H        | 50mV                                                                                             |
| lcc                          | 2000mA                                                                                           |
| SW FREQ                      | 1200kHz                                                                                          |
| Watchdog                     | 40s                                                                                              |
| RCHG                         | New charge cycle starts when $V_{BATT} > V_{RECH}$ after power-on                                |
| BALANCE_EOC_EN               | Enable (if two cells are not balanced, EOC is not asserted even if all other conditions are met) |
| Thermal regulation threshold | 120°C                                                                                            |



### **APPLICATION INFORMATION**

# Setting the Charge Current in Standalone Mode

In standalone mode, the charge current of the MP2672 can be set by an external resistor ( $R_{ISET}$ ) using Equation (4):

$$I_{CC} = \frac{12k\Omega}{R_{ISET}}(A)$$
(4)

The charge current can be programmed up to 2A. Table 5 shows the expected  $R_{\text{ISET}}$  for a typical charge current.

#### Table 5: Charge Current Setting Table

| R <sub>ISET</sub> (kΩ) | Icc (A) |  |  |
|------------------------|---------|--|--|
| 24                     | 0.5     |  |  |
| 12                     | 1       |  |  |
| 6                      | 2       |  |  |

#### Setting the Input Minimum Voltage Limit

In charge mode, connect a voltage divider from IN to AGND tapped to VLIM to program the input minimum voltage using Equation (5):

$$V_{IN\_MIN} = 1.2V \times \frac{R_{H} + R_{L}}{R_{I}}$$
(5)

Where 1.2V is the reference of the input minimum voltage loop.

With given  $R_L$ ,  $R_H$  can be calculated with Equation (6):

$$\mathsf{R}_{\mathsf{H}} = \mathsf{R}_{\mathsf{L}} \times \frac{\mathsf{V}_{\mathsf{IN}\_\mathsf{MIN}} - 1.2\mathsf{V}}{1.2\mathsf{V}} \tag{6}$$

For example, if a 4.675V input minimum voltage limit is expected,  $R_L = 10k\Omega$  and  $R_H = 28.7k\Omega$ .

#### **Resistor Selection for the NTC Sensor**

Figure 20 shows an internal voltage divider reference circuit that limits the high and low temperature thresholds at  $V_{HOT}$  and  $V_{COLD}$ , respectively.

For a given NTC thermistor, select the appropriate  $R_{T1}$  and  $R_{T2}$  values to set the NTC window. Determine  $R_{T1}$  and  $R_{T2}$  using Equation (7) and Equation (8), respectively:

$$R_{T1} = \frac{(1 - V_{COLD})(1 - V_{HOT})(R_{L} - R_{H})}{(1 - V_{HOT}) \cdot V_{COLD} - (1 - V_{COLD}) \cdot V_{HOT}}$$
(7)

$$R_{T2} = \frac{V_{COLD} \cdot R_{T1}}{1 - V_{COLD}} - R_{L}$$
(8)

Where,  $V_{HOT}$  and  $V_{COLD}$  are the high and low temperature thresholds, respectively.

 $R_{H}$  is the value of the NTC resistor at high temperatures of the required temperature operation range, and  $R_{L}$  is the value of the NTC resistor at low temperatures.



Figure 20: NTC Protection Block

R<sub>T1</sub> and R<sub>T2</sub> allow the high temperature limit and low temperature limit to be programmed independently. With this feature, the MP2672 can fit most types of NTC resistors and different temperature operation range requirements.

 $R_{T1}$  and  $R_{T2}$  values depend on the type of the NTC resistor. For example, for the 103AT thermistor, it has the following electrical characteristics:

At 0°C,  $R_{NTC_{COLD}} = 27.28 k\Omega$ 

At 60°C,  $R_{NTC_HOT}$  = 3.02k $\Omega$ 

Based on Equation (7) and Equation (8), V<sub>HOT</sub>

www.MonolithicPower.com

MPS Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. © 2020 MPS. All Rights Reserved.



and  $V_{COLD}$  from the EC table to calculate  $R_{T1} = 12.62k\Omega$  and  $R_{T2} = 3.63k\Omega$ . Apply the spread sheet for  $R_{T1}$  and  $R_{T2}$  calculation if required.

#### Selecting the Inductor

Inductor selection is the tradeoff between cost, size, and efficiency. A lower inductance value results in lower DCR for the same component size, but results in higher current ripple, higher magnetic hysteretic losses, and higher output capacitance. The inductor ripple current must not exceed 30% of maximum input current under worst-case conditions.

Choose an inductor that does not saturate under worst-case load conditions. The saturation current of the inductor should be greater than the peak current limit of the low-side FET.

When the MP2672 works in charge mode, estimate the required inductance with Equation (9), Equation (10), and Equation (11):

$$L = \frac{V_{IN} \cdot (V_{SYS} - V_{IN})}{V_{SYS} \cdot f_{SW} \cdot \Delta I_{L_{MAX}}}$$
(9)

$$\Delta I_{L_{MAX}} = 2 \times \left( I_{L_{PK}} - I_{IN(MAX)} \right)$$
(10)

$$I_{\text{IN(MAX)}} = \frac{V_{\text{SYS}} \times I_{\text{SYS(MAX)}}}{V_{\text{IN}} \times \eta}$$
(11)

Where V<sub>SYS</sub> is the system minimum regulation voltage,  $f_{SW}$  is the switching frequency,  $\Delta I_{L_MAX}$  is the peak-to-peak inductor ripple current,  $I_{IN(MAX)}$  is maximum input current,  $I_{L_PK}$  is the expected inductor peak current,  $I_{SYS(MAX)}$  is the maximum boost output current, and  $\Pi$  is the boost efficiency.

With an 8.4V battery voltage, 2A maximum charge current, 8.7V system voltage, typical input voltage ( $V_{IN} = 5V$ ), 1.2MHz switching frequency, 90% efficiency, and expected 4.5A inductor peak current, the inductance is calculated close to 1.5µH.

A 1.5 $\mu$ H inductor with 5A saturation current is recommended for a 1.2MHz switching frequency. A 2.5 $\mu$ H inductor with >5A saturation current is recommended for a 600kHz switching frequency.

#### Selecting the Input Capacitor

 $C_{IN}$  is the input capacitor of the boost converter during charge mode. Calculate its values with Equation (12) and Equation (13):

$$\frac{\Delta V_{IN}}{V_{IN}} = \frac{1 \cdot V_{IN} / V_{SYS}}{8 \cdot C_{IN} \cdot f_{SW}^{2} \cdot L}$$
(12)

$$C_{IN} = \frac{1 \cdot V_{IN} / V_{SYS}}{8 \cdot f_{SW}^{2} \cdot L \cdot \Delta V_{IN} / V_{IN}}$$
(13)

Assume the maximum input voltage ripple is 1%. When  $V_{SYS}$  is 9.25V,  $V_{IN}$  is 5V, L is 1µH, and  $f_{SW}$  is 1200kHz, then  $C_{IN}$  is 4.7µF.

Place one ceramic capacitor greater than  $4.7\mu$ F with X5R or X7R at the IN terminal.

#### Selecting the System Capacitor

In charge mode,  $C_{SYS}$  is the output capacitor of the boost converter.  $C_{SYS}$  keeps the  $V_{SYS}$  ripple small (<0.5%) and ensures feedback loop stability. Select the system capacitors based on the ripple current. For best results, use X5R or X7R dielectric ceramic capacitors with low ESR and small temperature coefficients. For most applications, two 22µF capacitors and one 1µF capacitor are sufficient. Be sure to place them as close to the IC as possible.

#### PCB Layout Guidelines

Efficient PCB layout is critical for meeting specified noise, efficiency, and stability requirements. For best results, follow the guidelines below:

- 1. Place the output capacitor as close to SYS and PGND as possible.
- 2. Place the local power input capacitors connected from IN to PGND as close as possible.
- 3. Minimize the length of the high-side switching node (SW, inductor) trace that carries the high current.
- 4. Keep the switching node short and away from all control signals, especially the feedback network.
- 5. Route the power stages adjacent to their grounds.





**TOP Layer** 



Bottom Layer Figure 21 Recommended PCB Layout



# **TYPICAL APPLICATION CIRCUITS**



Figure 22: MP2672-0000 Application Reference Circuit for NVDC Application

| Qty | Ref              | Value | Description                                          | Package | Manufacture |
|-----|------------------|-------|------------------------------------------------------|---------|-------------|
| 1   | CIN              | 10µF  | Ceramic capacitor, 16V, X5R or X7R                   | 0805    | Any         |
| 2   | Csys             | 22µF  | Ceramic capacitor, 16V, X5R or X7R                   | 0805    | Any         |
| 1   | Сватт            | 22µF  | Ceramic capacitor, 16V, X5R or X7R                   | 1206    | Any         |
| 1   | C <sub>VCC</sub> | 1µF   | Ceramic capacitor, 6.3V, X5R or X7R                  | 0603    | Any         |
| 1   | CBST             | 100nF | Ceramic capacitor, 25V, X5R or X7R                   | 0603    | Any         |
| 1   | L1               | 1.5µH | Inductor, 1.5µH, saturation current > 8A,<br>low DCR | SMD     | Any         |

| Table | 6: | Kev | BOM o   | of Figure : | 22 |
|-------|----|-----|---------|-------------|----|
| IUNIO | ۰. | ,   | 00111 0 | n i igaio   |    |



# **TYPICAL APPLICATION CIRCUITS**



Figure 23: MP2672-000D Application Reference Circuit for Charge Only Application

| Qty | Ref              | Value | Description                                              | Package | Manufacture |
|-----|------------------|-------|----------------------------------------------------------|---------|-------------|
| 1   | CIN              | 10µF  | Ceramic capacitor, 16V, X5R or X7R 0805                  |         | Any         |
| 1   | Csys             | 22µF  | Ceramic capacitor, 16V, X5R or X7R                       | 0805    | Any         |
| 1   | Сватт            | 22µF  | Ceramic capacitor, 16V, X5R or X7R                       | 1206    | Any         |
| 1   | C <sub>VCC</sub> | 1µF   | Ceramic capacitor, 6.3V, X5R or X7R 0603                 |         | Any         |
| 1   | CBST             | 100nF | Ceramic capacitor, 25V, X5R or X7R 0603                  |         | Any         |
| 1   | L1               | 1.5µH | Inductor, 1.5µH, saturation current > 8A,<br>low DCR SMD |         | Any         |



# **PACKAGE INFORMATION**

QFN-18 (2mmx3mm)



TOP VIEW





SIDE VIEW



#### **RECOMMENDED LAND PATTERN**

#### NOTE:

 ALL DIMENSIONS ARE IN MILLIMETERS.
 EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH.
 LEAD COPLANARITY SHALL BE 0.10 MILLIMETERS MAX.
 JEDEC REFERENCE IS MO-220.
 DRAWING IS NOT TO SCALE.



## **CARRIER INFORMATION**



| Part<br>Number      | Package<br>Description | Quantity/Reel | Quantity/Tube | Quantity/Tray | / Reel<br>/ Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|---------------------|------------------------|---------------|---------------|---------------|----------------------|--------------------------|--------------------------|
| MP2672GD-<br>xxxx-Z | QFN-18<br>(2mmx3mm)    | 5000          | N/A           | N/A           | 13 in.               | 12 mm                    | 8 mm                     |



### **Revision History**

| R | Revision # | Revision<br>Date | Description     | Pages<br>Updated |
|---|------------|------------------|-----------------|------------------|
|   | 1.0        | 7/17/2020        | Initial Release | -                |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that thirdparty Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.