

#### General Description

The MAX7401/MAX7405 8th-order, lowpass, Bessel, switched-capacitor filters (SCFs) operate from a single +5V (MAX7401) or +3V (MAX7405) supply. These devices draw only 2mA of supply current and allow corner frequencies from 1Hz to 5kHz, making them ideal for low-power post-DAC filtering and anti-aliasing applications. They feature a shutdown mode, which reduces the supply current to 0.2µA.

Two clocking options are available on these devices: self-clocking (through the use of an external capacitor) or external clocking for tighter corner-frequency control. An offset adjust pin allows for adjustment of the DC output level.

The MAX7401/MAX7405 Bessel filters provide low overshoot and fast settling. Their fixed response simplifies the design task to selecting a clock frequency.

#### **Applications**

ADC Anti-Aliasing Post-DAC Filtering Air-Bag Electronics CT2 Base Stations Speech Processing

### Pin Configuration



#### Features

- ♦ 8th-Order, Lowpass Bessel Filters
- ♦ Low Noise and Distortion: -82dB THD + Noise
- ♦ Clock-Tunable Corner Frequency (1Hz to 5kHz)
- ♦ 100:1 Clock-to-Corner Ratio
- Single-Supply Operation
  - +5V (MAX7401)
  - +3V (MAX7405)
- **♦ Low Power**

2mA (Operating Mode) 0.2µA (Shutdown Mode)

- ♦ Available in 8-Pin SO/DIP Packages
- ♦ Low Output Offset: ±5mV

### Ordering Information

| PART        | TEMP. RANGE    | PIN-PACKAGE   |
|-------------|----------------|---------------|
| MAX7401CSA  | 0°C to +70°C   | 8 SO          |
| MAX7401CPA  | 0°C to +70°C   | 8 Plastic DIP |
| MAX7401ESA  | -40°C to +85°C | 8 SO          |
| MAX7401EPA  | -40°C to +85°C | 8 Plastic DIP |
| MAX7405CSA* | 0°C to +70°C   | 8 SO          |
| MAX7405CPA* | 0°C to +70°C   | 8 Plastic DIP |
| MAX7405ESA* | -40°C to +85°C | 8 SO          |
| MAX7405EPA* | -40°C to +85°C | 8 Plastic DIP |

<sup>\*</sup> Future product—contact factory for availability.

## Typical Operating Circuit



MIXIM

Maxim Integrated Products

### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND     |                           |
|----------------------------|---------------------------|
| MAX7401                    | 0.3V to +6V               |
| MAX7405                    | 0.3V to +4V               |
| IN, OUT, COM, OS, CLK      | 0.3V to $(V_{DD} + 0.3V)$ |
| SHDN                       | 0.3V to +6V               |
| OUT Short-Circuit Duration | 1sec                      |

| Continuous Power Dissipation ( $T_A = +70^{\circ}C$ ) |                 |
|-------------------------------------------------------|-----------------|
| 8-Pin SO (derate 5.88mW/°C above +70°C).              | 471mW           |
| 8-Pin DIP (derate 9.09mW/°C above +70°C).             | 727m <b>W</b>   |
| Operating Temperature Ranges                          |                 |
| MAX740 _C_A                                           | 0°C to +70°C    |
| MAX740 _E_A                                           | 40°C to +85°C   |
| Storage Temperature Range                             | -65°C to +160°C |
| Lead Temperature (soldering, 10sec)                   | +300°C          |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS—MAX7401**

 $(V_{DD} = +5V, filter output measured at OUT, 10k\Omega \parallel 50pF load to GND at OUT, OS = COM, 0.1\muF from COM to GND, $\overline{SHDN} = V_{DD}, f_{CLK} = 100kHz, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.)$ 

| PARAMETER                                       | SYMBOL                                                                           | CONDITIONS                                              | MIN                          | TYP                 | MAX                          | UNITS  |
|-------------------------------------------------|----------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------|---------------------|------------------------------|--------|
| FILTER CHARACTERISTICS                          | •                                                                                |                                                         |                              |                     |                              |        |
| Corner Frequency                                | fc                                                                               | (Note 1)                                                |                              | 0.001 to 5          |                              |        |
| Clock-to-Corner Ratio                           | fcLK / fc                                                                        |                                                         |                              | 100:1               |                              |        |
| Clock-to-Corner Tempco                          |                                                                                  |                                                         |                              | 10                  |                              | ppm/°C |
| Output Voltage Range                            |                                                                                  |                                                         | 0.25                         | V                   | <sub>DD</sub> - 0.25         | ٧      |
| Output Offset Voltage                           | VOFFSET                                                                          | $V_{IN} = V_{COM} = V_{DD} / 2$                         |                              | ±5                  | ±25                          | mV     |
| DC Insertion Gain with<br>Output Offset Removed |                                                                                  | V <sub>COM</sub> = V <sub>DD</sub> / 2 (Note 2)         | -0.1                         | 0.15                | 0.3                          | dB     |
| Total Harmonic Distortion plus Noise            | THD+N $ f_{ N} = 200 Hz, V_{ N} = 4 Vp-p, $ measurement bandwidth = $22 kHz$ -82 |                                                         |                              |                     |                              | dB     |
| OS Voltage Gain to OUT                          | Aos                                                                              |                                                         |                              | 1                   |                              | V/V    |
| Input Voltage Range at OS                       | Vos                                                                              |                                                         | V <sub>COM</sub> ±0.1        |                     |                              | V      |
| 00111/11                                        | N. Damas                                                                         | Input COM externally driven                             | V <sub>DD</sub> / 2<br>- 0.5 | V <sub>DD</sub> / 2 | V <sub>DD</sub> / 2<br>+ 0.5 | V      |
| COM Voltage Range                               | VCOM                                                                             | Output COM internally biased                            | V <sub>DD</sub> / 2<br>- 0.2 | V <sub>DD</sub> /2  | V <sub>DD</sub> / 2<br>+ 0.2 | V      |
| Input Resistance at COM                         | Rcom                                                                             |                                                         | 75                           | 125                 |                              | kΩ     |
| Clock Feedthrough                               |                                                                                  |                                                         |                              | 10                  |                              | mVp-p  |
| Resistive Output Load Drive                     | RL                                                                               |                                                         | 10                           | 1                   |                              | kΩ     |
| Maximum Capacitive Load at OUT                  | CL                                                                               |                                                         | 50                           | 500                 |                              | pF     |
| Input Leakage Current at COM                    |                                                                                  | $\overline{SHDN} = GND, V_{COM} = 0 \text{ to } V_{DD}$ |                              | ±0.1                | ±10                          | μA     |
| Input Leakage Current at OS                     |                                                                                  | V <sub>OS</sub> = 0 to V <sub>DD</sub> - 1V (Note 3)    |                              | ±0.1                | ±10                          | μA     |
| CLOCK                                           | •                                                                                |                                                         |                              |                     |                              |        |
| Internal Oscillator Frequency                   | fosc                                                                             | C <sub>OSC</sub> = 1000pF (Note 4)                      | 29                           | 38                  | 48                           | kHz    |
| Clock Input Current                             | ICLK                                                                             | V <sub>CLK</sub> = 0 or 5V                              |                              | ±15                 | ±30                          | μA     |
| Clock Input High                                | V <sub>IH</sub>                                                                  |                                                         | V <sub>DD</sub> - 0.9        | 5                   |                              | V      |
| Clock Input Low                                 | VIL                                                                              |                                                         |                              |                     | 0.5                          | V      |

\_\_ /VI/IXI/M

### **ELECTRICAL CHARACTERISTICS—MAX7401 (continued)**

 $(V_{DD} = +5V, filter output measured at OUT, 10k\Omega \parallel 50pF load to GND at OUT, OS = COM, 0.1\muF from COM to GND, <math>\overline{SHDN} = V_{DD}, f_{CLK} = 100kHz, T_A = T_{MIN}$  to  $T_{MAX}$ , unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .)

| PARAMETER                    | SYMBOL            | CONDITIONS                                                    | MIN                   | TYP  | MAX | UNITS |
|------------------------------|-------------------|---------------------------------------------------------------|-----------------------|------|-----|-------|
| POWER REQUIREMENTS           |                   |                                                               |                       |      |     |       |
| Supply Voltage               | <b>V</b> DD       | 4.5 5.5                                                       |                       |      |     | ٧     |
| Supply Current               | IDD               | Operating mode, no load, IN = OS = COM 2 3.                   |                       |      |     | mA    |
| Shutdown Current             | I <sub>SHDN</sub> | $\overline{SHDN} = GND$ , CLK driven from 0 to $V_{DD}$ 0.2 1 |                       |      |     | μA    |
| Power-Supply Rejection Ratio | PSRR              | Measured at DC                                                |                       | 60   |     | dB    |
| SHUTDOWN                     |                   |                                                               | •                     |      |     |       |
| SHDN Input High              | V <sub>SDH</sub>  |                                                               | V <sub>DD</sub> - 0.5 |      |     | V     |
| SHDN Input Low               | V <sub>SDL</sub>  |                                                               |                       |      | 0.5 | V     |
| SHDN Input Leakage Current   |                   | V <sub>SHDN</sub> = 0 to V <sub>DD</sub>                      |                       | ±0.1 | ±10 | μA    |

#### **ELECTRICAL CHARACTERISTICS—MAX7405\***

 $(V_{DD}=+3V, filter output measured at OUT, 10k\Omega \parallel 50pF load to GND at OUT, OS = COM, 0.1\mu F from COM to GND, $\overline{SHDN}=V_{DD}, f_{CLK}=100kHz, T_A=T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A=+25°C.)$ 

| PARAMETER                                       | SYMBOL  | CONDITIONS                                                                           | MIN                          | TYP                 | MAX                          | UNITS  |
|-------------------------------------------------|---------|--------------------------------------------------------------------------------------|------------------------------|---------------------|------------------------------|--------|
| FILTER CHARACTERISTICS                          | •       |                                                                                      | •                            |                     |                              |        |
| Corner Frequency                                | fc      | (Note 1)                                                                             |                              | 0.001 to            | 5                            | kHz    |
| Clock-to-Corner Ratio                           | fclk/fc |                                                                                      |                              | 100:1               |                              |        |
| Clock-to-Corner Tempco                          |         |                                                                                      |                              | 10                  |                              | ppm/°C |
| Output Voltage Range                            |         |                                                                                      | 0.25                         | 1                   | / <sub>DD</sub> - 0.25       | ٧      |
| Output Offset Voltage                           | VOFFSET | V <sub>IN</sub> = V <sub>COM</sub> = V <sub>DD</sub> / 2                             |                              | ±5                  | ±25                          | mV     |
| DC Insertion Gain with<br>Output Offset Removed |         | V <sub>COM</sub> = V <sub>DD</sub> / 2 (Note 2)                                      | -0.1                         | 0.15                | 0.3                          | dB     |
| Total Harmonic Distortion plus Noise            | THD+N   | f <sub>IN</sub> = 200Hz, V <sub>IN</sub> = 2.5Vp-p,<br>measurement bandwidth = 22kHz |                              | -83                 |                              | dB     |
| OS Voltage Gain to OUT                          | Aos     |                                                                                      |                              | 1                   |                              | V/V    |
| Input Voltage Range at OS                       | Vos     |                                                                                      |                              | V <sub>COM</sub> ±0 | .1                           | ٧      |
| COM Voltage Range                               | Vcom    | COM internally biased or externally driven                                           | V <sub>DD</sub> / 2<br>- 0.1 | V <sub>DD</sub> / 2 | V <sub>DD</sub> / 2<br>+ 0.1 | ٧      |
| Input Resistance at COM                         | RCOM    |                                                                                      | 75                           | 125                 |                              | kΩ     |
| Clock Feedthrough                               |         |                                                                                      |                              | 10                  |                              | mVp-p  |
| Resistance Output Load Drive                    | RL      |                                                                                      | 10                           | 1                   |                              | kΩ     |
| Maximum Capacitive<br>Load at OUT               | CL      |                                                                                      | 50                           | 500                 |                              | pF     |
| Input Leakage Current at COM                    |         | SHDN = GND, V <sub>COM</sub> = 0 to V <sub>DD</sub>                                  |                              | ±0.1                | ±10                          | μA     |
| Input Leakage Current at OS                     |         | V <sub>OS</sub> = 0 to (V <sub>DD</sub> - 1V) (Note 3)                               |                              | ±0.1                | ±10                          | μA     |

<sup>\*</sup>Future product. Specifications are preliminary.



#### **ELECTRICAL CHARACTERISTICS—MAX7405\* (continued)**

 $(V_{DD} = +5V, filter output measured at OUT, 10k\Omega \parallel 50pF load to GND at OUT, OS = COM, 0.1\muF from COM to GND, $\overline{SHDN} = V_{DD}, f_{CLK} = 100kHz, T_A = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_A = +25°C.)$ 

| PARAMETER                     | SYMBOL           | CONDITIONS                                                    | MIN                   | TYP  | MAX | UNITS |
|-------------------------------|------------------|---------------------------------------------------------------|-----------------------|------|-----|-------|
| CLOCK                         |                  |                                                               | '                     |      |     |       |
| Internal Oscillator Frequency | fosc             | C <sub>OSC</sub> = 1000pF (Note 4)                            | 29                    | 38   | 48  | kHz   |
| Clock Input Current           | ICLK             | V <sub>CLK</sub> = 0 or 3V ±15                                |                       |      |     | μA    |
| Clock Input High              | VIH              |                                                               | V <sub>DD</sub> - 0.5 | ,    |     | V     |
| Clock Input Low               | VIL              |                                                               |                       |      | 0.5 | V     |
| POWER REQUIREMENTS            | •                |                                                               |                       |      |     |       |
| Supply Voltage                | V <sub>DD</sub>  |                                                               | 2.7                   |      | 3.6 | V     |
| Supply Current                | IDD              | Operating mode, no load, IN = OS = COM                        |                       | 2    | 3.5 | mA    |
| Shutdown Current              | ISHDN            | $\overline{\text{SHDN}}$ = GND, CLK driven from 0 to $V_{DD}$ |                       | 0.2  | 1   | μA    |
| Power-Supply Rejection Ratio  | PSRR             | Measured at DC                                                |                       | 60   |     | dB    |
| SHUTDOWN                      |                  |                                                               |                       |      |     |       |
| SHDN Input High               | V <sub>SDH</sub> |                                                               | V <sub>DD</sub> - 0.5 | ;    |     | V     |
| SHDN Input Low                | V <sub>SDL</sub> |                                                               |                       |      | 0.5 | V     |
| SHDN Input Leakage Current    |                  | V <sub>SHDN</sub> = 0 to V <sub>DD</sub>                      |                       | ±0.1 | ±10 | μA    |

<sup>\*</sup>Future product. Specifications are preliminary.

#### FILTER CHARACTERISTICS—MAX7401

 $(V_{DD} = +5V, filter output measured at OUT, 10k\Omega || 50pF load to GND at OUT, $\overline{SHDN} = V_{DD}, V_{COM} = V_{OS} = V_{DD}/2, f_{CLK} = 100kHz, T_{A} = T_{MIN} to T_{MAX}, unless otherwise noted. Typical values are at T_{A} = +25°C.)$ 

| PARAMETER                             | CONDITIONS          | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------|---------------------|------|------|------|-------|
| Insertion Gain Relative to<br>DC Gain | $f_{IN} = 0.5f_{C}$ | -1.0 | -0.8 | -0.6 |       |
|                                       | $f_{IN} = f_{C}$    | -3.3 | -3.0 | -2.7 | dB    |
|                                       | $f_{IN} = 3f_{C}$   |      | -33  | -29  | ub    |
|                                       | $f_{IN} = 6f_{C}$   |      | -79  | -74  |       |

- Note 1: The maximum f<sub>C</sub> is defined as the clock frequency f<sub>CLK</sub> = 100 · f<sub>C</sub> at which the peak SINAD drops to 68dB with a sinusoidal input at 0.2f<sub>C</sub>.
- **Note 2:** DC insertion gain is defined as  $\Delta V_{OUT} / \Delta V_{IN}$ .
- Note 3: OS voltages above V<sub>DD</sub> 1V saturate the input and result in a 75μA typical input leakage current.
- Note 4:  $f_{OSC}$  (kHz)  $\cong 38 \cdot 10^3 / C_{OSC}$  (pF).

## Typical Operating Characteristics

 $(V_{DD} = +5V \text{ for MAX7401}, V_{DD} = +3V \text{ for MAX7405}; f_{CLK} = 100 \text{kHz}; \overline{SHDN} = V_{DD}; V_{COM} = V_{OS} = V_{DD} / 2; T_{A} = +25^{\circ}C; unless otherwise noted.)$  (Data for MAX7405 is preliminary.)



## \_Typical Operating Characteristics (continued)

 $(V_{DD} = +5V \text{ for MAX7401}, V_{DD} = +3V \text{ for MAX7405}; f_{CLK} = 100 \text{kHz}; \overline{SHDN} = V_{DD}; V_{COM} = V_{OS} = V_{DD} / 2; T_{A} = +25^{\circ}C; unless otherwise noted.)$  (Data for MAX7405 is preliminary.)





MAX7401 THD + NCISE vs. INPUT SIGNAL AMPLITUDE vs. RESISTIVE LOAD



Table A. THD+N vs. Input Signal Amplitude Test Conditions

| TRACE | f <sub>IN</sub><br>(Hz) | f <sub>C</sub><br>(kHz) | f <sub>CLK</sub><br>(kHz) | MEASUREMENT<br>BANDWIDTH (kHz) |
|-------|-------------------------|-------------------------|---------------------------|--------------------------------|
| Α     | 1000                    | 5                       | 500                       | 80                             |
| В     | 200                     | 1                       | 100                       | 22                             |

MIXIM

#### Pin Description

| PIN | NAME        | FUNCTION                                                                                                                                                                                  |
|-----|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | СОМ         | Common Input Pin. Biased internally at mid-supply. Bypass externally to GND with a 0.1µF capacitor. To override internal biasing, drive with an external supply.                          |
| 2   | IN          | Filter Input                                                                                                                                                                              |
| 3   | GND         | Ground                                                                                                                                                                                    |
| 4   | <b>V</b> DD | Positive Supply Input: +5V for MAX7401, +3V for MAX7405                                                                                                                                   |
| 5   | OUT         | Filter Output                                                                                                                                                                             |
| 6   | os          | Offset Adjust Input. To adjust output offset, bias OS externally. Connect OS to COM if no offset adjustment is needed. Refer to Offset and Common-Mode Input Adjustment section.          |
| 7   | SHDN        | Shutdown Input. Drive low to enable shutdown mode; drive high or connect to V <sub>DD</sub> for normal operation.                                                                         |
| 8   | CLK         | Clock Input. To override the internal oscillator, connect to an external clock; otherwise, connect an external capacitor (Cosc) from CLK to GND to set the internal oscillator frequency. |

### Detailed Description

The MAX7401/MAX7405 Bessel filters provide low overshoot and fast settling responses. Both parts operate with a 100:1 clock-to-corner frequency ratio and a 5kHz maximum corner frequency.

Lowpass Bessel filters such as the MAX7401/MAX7405 delay all frequency components equally, preserving the shape of step inputs (subject to the attenuation of the higher frequencies). Bessel filters settle quickly—an important characteristic in applications that use a multiplexer (mux) to select an input signal for an analog-to-digital converter (ADC). An anti-aliasing filter placed between the mux and the ADC must settle quickly after a new channel is selected.

Figure 1 shows the difference between Bessel and Butterworth filters when a 1kHz square wave is applied to the filter input. With the filter cutoff frequencies set at 5kHz, trace B shows the Bessel filter response and trace C shows the Butterworth filter response.

#### **Background Information**

Most switched-capacitor filters (SCFs) are designed with biquadratic sections. Each section implements two filtering poles, and the sections are cascaded to produce higher order filters. The advantage to this approach is ease of design. However, this type of design is highly sensitive to component variations if any section's Q is high. An alternative approach is to emulate a passive network using switched-capacitor integrators with summing and scaling. Figure 2 shows a basic 8th-order ladder filter structure.



Figure 1. Bessel vs. Butterworth Filter Response



Figure 2. 8th-Order Ladder Filter Network



A switched-capacitor filter such as the MAX7401/ MAX7405 emulates a passive ladder filter. The filter's component sensitivity is low when compared to a cascaded biquad design, because each component affects the entire filter shape, not just one pole-zero pair. In other words, a mismatched component in a biquad design will have a concentrated error on its respective poles, while the same mismatch in a ladder filter design results in an error distributed over all poles.

#### Clock Signal External Clock

The MAX7401/MAX7405 family of SCFs is designed for use with external clocks that have a 40% to 60% duty cycle. When using an external clock with these devices, drive CLK with a CMOS gate powered from 0 to V<sub>DD</sub>. Varying the rate of the external clock adjusts the corner frequency of the filter as follows:

#### Internal Clock

When using the internal oscillator, connect a capacitor (Cosc) between CLK and ground. The value of the capacitor determines the oscillator frequency as follows:

$$\frac{38 \cdot 10^3}{C_{OSC}}$$
 ;  $C_{OSC}$  in pF

Minimize the stray capacitance at CLK so that it does not affect the internal oscillator frequency. Vary the rate of the internal oscillator to adjust the filter's corner frequency by a 100:1 clock-to-corner frequency ratio. For example, an internal oscillator frequency of 100kHz produces a nominal corner frequency of 1kHz.

#### Input Impedance vs. Clock Frequencies

The MAX7401/MAX7405's input impedance is effectively that of a switched-capacitor resistor, and is inversely proportional to frequency. The input impedance values determined below represent the average input impedance, since the input current is not continuous. As a rule, use a driver with an output impedance less than 10% of the filter's input impedance. Estimate the input impedance of the filter using the following formula:

$$Z_{IN} = \frac{1}{\left(f_{CLK} \cdot C_{IN}\right)}$$

where  $f_{CLK} = clock$  frequency and  $C_{IN} = 3.37 pF$ .

#### Low-Power Shutdown Mode

These devices feature a shutdown mode that is activated by driving SHDN low. In shutdown mode, the filter's

supply current reduces to 0.2µA (typ) and its output becomes high impedance. For normal operation, drive SHDN high or connect to VDD.

### **Applications Information**

#### Offset and Common-Mode Input Adjustment

The voltage at COM sets the common-mode input voltage and is biased at mid-supply with an internal resistor-divider. Bypass COM with a 0.1µF capacitor and connect OS to COM. For applications requiring offset adjustment or DC level shifting, apply an external bias voltage through a resistor-divider network to OS, as shown in Figure 3. (Note: Do not leave OS unconnected.) The output voltage is represented by this equation:

with  $V_{COM} = V_{DD} / 2$  (typical), and where ( $V_{IN} - V_{COM}$ ) is lowpass filtered by the SCF, and  $V_{OS}$  is added at the output stage. See the *Electrical Characteristics* for the voltage range of COM and OS. Changing the voltage on COM or OS significantly from mid-supply reduces the filter's dynamic range.

#### **Power Supplies**

The MAX7401 operates from a single +5V supply and the MAX7405 operates from a single +3V supply. Bypass  $V_{DD}$  to GND with a  $0.1\mu F$  capacitor. If dual supplies are required ( $\pm 2.5V$  for MAX7401,  $\pm 1.5V$  for MAX7405), connect COM to system ground and connect GND to the negative supply. Figure 4 shows an example of dual-supply operation. Single- and dual-supply performance are equivalent. For either single- or dual-supply



Figure 3. Offset Adjustment Circuit

**Table 1. Typical Harmonic Distortion** 

| FILTER    | fclk  | fc    | fin  | VIN    | TYPICAL HARMONIC DISTORTION (dB) |     |     | ON (dB) |
|-----------|-------|-------|------|--------|----------------------------------|-----|-----|---------|
| FILTER    | (kHz) | (kHz) | (Hz) | (Vp-p) | 2nd                              | 3rd | 4th | 5th     |
| MAX7401   | 100   | 1     | 200  | 4      | -91                              | -83 | -90 | -93     |
| IVIAA7401 | 500   | 5     | 1000 | 7      | -89                              | -79 | -92 | -92     |



Figure 4. Dual-Supply Operation

operation, drive CLK and  $\overline{SHDN}$  from GND (V- in dual-supply operation) to V<sub>DD</sub>. For  $\pm 5V$  dual-supply applications, use the MAX291–MAX297.

#### Input Signal Amplitude Range

The optimal input signal range is determined by observing the voltage level at which the total harmonic distortion plus noise (THD+N) is minimized for a given corner frequency. The *Typical Operating Characteristics* show graphs of the devices' THD+N response as the input signal's peak-to-peak amplitude is varied. These measurements are made with OS and COM biased at midsupply.

#### Anti-Aliasing and Post-DAC Filtering

When using the MAX7401/MAX7405 for anti-aliasing or post-DAC filtering, synchronize the DAC and the filter clocks. If the clocks are not synchronized, beat frequencies may alias into the passband.

The high clock-to-corner frequency ratio (100:1) also eases the requirements of pre- and post-SCF filtering. At the input, a lowpass filter prevents the aliasing of frequencies around the clock frequency into the passband. At the output, a lowpass filter attenuates the clock feedthrough.

A high clock-to-corner frequency ratio allows a simple RC lowpass filter, with the cutoff frequency set above the SCF corner frequency, to provide input anti-aliasing and reasonable output clock attenuation.

#### Harmonic Distortion

Harmonic distortion arises from nonlinearities within the filter. These nonlinearities generate harmonics when a pure sine wave is applied to the filter input. Table 1 lists the MAX7401's typical harmonic-distortion values with a  $10k\Omega$  load at  $T_A = +25^{\circ}C$ .

Chip Information

TRANSISTOR COUNT: 1116



### Package Information



Package Information (continued)



**NOTES** 

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.