CONNECTION DIAGRAM PINOUT A **DESCRIPTION** — The '393 contains a pair of high speed 4-stage ripple counters. Each half of the '393 operates as a modulo-16 binary divider, with the last three stages triggered in a ripple fashion. The flip-flops are triggered by a HIGH-to-LOW transition of their $\overline{\text{CP}}$ inputs. Each half of each circuit type has a Master Reset input which responds to a HIGH signal by forcing all four outputs to the LOW state. For detail specifications, please refer to the '390 data sheet. #### **ORDERING CODE:** See Section 9 | • | PIN | COMMERCIAL GRADE | MILITARY GRADE | PKG | | |--------------------|-----|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|--| | PKGS | OUT | $V_{CC} = +5.0 \text{ V} \pm 5\%,$<br>$T_A = 0^{\circ} \text{C to} + 70^{\circ} \text{C}$ | $V_{CC} = +5.0 \text{ V} \pm 10\%,$<br>$T_A = -55^{\circ}\text{C to} + 125^{\circ}\text{C}$ | TYPE | | | Plastic<br>DIP (P) | Α | 74LS393PC | | 9A | | | Ceramic<br>DIP (D) | Α | 74LS393DC | 54LS393DM | 6A | | | Flatpak<br>(F) | Α | 74LS393FC | 54LS393FM | 31 | | ### LOGIC SYMBOL (each half) V<sub>CC</sub> = Pin 14 GND = Pin 7 # INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions | PIN NAMES | DESCRIPTION | 54/74LS (U.L.)<br>HIGH/LOW | | |-------------|-----------------------------------------------|----------------------------|--| | <u>CP</u> | Clock Pulse Input (Active Falling Edge) | 1.0/1.5 | | | мR | Asynchronous Master Reset Input (Active HIGH) | 0.5/0.25 | | | $Q_0 - Q_3$ | Flip-flop Outputs | 10/5.0 | | | | | (2.5) | | **FUNCTIONAL DESCRIPTION** — Each half of the '393 operates in the modulo-16 binary sequence, as indicated in the $\div$ 16 Truth Table. The first flip-flop is triggered by HIGH-to-LOW transitions of the $\overline{CP}$ input signal. Each of the other flip-flops is triggered by a HIGH-to-LOW transition of the Q output of the preceding flip-flop. Thus state changes of the Q outputs do not occur simultaneously. This means that logic signals derived from combinations of these outputs will be subject to decoding spikes and, therefore, should not be used as clocks for other counters, registers or flip-flops. A HIGH signal on MR forces all outputs to the LOW state and prevents counting. #### STATE DIAGRAM **TRUTH TABLE** | COUNT | OUTPUTS | | | | | |-------|---------|----------------|----------------|----------------|--| | | $Q_3$ | Q <sub>2</sub> | Q <sub>1</sub> | Q <sub>0</sub> | | | 0 | L | L | L | L | | | 1 | L | L | L | Н | | | 2 | L<br>L | L | Н | L | | | 3 | L | L | Н | Н | | | 4 | L | н | L | L | | | 5 | L | Н | L | Н | | | 6 | L | Н | н | L | | | 7 | L | Н | Н | Н | | | 8 | н | L | L | L | | | 9 | Н | L | L | Н | | | 10 | Н | L | H | L | | | 11 | Н | L | Н | Н | | | 12 | н | Н | L | L | | | 13 | Н | Н | L | Н | | | 14 | Н | Н | Н | L | | | 15 | Н | Н | Н | Н | | H = HIGH Voltage Level L = LOW Voltage Level # LOGIC DIAGRAM (one half shown) 4-409