

## **Dual N-Channel 60 V (D-S) MOSFET**

| PRODUCT SUMMARY                                            |       |  |  |  |
|------------------------------------------------------------|-------|--|--|--|
| V <sub>DS</sub> (V)                                        | 60    |  |  |  |
| $R_{DS(on)}$ max. ( $\Omega$ ) at $V_{GS} = 10 \text{ V}$  | 0.032 |  |  |  |
| $R_{DS(on)}$ max. ( $\Omega$ ) at $V_{GS} = 4.5 \text{ V}$ | 0.038 |  |  |  |
| Q <sub>g</sub> typ. (nC)                                   | 7.1   |  |  |  |
| I <sub>D</sub> (A)                                         | 17    |  |  |  |
| Configuration                                              | Dual  |  |  |  |

#### **FEATURES**

- TrenchFET® power MOSFET
- PWM optimized
- 100 % R<sub>g</sub> and UIS tested

# Pb-free RoHS COMPLIANT HALOGEN

FREE

#### **APPLICATIONS**

System power DC/DC





| ABSOLUTE MAXIMUM RATINGS                           | (1A = 20 0, unicss t   |                                   |                |          |  |
|----------------------------------------------------|------------------------|-----------------------------------|----------------|----------|--|
| PARAMETER                                          |                        | SYMBOL                            | LIMIT          | UNIT     |  |
| Drain-source voltage                               |                        | $V_{DS}$                          | 60             | V        |  |
| Gate-source voltage                                |                        | $V_{GS}$                          | ± 20           | <b>コ</b> |  |
| Continuous drain current (T <sub>J</sub> = 150 °C) | T <sub>C</sub> = 25 °C |                                   | 17             |          |  |
|                                                    | T <sub>C</sub> = 70 °C |                                   | 8 <sup>a</sup> |          |  |
|                                                    | T <sub>A</sub> = 25 °C | I <sub>D</sub>                    | 8 <sup>a</sup> |          |  |
|                                                    | T <sub>A</sub> = 70 °C |                                   | 8 a            | Α        |  |
| Pulsed drain current                               |                        | I <sub>DM</sub>                   | 40             | 1        |  |
| Source-drain current diode current                 | T <sub>C</sub> = 25 °C |                                   | 19             |          |  |
|                                                    | T <sub>A</sub> = 25 °C | Is -                              | 3 b, c         |          |  |
| Maximum power dissipation                          | T <sub>C</sub> = 25 °C |                                   | 22             |          |  |
|                                                    | T <sub>C</sub> = 70 °C |                                   | 14             | 14/      |  |
|                                                    | T <sub>A</sub> = 25 °C | P <sub>D</sub>                    | 3.6 b, c       | - W      |  |
|                                                    | T <sub>A</sub> = 70 °C |                                   | 2.3 b, c       |          |  |
| Operating junction and storage temperature range   |                        | T <sub>J</sub> , T <sub>stq</sub> | -55 to +150    | 00       |  |
| Soldering recommendations (peak temperature) d, e  |                        |                                   | 260            | °C       |  |

| THERMAL RESISTANCE RATINGS       |              |            |      |      |      |  |
|----------------------------------|--------------|------------|------|------|------|--|
| PARAMETER                        |              | SYMBOL     | TYP. | MAX. | UNIT |  |
| Maximum junction-to-ambient b, f | t ≤ 10 s     | $R_{thJA}$ | 26   | 35   | °C/W |  |
| Maximum junction-to-case (drain) | Steady state | $R_{thJC}$ | 4    | 5.5  | ]    |  |

#### Notes

- a. Package limited
- b. Surface mounted on 1" x 1" FR4 board
- c. t = 10 s
- d. The DFN 5x6 package is a leadless package. The end of the lead terminal is exposed copper(not plated) as a result of the singulation process in manufacturing. A solder fillet at the exposed copper tip cannot be guaranteed and is not required to ensure adequate bottom side solder interconnection.
- e. Rework conditions: manual soldering with a soldering iron is not recommended for leadless components
- f. Maximum under steady state conditions is 80 °C/W

服务热线:400-655-8788

1



| PARAMETER                                     | SYMBOL                               | TEST CONDITIONS                                                                                                                       | MIN. | TYP.  | MAX. | UNIT  |  |
|-----------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|-------|--|
| Static                                        |                                      |                                                                                                                                       |      |       |      |       |  |
| Drain-source breakdown voltage                | V <sub>DS</sub>                      | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$                                                                                         | 60   | -     | -    | V     |  |
| V <sub>DS</sub> temperature coefficient       | $\Delta V_{DS}/T_{J}$                | I <sub>D</sub> = 250 μA                                                                                                               | -    | 38    | -    | \//06 |  |
| V <sub>GS(th)</sub> temperature coefficient   | ΔV <sub>GS(th)</sub> /T <sub>J</sub> | I <sub>D</sub> = 250 μA                                                                                                               | -    | -4.9  | -    | mV/°( |  |
| Gate threshold voltage                        | V <sub>GS(th)</sub>                  | $V_{DS} = V_{GS}, I_{D} = 250 \mu A$                                                                                                  | 1.2  | -     | 2.7  | V     |  |
| Gate-body leakage                             | I <sub>GSS</sub>                     | $V_{DS} = 0 \text{ V}, V_{GS} = \pm 20 \text{ V}$                                                                                     | -    | -     | 100  | nA    |  |
| Zero gate voltage drain current               |                                      | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V                                                                                         | -    | -     | 1    | μA    |  |
|                                               | I <sub>DSS</sub>                     | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V, T <sub>J</sub> = 85 °C                                                                 | -    | -     | 10   |       |  |
| On-state drain current <sup>b</sup>           | I <sub>D(on)</sub>                   | $V_{DS} \ge 5 \text{ V}, V_{GS} = 10 \text{ V}$                                                                                       | 60   | -     | -    | Α     |  |
| Drain-source on-state resistance <sup>b</sup> | В                                    | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 11 A                                                                                         | -    | 0.032 | =.   | Ω     |  |
|                                               | R <sub>DS(on)</sub>                  | $V_{GS} = 4.5 \text{ V}, I_D = 10 \text{ A}$                                                                                          | -    | 0.038 | -    |       |  |
| Forward transconductance b                    | 9 <sub>fs</sub>                      | V <sub>DS</sub> = 30 V, I <sub>D</sub> = 11 A                                                                                         | -    | 38    | -    | S     |  |
| Dynamic <sup>a</sup>                          |                                      |                                                                                                                                       |      |       |      |       |  |
| Input capacitance                             | C <sub>iss</sub>                     | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V, f = 1 MHz                                                                              | -    | 1050  | -    |       |  |
| Output capacitance                            | C <sub>oss</sub>                     |                                                                                                                                       | -    | 435   | -    | pF    |  |
| Reverse transfer capacitance                  | C <sub>rss</sub>                     |                                                                                                                                       | -    | 20    | -    |       |  |
| Total gate charge                             | 0                                    | $V_{DS} = 30 \text{ V}, V_{GS} = 10 \text{ V}, I_D = 11 \text{ A}$                                                                    | -    | 15.2  | 23   | I nC  |  |
| Total gate charge                             | Qg                                   |                                                                                                                                       | -    | 7.1   | 11   |       |  |
| Gate-source charge                            | Q <sub>gs</sub>                      | $V_{DS} = 30 \text{ V}, V_{GS} = 4.5 \text{ V}, I_D = 11 \text{ A}$                                                                   | -    | 4.4   | -    |       |  |
| Gate-drain charge                             | Q <sub>gd</sub>                      |                                                                                                                                       | -    | 1.3   | -    |       |  |
| Gate resistance                               | R <sub>g</sub>                       | f = 1 MHz                                                                                                                             | 0.12 | 0.6   | 1.2  | Ω     |  |
| Turn-on delay time                            | t <sub>d(on)</sub>                   |                                                                                                                                       | -    | 15    | 120  | -     |  |
| Rise time                                     | t <sub>r</sub>                       | $V_{DD} = 30 \text{ V}, \text{ R}_L = 3.45 \Omega$ $I_D \cong 8.7 \text{ A}, \text{ V}_{GEN} = 4.5 \text{ V}, \text{ R}_g = 1 \Omega$ | -    | 80    | 30   |       |  |
| Turn-off delay time                           | t <sub>d(off)</sub>                  |                                                                                                                                       | -    | 15    | 30   |       |  |
| Fall time                                     | t <sub>f</sub>                       |                                                                                                                                       | -    | 15    | 30   | 200   |  |
| Turn-on delay time                            | t <sub>d(on)</sub>                   |                                                                                                                                       | -    | 10    | 15   | ns    |  |
| Rise time                                     | t <sub>r</sub>                       | $V_{DD} = 30 \text{ V}, \text{ R}_L = 3.45 \Omega$ $I_D \cong 8.7 \text{ A}, \text{ V}_{GEN} = 10 \text{ V}, \text{ R}_g = 1 \Omega$  | -    | 25    | 40   | 1     |  |
| Turn-off delay time                           | t <sub>d(off)</sub>                  |                                                                                                                                       | -    | 20    | 30   |       |  |
| Fall time                                     | t <sub>f</sub>                       |                                                                                                                                       | -    | 10    | 15   |       |  |
| <b>Drain-Source Body Diode Characteristic</b> | s                                    |                                                                                                                                       |      |       |      |       |  |
| Continuous source-drain diode Current         | Is                                   | T <sub>C</sub> = 25 °C                                                                                                                | -    | -     | 8    | ^     |  |
| Pulse diode forward current <sup>a</sup>      | I <sub>SM</sub>                      |                                                                                                                                       | -    | -     | 40   | A     |  |
| Body diode voltage                            | V <sub>SD</sub>                      | I <sub>S</sub> = 8.7 A                                                                                                                | -    | 0.8   | 1.2  | V     |  |
| Body diode reverse recovery time              | t <sub>rr</sub>                      |                                                                                                                                       | -    | 34    | 51   | ns    |  |
| Body diode reverse recovery charge            | Q <sub>rr</sub>                      | $I_F = 8.7 \text{ A}, \text{ di/dt} = 100 \text{ A/}\mu\text{s},$                                                                     | -    | 30    | 45   | nC    |  |
| Reverse recovery fall time                    | t <sub>a</sub>                       | T <sub>J</sub> = 25 °C                                                                                                                | -    | 16    | -    | ns    |  |
| Reverse recovery rise time                    | t <sub>b</sub>                       |                                                                                                                                       | -    | 18    | -    |       |  |

#### Notes

- a. Guaranteed by design, not subject to production testing
- b. Pulse test; pulse width  $\leq$  300  $\mu$ s, duty cycle  $\leq$  2 %

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.





#### **Output Characteristics**



On-Resistance vs. Drain Current



**Gate Charge** 



**Transfer Characteristics** 



Capacitance



On-Resistance vs. Junction Temperature





Source-Drain Diode Forward Voltage



On-Resi.0stance vs. Gate-to-Source Voltage



**Threshold Voltage** 



Single Pulse Power



Safe Operating Area, Junction-to-Ambient





#### Current Derating a



Power, Junction-to-Case



Power, Junction-to-Ambient

#### Note

a. The power dissipation P<sub>D</sub> is based on T<sub>J</sub> max. = 150 °C, using junction-to-case thermal resistance, and is more useful in settling the upper dissipation limit for cases where additional heatsinking is used. It is used to determine the current rating, when this rating falls below the package limit





Normalized Thermal Transient Impedance, Junction-to-Ambient



Normalized Thermal Transient Impedance, Junction-to-Case



# **Disclaimer**

All products due to improve reliability, function or design or for other reasons, product specifications and data are subject to change without notice.

Taiwan VBsemi Electronics Co., Ltd., branches, agents, employees, and all persons acting on its or their representatives (collectively, the "Taiwan VBsemi"), assumes no responsibility for any errors, inaccuracies or incomplete data contained in the table or any other any disclosure of any information related to the product.(www.VBsemi.com)

Taiwan VBsemi makes no guarantee, representation or warranty on the product for any particular purpose of any goods or continuous production. To the maximum extent permitted by applicable law on Taiwan VBsemi relinquished: (1) any application and all liability arising out of or use of any products; (2) any and all liability, including but not limited to special, consequential damages or incidental; (3) any and all implied warranties, including a particular purpose, non-infringement and merchantability guarantee.

Statement on certain types of applications are based on knowledge of the product is often used in a typical application of the general product VBsemi Taiwan demand that the Taiwan VBsemi of. Statement on whether the product is suitable for a particular application is non-binding. It is the customer's responsibility to verify specific product features in the products described in the specification is appropriate for use in a particular application. Parameter data sheets and technical specifications can be provided may vary depending on the application and performance over time. All operating parameters, including typical parameters must be made by customer's technical experts validated for each customer application. Product specifications do not expand or modify Taiwan VBsemi purchasing terms and conditions, including but not limited to warranty herein.

Unless expressly stated in writing, Taiwan VBsemi products are not intended for use in medical, life saving, or life sustaining applications or any other application. Wherein VBsemi product failure could lead to personal injury or death, use or sale of products used in Taiwan VBsemi such applications using client did not express their own risk. Contact your authorized Taiwan VBsemi people who are related to product design applications and other terms and conditions in writing.

The information provided in this document and the company's products without a license, express or implied, by estoppel or otherwise, to any intellectual property rights granted to the VBsemi act or document. Product names and trademarks referred to herein are trademarks of their respective representatives will be all.

### **Material Category Policy**

Taiwan VBsemi Electronics Co., Ltd., hereby certify that all of the products are determined to be oHS compliant and meets the definition of restrictions under Directive of the European Parliament 2011/65 / EU, 2011 Nian. 6. 8 Ri Yue restrict the use of certain hazardous substances in electrical and electronic equipment (EEE) - modification, unless otherwise specified as inconsistent.(www.VBsemi.com)

Please note that some documents may still refer to Taiwan VBsemi RoHS Directive 2002/95 / EC. We confirm that all products identified as consistent with the Directive 2002/95 / EC European Directive 2011/65 /.

Taiwan VBsemi Electronics Co., Ltd. hereby certify that all of its products comply identified as halogen-free halogen-free standards required by the JEDEC JS709A. Please note that some Taiwanese VBsemi documents still refer to the definition of IEC 61249-2-21, and we are sure that all products conform to confirm compliance with IEC 61249-2-21 standard level JS709A.