

# **Hex Buffer**

# MC14049B, MC14050B

The MC14049B Hex Inverter/Buffer and MC14050B Noninverting Hex Buffer are constructed with MOS P-Channel and N-Channel enhancement mode devices in a single monolithic structure. These complementary MOS devices find primary use where low power dissipation and/or high noise immunity is desired. These devices provide logic level conversion using only one supply voltage, V<sub>DD</sub>.

The input–signal high level ( $V_{IH}$ ) can exceed the  $V_{DD}$  supply voltage for logic level conversions. Two TTL/DTL loads can be driven when the devices are used as a CMOS–to–TTL/DTL converter ( $V_{DD} = 5.0 \text{ V}$ ,  $V_{OL} \le 0.4 \text{ V}$ ,  $I_{OL} \ge 3.2 \text{ mA}$ ).

Note that pins 13 and 16 are not connected internally on these devices; consequently connections to these terminals will not affect circuit operation.

#### **Features**

- High Source and Sink Currents
- High-to-Low Level Converter
- Supply Voltage Range = 3.0 V to 18 V
- V<sub>IN</sub> can exceed V<sub>DD</sub>
- Meets JEDEC B Specifications
- Improved ESD Protection On All Inputs
- NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable
- These Devices are Pb-Free and are RoHS Compliant

#### MAXIMUM RATINGS (Voltages Referenced to VSS)

| Symbol           | Parameter                                                | Value                         | Unit |
|------------------|----------------------------------------------------------|-------------------------------|------|
| $V_{DD}$         | DC Supply Voltage Range                                  | -0.5 to +18.0                 | V    |
| V <sub>in</sub>  | Input Voltage Range (DC or Transient)                    | -0.5 to +18.0                 | V    |
| V <sub>out</sub> | Output Voltage Range (DC or Transient)                   | -0.5 to V <sub>DD</sub> + 0.5 | ٧    |
| l <sub>in</sub>  | Input Current (DC or Transient) per Pin                  | ±10                           | mA   |
| l <sub>out</sub> | Output Current (DC or Transient) per Pin                 | ±45                           | mA   |
| P <sub>D</sub>   | Power Dissipation, per Package (Note 1) (Plastic) (SOIC) | 825<br>740                    | mW   |
| T <sub>A</sub>   | Ambient Temperature Range                                | -55 to +125                   | °C   |
| T <sub>stg</sub> | Storage Temperature Range                                | -65 to +150                   | °C   |
| $T_L$            | Lead Temperature (8-Second Soldering)                    | 260                           | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Temperature Derating: See Figure 3.

This device contains protection circuitry to protect the inputs against damage due to high static voltages or electric fields referenced to the  $V_{SS}$  pin only. Extra precautions must be taken to avoid applications of any voltage higher than the maximum rated voltages to this high–impedance circuit. For proper operation, the ranges  $V_{SS} \leq V_{in} \leq 18 \ V$  and  $V_{SS} \leq V_{out} \leq V_{DD}$  are recommended.

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either  $V_{SS}$  or  $V_{DD}$ ). Unused outputs must be left open.



**CASE 751B** 

SOIC-16 TSSOP-16 D SUFFIX DT SUFFIX



CASE 948F

### **PIN ASSIGNMENT**



#### MARKING DIAGRAMS



xx = Specific Device Code A = Assembly Location

WL, L = Wafer Lot
YY, Y = Year
WW, W = Work Week
G or = Pb-Free Indicator

(Note: Microdot may be in either location)

#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 2 of this data sheet.



#### **ORDERING INFORMATION**

| Device         | Package              | Shipping <sup>†</sup>    |
|----------------|----------------------|--------------------------|
| MC14049BDG     | SOIC-16<br>(Pb-Free) | 48 Units / Rail          |
| MC14049BDR2G   | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |
| NLV14049BDR2G* | SOIC-16<br>(Pb-Free) | 2500 Units / Tape & Reel |

| MC14050BDG     | SOIC-16<br>(Pb-Free)  | 48 Units / Rail          |
|----------------|-----------------------|--------------------------|
| MC14050BDR2G   | SOIC-16<br>(Pb-Free)  | 2500 Units / Tape & Reel |
| NLV14050BDR2G* | SOIC-16<br>(Pb-Free)  | 2500 Units / Tape & Reel |
| MC14050BDTR2G  | TSSOP-16<br>(Pb-Free) | 2500 Units / Tape & Reel |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

<sup>\*</sup>NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable.

### **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>)

|                                                                                                                                        |           |                 |                        | -55                   | –55°C +25°C          |                         |                                                 | +12                  | 5°C                   |                      |      |
|----------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------------------------|-----------------------|----------------------|-------------------------|-------------------------------------------------|----------------------|-----------------------|----------------------|------|
| Characterist                                                                                                                           | ic        | Symbol          | V <sub>DD</sub><br>Vdc | Min                   | Max                  | Min                     | Typ<br>(Note 2)                                 | Max                  | Min                   | Max                  | Unit |
| Output Voltage<br>V <sub>in</sub> = V <sub>DD</sub>                                                                                    | "0" Level | V <sub>OL</sub> | 5.0<br>10<br>15        | -<br>-<br>-           | 0.05<br>0.05<br>0.05 | -<br>-<br>-             | 0<br>0<br>0                                     | 0.05<br>0.05<br>0.05 | -<br>-<br>-           | 0.05<br>0.05<br>0.05 | Vdc  |
| V <sub>in</sub> = 0                                                                                                                    | "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15        | 4.95<br>9.95<br>14.95 | -<br>-<br>-          | 4.95<br>9.95<br>14.95   | 5.0<br>10<br>15                                 |                      | 4.95<br>9.95<br>14.95 | -<br>-<br>-          | Vdc  |
| Input Voltage $ (V_O = 4.5 \text{ Vdc}) $ $ (V_O = 9.0 \text{ Vdc}) $ $ (V_O = 13.5 \text{ Vdc}) $                                     | "0" Level | V <sub>IL</sub> | 5.0<br>10<br>15        | -<br>-<br>-           | 1.5<br>3.0<br>4.0    | -<br>-<br>-             | 2.25<br>4.50<br>6.75                            | 1.5<br>3.0<br>4.0    | -<br>-<br>-           | 1.5<br>3.0<br>4.0    | Vdc  |
| $(V_O = 0.5 \text{ Vdc})$<br>$(V_O = 1.0 \text{ Vdc})$<br>$(V_O = 1.5 \text{ Vdc})$                                                    | "1" Level | V <sub>IH</sub> | 5.0<br>10<br>15        | 3.5<br>7.0<br>11      | -<br>-<br>-          | 3.5<br>7.0<br>11        | 2.75<br>5.50<br>8.25                            |                      | 3.5<br>7.0<br>11      | -<br>-<br>-          | Vdc  |
| Output Drive Current $(V_{OH} = 2.5 \text{ Vdc})$ $(V_{OH} = 9.5 \text{ Vdc})$ $(V_{OH} = 13.5 \text{ Vdc})$                           | Source    | Іон             | 5.0<br>10<br>15        | -1.6<br>-1.6<br>-4.7  | -<br>-<br>-          | -1.25<br>-1.30<br>-3.75 | -2.5<br>-2.6<br>-10                             | -<br>-<br>-          | -1.0<br>-1.0<br>-3.0  | -<br>-<br>-          | mAdc |
| $(V_{OL} = 0.4 \text{ Vdc})$<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$                                           | Sink      | I <sub>OL</sub> | 5.0<br>10<br>15        | 3.75<br>10<br>30      | -<br>-<br>-          | 3.2<br>8.0<br>24        | 6.0<br>16<br>40                                 | 1 1 1                | 2.6<br>6.6<br>19      | -<br>-<br>-          | mAdc |
| Input Current                                                                                                                          |           | I <sub>in</sub> | 15                     | -                     | ±0.1                 | _                       | ±0.00001                                        | ±0.1                 | -                     | ±1.0                 | μAdc |
| Input Capacitance (V <sub>in</sub> =                                                                                                   | 0)        | C <sub>in</sub> | -                      | _                     | _                    | -                       | 10                                              | 20                   | -                     | _                    | pF   |
| Quiescent Current (Per F                                                                                                               | Package)  | I <sub>DD</sub> | 5.0<br>10<br>15        | -<br>-<br>-           | 1.0<br>2.0<br>4.0    | -<br>-<br>-             | 0.002<br>0.004<br>0.006                         | 1.0<br>2.0<br>4.0    | -<br>-<br>-           | 30<br>60<br>120      | μAdc |
| Total Supply Current (Notes 3 & 4) (Dynamic plus Quiescent, per package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching |           | lτ              | 5.0<br>10<br>15        |                       |                      | I <sub>T</sub> = (3     | 1.8 μΑ/kHz) f<br>3.5 μΑ/kHz) f<br>5.3 μΑ/kHz) f | + I <sub>DD</sub>    |                       |                      | μAdc |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

2. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.

$$I_T(C_L) = I_T(50 \text{ pF}) + (C_L - 50) \text{ Vfk}$$

Where:  $I_T$  is in  $\mu A$  (per Package),  $C_L$  in pF,  $V = (V_{DD} - V_{SS})$  in volts, f in kHz is input frequency and k = 0.002.

<sup>3.</sup> The formulas given are for the typical characteristics only at +25°C
4. To calculate total supply current at loads other than 50 pF:

## AC SWITCHING CHARACTERISTICS (Note 5) ( $C_L = 50 \text{ pF}, T_A = +25^{\circ}\text{C}$ )

| Characteristic                                                                                                                                                                                                                                                                                                      | Symbol           | V <sub>DD</sub><br>Vdc | Min         | Typ<br>(Note 6) | Max             | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------|-------------|-----------------|-----------------|------|
| Output Rise Time  t <sub>TLH</sub> = (0.7 ns/pF) C <sub>L</sub> + 65 ns  t <sub>TLH</sub> = (0.25 ns/pF) C <sub>L</sub> + 37.5 ns  t <sub>TLH</sub> = (0.2 ns/pF) C <sub>L</sub> + 30 ns                                                                                                                            | t <sub>TLH</sub> | 5.0<br>10<br>15        | -<br>-      | 100<br>50<br>40 | 160<br>80<br>60 | ns   |
| Output Fall Time $t_{THL} = (0.2 \text{ ns/pF}) \text{ C}_L + 30 \text{ ns}$ $t_{THL} = (0.2 \text{ ns/pF}) \text{ C}_L + 30 \text{ ns}$ $t_{THL} = (0.06 \text{ ns/pF}) \text{ C}_L + 17 \text{ ns}$ $t_{THL} = (0.04 \text{ ns/pF}) \text{ C}_L + 13 \text{ ns}$                                                  | t <sub>THL</sub> | 5.0<br>10<br>15        | -<br>-<br>- | 40<br>20<br>15  | 60<br>40<br>30  | ns   |
| $\begin{aligned} & \text{Propagation Delay Time} \\ & t_{\text{PLH}} = (0.33 \text{ ns/pF}) \text{ C}_{\text{L}} + 63.5 \text{ ns} \\ & t_{\text{PLH}} = (0.19 \text{ ns/pF}) \text{ C}_{\text{L}} + 30.5 \text{ ns} \\ & t_{\text{PLH}} = (0.06 \text{ ns/pF}) \text{ C}_{\text{L}} + 27 \text{ ns} \end{aligned}$ | t <sub>PLH</sub> | 5.0<br>10<br>15        | -<br>-<br>- | 80<br>40<br>30  | 140<br>80<br>60 | ns   |
| Propagation Delay Time $t_{PHL} = (0.2 \text{ ns/pF}) \text{ C}_{L} + 30 \text{ ns}$ $t_{PHL} = (0.1 \text{ ns/pF}) \text{ C}_{L} + 15 \text{ ns}$ $t_{PHL} = (0.05 \text{ ns/pF}) \text{ C}_{L} + 12.5 \text{ ns}$                                                                                                 | t <sub>PHL</sub> | 5.0<br>10<br>15        | -<br>-<br>- | 40<br>20<br>15  | 80<br>40<br>30  | ns   |

- 5. The formulas given are for the typical characteristics only at 25°C.
  6. Data labeled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance.







Figure 1. Typical Output Source Characteristics



Figure 2. Typical Output Sink Characteristics



Figure 3. Ambient Temperature Power Derating



Figure 4. Switching Time Test Circuit and Waveforms

# **MECHANICAL CASE OUTLINE**



**DATE 29 DEC 2006** 

- NOTES:
  1. DIMENSIONING AND TOLERANCING PER ANSI
- THE NOTION AND TOLETANOING FER ANSI'Y 14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION.
- PHOI HUSION.

  MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

  DIMENSION D DOES NOT INCLUDE DAMBAR
  PROTRUSION. ALLOWABLE DAMBAR PROTRUSION

  SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D

  DIMENSION AT MAXIMUM MATERIAL CONDITION.

|     | MILLIMETERS |       | INC       | HES   |  |
|-----|-------------|-------|-----------|-------|--|
| DIM | MIN         | MAX   | MIN       | MAX   |  |
| Α   | 9.80        | 10.00 | 0.386     | 0.393 |  |
| В   | 3.80        | 4.00  | 0.150     | 0.157 |  |
| C   | 1.35        | 1.75  | 0.054     | 0.068 |  |
| D   | 0.35        | 0.49  | 0.014     | 0.019 |  |
| F   | 0.40        | 1.25  | 0.016     | 0.049 |  |
| G   | 1.27        | BSC   | 0.050 BSC |       |  |
| 7   | 0.19        | 0.25  | 0.008     | 0.009 |  |
| K   | 0.10        | 0.25  | 0.004     | 0.009 |  |
| M   | 0°          | 7°    | 0°        | 7°    |  |
| Р   | 5.80        | 6.20  | 0.229     | 0.244 |  |
| R   | 0.25        | 0.50  | 0.010     | 0.019 |  |

| STYLE 1:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR COLLECTOR BASE EMITTER NO CONNECTION EMITTER BASE COLLECTOR EMITTER COLLECTOR COLLECTOR COLLECTOR | 2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | CATHODE NO CONNECTION ANODE CATHODE CATHODE ANODE NO CONNECTION CATHODE CATHODE NO CONNECTION                         | STYLE 3: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15. 16.                                   | COLLECTOR, DYE #1 BASE, #1 EMITTER, #1 COLLECTOR, #1 COLLECTOR, #2 BASE, #2 EMITTER, #2 COLLECTOR, #2 COLLECTOR, #3 BASE, #3 EMITTER, #3                                                                                                                                                        | STYLE 4: PIN 1. 2. 3. 4. 5. 6. 7. 8. 9. 10. 11. 12. 13. 14. 15. | COLLECTOR, DYE COLLECTOR, #1 COLLECTOR, #2 COLLECTOR, #3 COLLECTOR, #3 COLLECTOR, #4 COLLECTOR, #4 EMITTER, #4 BASE, #3 EMITTER, #3 BASE, #2 EMITTER, #2 BASE, #1 EMITTER, #1 | SOLDERING FOOTPRINT  SX 6.40  SOLDERING FOOTPRINT |                 |
|-------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------|
| STYLE 5:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | DRAIN, DYE #1 DRAIN, #1 DRAIN, #2 DRAIN, #2 DRAIN, #3 DRAIN, #3 DRAIN, #3 DRAIN, #4 GATE, #4 SOURCE, #4 GATE, #2 SOURCE, #3 GATE, #2 SOURCE, #1 SOURCE, #1    | 3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.              | CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE CATHODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE ANODE | STYLE 7:<br>PIN 1.<br>2.<br>3.<br>4.<br>5.<br>6.<br>7.<br>8.<br>9.<br>10.<br>11.<br>12.<br>13.<br>14. | SOURCE N-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT SOURCE P-CH SOURCE P-CH COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT GATE N-CH COMMON DRAIN (OUTPUT SOURCE N-CH |                                                                 | 16<br>0.£                                                                                                                                                                     | 16X 1.12                                          | - 1.27<br>PITCH |

| DOCUMENT NUMBER: | 98ASB42566B | 2566B Electronic versions are uncontrolled except when accessed directly from the Printed versions are uncontrolled except when stamped "CONTROLLED C |             |  |
|------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOIC-16     |                                                                                                                                                       | PAGE 1 OF 1 |  |

ON Semiconductor and at a trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

☐ 0.10 (0.004)

D

-T- SEATING PLANE



TSSOP-16 CASE 948F-01 ISSUE B

**DATE 19 OCT 2006** 



#### NOTES

- JIES:
  DIMENSIONING AND TOLERANCING PER
  ANSI Y14.5M, 1982.
  CONTROLLING DIMENSION: MILLIMETER.
  DIMENSION A DOES NOT INCLUDE MOLD
  FLASH. PROTRUSIONS OR GATE BURRS.
  MOLD EL ROLL OF GATE BURDS SUAL NO.
- MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
  DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
  INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE.
- DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. TERMINAL NUMBERS ARE SHOWN FOR
- REFERENCE ONLY.
- 7. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W-.

|     | MILLIMETERS |      | INC       | HES   |  |
|-----|-------------|------|-----------|-------|--|
| DIM | MIN         | MAX  | MIN       | MAX   |  |
| Α   | 4.90        | 5.10 | 0.193     | 0.200 |  |
| В   | 4.30        | 4.50 | 0.169     | 0.177 |  |
| C   |             | 1.20 |           | 0.047 |  |
| D   | 0.05        | 0.15 | 0.002     | 0.006 |  |
| F   | 0.50        | 0.75 | 0.020     | 0.030 |  |
| G   | 0.65        | BSC  | 0.026 BSC |       |  |
| Н   | 0.18        | 0.28 | 0.007     | 0.011 |  |
| 7   | 0.09        | 0.20 | 0.004     | 0.008 |  |
| J1  | 0.09        | 0.16 | 0.004     | 0.006 |  |
| K   | 0.19        | 0.30 | 0.007     | 0.012 |  |
| K1  | 0.19        | 0.25 | 0.007     | 0.010 |  |
| L   | 6.40        |      | 0.252 BSC |       |  |
| М   | 0 °         | 8°   | 0 °       | 8 °   |  |

### **SOLDERING FOOTPRINT**

G



### **GENERIC MARKING DIAGRAM\***

168888888 XXXX XXXX **ALYW** 1<del>88888888</del>

XXXX = Specific Device Code Α = Assembly Location

= Wafer Lot L Υ = Year W = Work Week = Pb-Free Package

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| DOCUMENT NUMBER: | 98ASH70247A | Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLED" |             |  |
|------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | TSSOP-16    |                                                                                                                                            | PAGE 1 OF 1 |  |

**DETAIL E** 

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others.

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales