# **Analog Multiplexers / Demultiplexers** # **High-Performance Silicon-Gate CMOS** The MC74VHC4051, MC74VHC4052 and MC74VHC4053 utilize silicon-gate CMOS technology to achieve fast propagation delays, low ON resistances, and low OFF leakage currents. These analog multiplexers/demultiplexers control analog voltages that may vary across the complete power supply range (from $V_{\rm CC}$ to $V_{\rm EE}$ ). The VHC4051, VHC4052 and VHC4053 are identical in pinout to the high-speed HC4051A, HC4052A and HC4053A, and the metal-gate MC14051B, MC14052B and MC14053B. The Channel-Select inputs determine which one of the Analog Inputs/Outputs is to be connected, by means of an analog switch, to the Common Output/Input. When the Enable pin is HIGH, all analog switches are turned off. The Channel-Select and Enable inputs are compatible with standard CMOS outputs; with pullup resistors they are compatible with LSTTL outputs. These devices have been designed so that the ON resistance $(R_{on})$ is more linear over input voltage than $R_{on}$ of metal-gate CMOS analog switches. - Fast Switching and Propagation Speeds - Low Crosstalk Between Switches - Diode Protection on All Inputs/Outputs - Analog Power Supply Range ( $V_{CC}$ $V_{EE}$ ) = 2.0 to 12.0 V - Digital (Control) Power Supply Range ( $V_{CC}$ GND) = 2.0 to 6.0 V - Improved Linearity and Lower ON Resistance Than Metal-Gate Counterparts - Low Noise - Chip Complexity: VHC4051 184 FETs or 46 Equivalent Gates VHC4052 — 168 FETs or 42 Equivalent Gates VHC4053 — 156 FETs or 39 Equivalent Gates These devices are available in Pb-free package(s). Specifications herein apply to both standard and Pb-free devices. Please see our website at www.onsemi.com for specific Pb-free orderable part numbers, or contact your local ON Semiconductor sales office or representative. ## **ON Semiconductor** http://onsemi.com MARKING DIAGRAMS SO-16 D SUFFIX CASE 751B TSSOP-16 DT SUFFIX CASE 948F = Assembly Location WL = Wafer Lot YY = Year WW = Work Week #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 14 of this data sheet. MC74VHC4051 Single-Pole, 8-Position Plus Common Off MC74VHC4052 Double-Pole, 4-Position Plus Common Off NOTE: This device allows independent control of each switch. Channel-Select Input A controls the X-Switch, Input B controls the Y-Switch and Input C controls the Z-Switch # MC74VHC4053 Triple Single-Pole, Double-Position Plus Common Off Figure 1. Logic Diagrams Figure 2. Pinout: MC74VHC4051 (Top View) Figure 3. Pinout: MC74VHC4052 (Top View) Figure 4. Pinout: MC74VHC4053 (Top View) #### **FUNCTION TABLE - MC74VHC4051** | Control Inputs | | | | | |----------------|---|-------|---|-------------| | | ; | Selec | t | | | Enable | С | В | Α | ON Channels | | L | L | L | L | X0 | | L | L | L | Н | X1 | | L | L | Н | L | X2 | | L | L | Н | Н | Х3 | | L | Н | L | L | X4 | | L | Н | L | Н | X5 | | L | Н | Н | L | X6 | | L | Н | Н | Н | X7 | | Н | Х | Χ | Χ | NONE | X = Don't Care #### **FUNCTION TABLE - MC74VHC4052** | Control Inputs | | | | | | |----------------|---|---|-------|--------|--| | Select | | | | | | | Enable | В | Α | ON Ch | annels | | | L | L | L | Y0 | X0 | | | L | L | Н | Y1 | X1 | | | L | Н | L | Y2 | X2 | | | L | Н | Н | Y3 X3 | | | | Н | X | X | NONE | | | X = Don't Care #### **FUNCTION TABLE - MC74VHC4053** | Control Inputs | | | | | | | |----------------|----------|------------|--------|----------|---------|-----| | Enable | C | Selec<br>B | t<br>A | OI | N Chann | els | | | <u> </u> | | | <u> </u> | · Onam | | | L | L | L | L | Z0 | Y0 | X0 | | L | L | L | Н | Z0 | Y0 | X1 | | L | L | Н | L | Z0 | Y1 | X0 | | L | L | Н | Н | Z0 | Y1 | X1 | | L | Н | L | L | Z1 | Y0 | X0 | | L | Н | L | Н | Z1 | Y0 | X1 | | L | Н | Н | L | Z1 | Y1 | X0 | | L | Н | Н | Н | Z1 Y1 > | | | | Н | X | Χ | Χ | | NONE | | X = Don't Care #### **MAXIMUM RATINGS\*** | Symbol | Parameter | Value | Unit | |------------------|---------------------------------------------------------------------------------|---------------------------------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage (Referenced to GND) (Referenced to V <sub>EE</sub> ) | - 0.5 to + 7.0<br>- 0.5 to + 14.0 | ٧ | | V <sub>EE</sub> | Negative DC Supply Voltage (Referenced to GND) | - 7.0 to + 5.0 | V | | V <sub>IS</sub> | Analog Input Voltage | V <sub>EE</sub> - 0.5 to<br>V <sub>CC</sub> + 0.5 | ٧ | | V <sub>in</sub> | Digital Input Voltage (Referenced to GND) | $-$ 0.5 to V $_{CC}$ + 0.5 | V | | I | DC Current, Into or Out of Any Pin | ± 25 | mA | | P <sub>D</sub> | Power Dissipation in Still Air SOIC Package† TSSOP Package† | 500<br>450 | mW | | T <sub>stg</sub> | Storage Temperature Range | - 65 to + 150 | °C | | TL | Lead Temperature, 1 mm from Case for 10 Seconds | 260 | °C | This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. #### RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Min | Max | Unit | |---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------------|------| | V <sub>CC</sub> | Positive DC Supply Voltage (Referenced to GND) (Referenced to V <sub>EE</sub> ) | 2.0<br>2.0 | 6.0<br>12.0 | V | | V <sub>EE</sub> | Negative DC Supply Voltage, Output (Referenced to GND) | - 6.0 | GND | V | | V <sub>IS</sub> | Analog Input Voltage | V <sub>EE</sub> | V <sub>CC</sub> | V | | V <sub>in</sub> | Digital Input Voltage (Referenced to GND) | GND | V <sub>CC</sub> | V | | V <sub>IO</sub> * | Static or Dynamic Voltage Across Switch | | 1.2 | V | | T <sub>A</sub> | Operating Temperature Range, All Package Types | - 55 | + 125 | °C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise/Fall Time $V_{CC} = 2.0 \text{ V}$ (Channel Select or Enable Inputs) $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 4.5 \text{ V}$ $V_{CC} = 6.0 \text{ V}$ | 0<br>0<br>0<br>0 | 1000<br>800<br>500<br>400 | ns | <sup>\*</sup>For voltage drops across switch greater than 1.2V (switch on), excessive $V_{CC}$ current may be drawn; i.e., the current out of the switch may contain both $V_{CC}$ and switch input components. The reliability of the device will be unaffected unless the Maximum Ratings are exceeded. <sup>\*</sup>Maximum Ratings are those values beyond which damage to the device may occur. Functional operation should be restricted to the Recommended Operating Conditions. <sup>†</sup>Derating — SOIC Package: - 7 mW/°C from 65° to 125°C TSSOP Package: - 6.1 mW/°C from 65° to 125°C # $\textbf{DC CHARACTERISTICS -- Digital Section} \ (\textbf{Voltages Referenced to GND}) \ \textbf{V}_{EE} = \textbf{GND}, \ \textbf{Except Where Noted}$ | | | | | v <sub>cc</sub> | Guara | nteed Lim | nit | | |-----------------|-------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|---|--------------------------|------------------------------|------------------------------|------------------------------|------| | Symbol | Parameter | Conditio | n | V | -55 to 25°C | ≤ <b>85</b> °C | ≤125°C | Unit | | V <sub>IH</sub> | Minimum High-Level Input<br>Voltage, Channel-Select or<br>Enable Inputs | R <sub>on</sub> = Per Spec | | 2.0<br>3.0<br>4.5<br>6.0 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | 1.50<br>2.10<br>3.15<br>4.20 | V | | V <sub>IL</sub> | Maximum Low-Level Input<br>Voltage, Channel-Select or<br>Enable Inputs | R <sub>on</sub> = Per Spec | | 2.0<br>3.0<br>4.5<br>6.0 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | 0.5<br>0.9<br>1.35<br>1.8 | V | | I <sub>in</sub> | Maximum Input Leakage Current,<br>Channel-Select or Enable Inputs | $V_{in} = V_{CC}$ or GND,<br>$V_{EE} = -6.0 \text{ V}$ | | 6.0 | ± 0.1 | ± 1.0 | ± 1.0 | μΑ | | Icc | Maximum Quiescent Supply<br>Current (per Package) | Channel Select, Enal<br>V <sub>IS</sub> = V <sub>CC</sub> or GND;<br>V <sub>IO</sub> = 0 V | | 6.0<br>6.0 | 1 4 | 10<br>40 | 40<br>80 | μΑ | ## DC ELECTRICAL CHARACTERISTICS Analog Section | | | | | | Gu | aranteed Li | mit | | |------------------|--------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------------------------------|--------------------------|--------------------------|--------------------------|------| | Symbol | Parameter | Test Conditions | v <sub>cc</sub><br>v | V <sub>EE</sub> | – 55 to<br>25°C | ≤ <b>85</b> °C | ≤ 125°C | Unit | | R <sub>on</sub> | Maximum "ON" Resistance | $V_{in} = V_{IL} \text{ or } V_{IH}$ $V_{IS} = V_{CC} \text{ to } V_{EE}$ $I_{S} \leq 2.0 \text{ mA}$ (Figures 5 through 11) | 3.0<br>4.5<br>4.5<br>6.0 | 0.0<br>0.0<br>- 4.5<br>- 6.0 | 200<br>160<br>120<br>100 | 240<br>200<br>150<br>125 | 320<br>280<br>170<br>140 | Ω | | | | $V_{in} = V_{IL} \text{ or } V_{IH}$<br>$V_{IS} = V_{CC} \text{ or } V_{EE} \text{ (Endpoints)}$<br>$I_{S} \leq 2.0 \text{ mA}$<br>(Figures 5 through11) | 3.0<br>4.5<br>4.5<br>6.0 | 0.0<br>0.0<br>- 4.5<br>- 6.0 | 150<br>110<br>90<br>80 | 180<br>140<br>120<br>100 | 230<br>190<br>140<br>115 | | | $\Delta R_{on}$ | Maximum Difference in "ON" Resistance Between Any Two Channels in the Same Package | $\begin{split} &V_{in} = V_{IL} \text{ or } V_{IH} \\ &V_{IS} = 1/2 (V_{CC} - V_{EE}) \\ &I_{S} \leq 2.0 \text{ mA} \end{split}$ | 3.0<br>4.5<br>4.5<br>6.0 | 0.0<br>0.0<br>- 4.5<br>- 6.0 | 40<br>20<br>10<br>10 | 50<br>25<br>15<br>12 | 80<br>40<br>18<br>14 | Ω | | I <sub>off</sub> | Maximum Off-Channel Leakage<br>Current, Any One Channel | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>$V_{IO} = V_{CC} - V_{EE};$<br>Switch Off (Figure 12) | 6.0 | - 6.0 | 0.1 | 0.5 | 1.0 | μΑ | | | Maximum Off-Channel VHC4051<br>Leakage Current, VHC4052<br>Common Channel VHC4053 | $V_{in} = V_{IL} \text{ or } V_{IH};$<br>$V_{IO} = V_{CC} - V_{EE};$<br>Switch Off (Figure 13) | 6.0<br>6.0<br>6.0 | - 6.0<br>- 6.0<br>- 6.0 | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 | | | I <sub>on</sub> | Maximum On-Channel VHC4051<br>Leakage Current, VHC4052<br>Channel-to-Channel VHC4053 | V <sub>in</sub> = V <sub>IL</sub> or V <sub>IH</sub> ;<br>Switch-to-Switch =<br>V <sub>CC</sub> - V <sub>EE</sub> ; (Figure 14) | 6.0<br>6.0<br>6.0 | - 6.0<br>- 6.0<br>- 6.0 | 0.2<br>0.1<br>0.1 | 2.0<br>1.0<br>1.0 | 4.0<br>2.0<br>2.0 | μΑ | # AC CHARACTERISTICS ( $C_L$ = 50 pF, Input $t_r$ = $t_f$ = 6 ns) | | | v <sub>cc</sub> | Gua | Guaranteed Limit | | | |--------------------|------------------------------------------------------------|-----------------|-------------|------------------|--------|------| | Symbol | Parameter | V | -55 to 25°C | ≤85°C | ≤125°C | Unit | | t <sub>PLH</sub> , | Maximum Propagation Delay, Channel-Select to Analog Output | 2.0 | 270 | 320 | 350 | ns | | $t_PHL$ | (Figures 18, 19) | 3.0 | 90 | 110 | 125 | | | | | 4.5 | 59 | 79 | 85 | | | | | 6.0 | 45 | 65 | 75 | | | t <sub>PLH</sub> , | Maximum Propagation Delay, Analog Input to Analog Output | 2.0 | 40 | 60 | 70 | ns | | $t_PHL$ | (Figures 20, 21) | 3.0 | 25 | 30 | 32 | | | | | 4.5 | 12 | 15 | 18 | | | | | 6.0 | 10 | 13 | 15 | | | t <sub>PLZ</sub> , | Maximum Propagation Delay, Enable to Analog Output | 2.0 | 160 | 200 | 220 | ns | | $t_PHZ$ | (Figures 22, 23) | 3.0 | 70 | 95 | 110 | | | | | 4.5 | 48 | 63 | 76 | | | | | 6.0 | 39 | 55 | 63 | | | t <sub>PZL</sub> , | Maximum Propagation Delay, Enable to Analog Output | 2.0 | 245 | 315 | 345 | ns | | $t_{PZH}$ | (Figures 22, 23) | 3.0 | 115 | 145 | 155 | | | | | 4.5 | 49 | 69 | 83 | | | | | 6.0 | 39 | 58 | 67 | | | C <sub>in</sub> | Maximum Input Capacitance, Channel-Select or Enable Inputs | | 10 | 10 | 10 | pF | | C <sub>I/O</sub> | Maximum Capacitance Analog I/O | | 35 | 35 | 35 | pF | | | (All Switches Off) Common O/I: VHC4051 | | 130 | 130 | 130 | | | | VHC4052 | | 80 | 80 | 80 | | | | VHC4053 | | 50 | 50 | 50 | | | ĺ | Feedthrough | | 1.0 | 1.0 | 1.0 | | | Ī | | | | Typical @ 25°C, $V_{CC}$ = 5.0 V, $V_{EE}$ = 0 V | | |---|----------|--------------------------------------------|-------------------------------|--------------------------------------------------|----| | | $C_{PD}$ | Power Dissipation Capacitance (Figure 25)* | VHC4051<br>VHC4052<br>VHC4053 | 45<br>80<br>45 | pF | <sup>\*</sup>Used to determine the no-load dynamic power consumption: $P_D = C_{PD} V_{CC}^2 f + I_{CC} V_{CC}$ . #### ADDITIONAL APPLICATION CHARACTERISTICS (GND = 0 V) | | | | V <sub>CC</sub> | V <sub>EE</sub> | Limit* | | | | |--------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------|----------------------|----------------------|--------------------------|------------------| | Symbol | Parameter | Condition | V | V | 25°C | | | Unit | | BW | Maximum On-Channel Bandwidth<br>or Minimum Frequency Response<br>(Figure 15) | $\begin{aligned} &f_{in} = 1 \text{MHz Sine Wave; Adjust } f_{in} \text{ Voltage to} \\ &\text{Obtain 0dBm at V}_{OS}; \text{Increase } f_{in} \\ &\text{Frequency Until dB Meter Reads -3dB;} \\ &R_L = 50 \Omega, C_L = 10 \text{pF} \end{aligned}$ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | 51<br>80<br>80<br>80 | 52<br>95<br>95<br>95 | '53<br>120<br>120<br>120 | MHz | | _ | Off-Channel Feedthrough Isolation (Figure 16) | $\begin{aligned} f_{in} &= \text{Sine Wave; Adjust } f_{in} \text{ Voltage to} \\ &\text{Obtain 0dBm at V}_{IS} \\ &f_{in} &= 10\text{kHz, R}_{L} = 600\Omega, C_{L} = 50\text{pF} \end{aligned}$ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -50<br>-50<br>-50 | • | dB | | | | $f_{in}$ = 1.0MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -40<br>-40<br>-40 | | | | _ | Feedthrough Noise.<br>Channel-Select Input to Common<br>I/O (Figure 17) | $V_{in} \le 1 \text{MHz Square Wave } (t_r = t_f = 6 \text{ns});$<br>Adjust R <sub>L</sub> at Setup so that I <sub>S</sub> = 0A;<br>Enable = GND R <sub>L</sub> = $600\Omega$ , C <sub>L</sub> = $50 \text{pF}$ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | 25<br>105<br>135 | | mV <sub>PP</sub> | | | | $R_L$ = 10k $\Omega$ , $C_L$ = 10pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | 35<br>145<br>190 | | | | _ | Crosstalk Between Any Two<br>Switches (Figure 24)<br>(Test does not apply to VHC4051) | $f_{in}$ = Sine Wave; Adjust $f_{in}$ Voltage to Obtain 0dBm at $V_{IS}$ $f_{in}$ = 10kHz, $R_L$ = 600 $\Omega$ , $C_L$ = 50pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -50<br>-50<br>-50 | | dB | | | | $f_{in}$ = 1.0MHz, $R_L$ = 50 $\Omega$ , $C_L$ = 10pF | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | -60<br>-60<br>-60 | | | | THD | Total Harmonic Distortion<br>(Figure 26) | $\begin{split} f_{in} &= 1 \text{kHz}, R_L = 10 \text{k}\Omega, C_L = 50 \text{pF} \\ \text{THD} &= \text{THD}_{measured} - \text{THD}_{source} \\ V_{IS} &= 4.0 \text{V}_{PP} \text{sine wave} \\ V_{IS} &= 8.0 \text{V}_{PP} \text{sine wave} \\ V_{IS} &= 11.0 \text{V}_{PP} \text{sine wave} \end{split}$ | 2.25<br>4.50<br>6.00 | -2.25<br>-4.50<br>-6.00 | | 0.10<br>0.08<br>0.05 | | % | <sup>\*</sup>Limits not tested. Determined by design and verified by qualification. Figure 5. Typical On Resistance, $V_{\text{CC}}$ - $V_{\text{EE}}$ = 2.0 V Figure 6. Typical On Resistance, $V_{CC}$ - $V_{EE}$ = 3.0 V Figure 7. Typical On Resistance, $V_{CC}$ - $V_{EE}$ = 4.5 V Figure 8. Typical On Resistance, $V_{CC}$ - $V_{EE}$ = 6.0 V Figure 9. Typical On Resistance, $V_{CC}$ - $V_{EE}$ = 9.0 V Figure 10. Typical On Resistance, $V_{CC}$ - $V_{EE}$ = 12.0 V Figure 11. On Resistance Test Set-Up Figure 12. Maximum Off Channel Leakage Current, Any One Channel, Test Set-Up Figure 13. Maximum Off Channel Leakage Current, Common Channel, Test Set-Up Figure 14. Maximum On Channel Leakage Current, Channel to Channel, Test Set-Up Figure 15. Maximum On Channel Bandwidth, Test Set-Up \*Includes all probe and jig capacitance Figure 16. Off Channel Feedthrough Isolation, Test Set-Up \*Includes all probe and jig capacitance Figure 17. Feedthrough Noise, Channel Select to Common Out, Test Set-Up \*Includes all probe and jig capacitance Figure 18. Propagation Delays, Channel Select to Analog Out Figure 19. Propagation Delay, Test Set-Up Channel Select to Analog Out \*Includes all probe and jig capacitance Figure 20. Propagation Delays, Analog In to Analog Out Figure 21. Propagation Delay, Test Set-Up Analog In to Analog Out Figure 22. Propagation Delays, Enable to Analog Out Figure 23. Propagation Delay, Test Set-Up Enable to Analog Out Figure 24. Crosstalk Between Any Two Switches, Test Set-Up Figure 25. Power Dissipation Capacitance, Test Set-Up Figure 26. Total Harmonic Distortion, Test Set-Up Figure 27. Plot, Harmonic Distortion #### **APPLICATIONS INFORMATION** The Channel Select and Enable control pins should be at $V_{CC}$ or GND logic levels. $V_{CC}$ being recognized as a logic high and GND being recognized as a logic low. In this example: $$V_{CC}$$ = +5V = logic high GND = 0V = logic low The maximum analog voltage swings are determined by the supply voltages $V_{CC}$ and $V_{EE}$ . The positive peak analog voltage should not exceed $V_{CC}$ . Similarly, the negative peak analog voltage should not go below $V_{EE}$ . In this example, the difference between $V_{CC}$ and $V_{EE}$ is ten volts. Therefore, using the configuration of Figure 28, a maximum analog signal of ten volts peak-to-peak can be controlled. Unused analog inputs/outputs may be left floating (i.e., not connected). However, tying unused analog inputs and outputs to $V_{CC}$ or GND through a low value resistor helps minimize crosstalk and feedthrough noise that may be picked up by an unused switch. Although used here, balanced supplies are not a requirement. The only constraints on the power supplies are that: $$V_{CC}$$ - GND = 2 to 6 volts $V_{EE}$ - GND = 0 to -6 volts $V_{CC}$ - $V_{EE}$ = 2 to 12 volts and $V_{EE} \le$ GND When voltage transients above $V_{CC}$ and/or below $V_{EE}$ are anticipated on the analog channels, external Germanium or Schottky diodes $(D_x)$ are recommended as shown in Figure 29. These diodes should be able to absorb the maximum anticipated current surges during clipping. Figure 28. Application Example Figure 29. External Germanium or **Schottky Clipping Diodes** a. Using Pull-Up Resistors b. Using HCT Interface Figure 30. Interfacing LSTTL/NMOS to CMOS Inputs Figure 31. Function Diagram, VHC4051 Figure 33. Function Diagram, VHC4052 Figure 32. Function Diagram, VHC4053 #### **ORDERING & SHIPPING INFORMATION** | Device | Package | Shipping | |-----------------|----------|--------------------------| | MC74VHC4051D | SOIC-16 | 48 Units / Rail | | MC74VHC4051DR2 | SOIC-16 | 2500 Units / Tape & Reel | | MC74VHC4051DT | TSSOP-16 | 96 Units / Rail | | MC74VHC4051DTR2 | TSSOP-16 | 2500 Units / Tape & Reel | | MC74VHC4052D | SOIC-16 | 48 Units / Rail | | MC74VHC4052DR2 | SOIC-16 | 2500 Units / Tape & Reel | | MC74VHC4052DT | TSSOP-16 | 96 Units / Rail | | MC74VHC4052DTR2 | TSSOP-16 | 2500 Units / Tape & Reel | | MC74VHC4053D | SOIC-16 | 48 Units / Rail | | MC74VHC4053DR2 | SOIC-16 | 2500 Units / Tape & Reel | | MC74VHC4053DT | TSSOP-16 | 96 Units / Rail | | MC74VHC4053DTR2 | TSSOP-16 | 2500 Units / Tape & Reel | #### **PACKAGE DIMENSIONS** #### NOTES: - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMAGE. - PEH SIDE. 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | TERS INCHES | | | |-----|--------|--------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 9.80 | 10.00 | 0.386 | 0.393 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.054 | 0.068 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.40 | 1.25 | 0.016 | 0.049 | | | G | 1.27 | BSC | 0.050 | BSC | | | J | 0.19 | 0.25 | 0.008 | 0.009 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0° | 7° | 0° | 7° | | | P | 5.80 | 6.20 | 0.229 | 0.244 | | | R | 0.25 | 0.50 | 0.010 | 0.019 | | #### PACKAGE DIMENSIONS #### **DT SUFFIX TSSOP CASE 948F-01 ISSUE 0** #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - CONTROLLING DIMENSION: MILLIMETER - DIMENSION A DOES NOT INCLUDE MOLD FLASH. PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. - DIMENSION B DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR - PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. - TERMINAL NUMBERS ARE SHOWN FOR - REFERENCE ONLY. DIMENSION A AND B ARE TO BE DETERMINED AT DATUM PLANE -W- | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.18 | 0.28 | 0.007 | 0.011 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 BSC | | | M | 0° | 8° | 0° | 8° | ON Semiconductor and 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082-1312 USA Phone: 480-829-7710 or 800-344-3860 Toll Free USA/Canada Fax: 480-829-7709 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free Japan: ON Semiconductor, Japan Customer Focus Center 2-9-1 Kamimeguro, Meguro-ku, Tokyo, Japan 153-0051 Phone: 81-3-5773-3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative