

# **Application Note: SY80004**

21µA Ultra Low I<sub>O</sub>, 2.2MHz Synchronous Step Down Regulator

### **General Description**

The SY80004 is a high efficiency 2.2MHz synchronous step down DC/DC regulator capable of delivering up to 4A output current. It can operate over a wide input voltage range from 2.5V to 5.5V and integrates main switch and synchronous switch with very low R<sub>DS (ON)</sub> to minimize the conduction loss.

The SY80004 is in a space saving, low profile DFN1.5×1.5-6 package.

# **Ordering Information**



| Ordering Number | Package Type | Note |
|-----------------|--------------|------|
| SY80004DQD      | DFN1.5×1.5-6 | 4A   |

### **Features**

- 2.5V to 5.5V Input Voltage Range
- Ultra-Fast Load Transient Speed
- Low R<sub>DS(ON)</sub> for Internal Switches (Top/Bottom):  $38m\Omega/30m\Omega$
- High Switching Frequency 2.2MHz Minimizes the External Components
- ±1% Feedback or Output Voltage Accuracy (Full Temperature Range)
- PFM Mode for Light Load Efficiency
- 21μA Operating Quiescent Current
- Internal Soft-start Limits the Inrush Current
- 100% Dropout Operation
- Output Auto Discharge Function
- Power Good Indicator
- Auto Recovery for SQP/OVP/OTP Protection
- RoHS Compliant and Halogen Free
- Compact Package: DFN1.5×1.5-6

### **Applications**

- Portable Electronics
- Industrial PC
- Smart Phone

### **Typical Applications**



Figure 1. Schematic Diagram

Inductor and C<sub>OUT</sub> Selection Table

|   | $V_{OUT}$ | T(II)         | (    |           |           |   |
|---|-----------|---------------|------|-----------|-----------|---|
|   | (V), Q    | <b>L</b> (μH) | 10   | 22        | 44        |   |
|   |           | 0.33          |      | ☆         | $\sqrt{}$ |   |
| _ | 1.2       | 0.47          |      |           |           |   |
|   | 1.8       | 0.33          |      | ☆         |           |   |
|   | 1.0       | 0.47          |      |           |           |   |
|   | 2.5       | 0.47          |      | ☆         | V         |   |
|   | 4.3       | 0.68          |      | $\sqrt{}$ |           | _ |
|   | 37        |               | 1 10 |           |           |   |

Note: '\(\pi\'\) means recommended for most applications.



Figure 2. Efficiency vs. Output Current



### Pinout (top view)



Top Mark: f9xyz (Device code: f9; x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description 🔏                                                                                                                                                                                  |  |  |  |
|----------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| EN       | 1          | Enable control. Pull high to turn on. Do not leave it floating.                                                                                                                                    |  |  |  |
| PG       | 2          | Power good indicator. Power good indicator (open drain output). Low if the $V_{FB} < 92\%$ or the $V_{FB} > 109\%$ of $V_{REF}$ ; high otherwise. Connect a pull-up resistor to the input.         |  |  |  |
| FB       | 3          | Output feedback pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage: $V_{OUT}$ =0.6×(1+R <sub>H</sub> /R <sub>L</sub> ). |  |  |  |
| GND      | 4          | Power ground pin.                                                                                                                                                                                  |  |  |  |
| LX       | 5          | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                                                  |  |  |  |
| IN       | 6          | Input pin. Decouple this pin to the GND pin with at least a 4.7µF ceramic capacitor.                                                                                                               |  |  |  |

# **Block Diagram**



Figure 3. Block Diagram



Absolute Maximum Ratings (Note 1)

| Supply Input Voltage                                       |                        |
|------------------------------------------------------------|------------------------|
| FB, EN, PG Voltage                                         |                        |
| LX Voltage                                                 | 0.3V (*1) to 6.0V (*2) |
| Power Dissipation, PD @ TA = 25°C                          | 1.6W                   |
| Package Thermal Resistance (Note 2)                        |                        |
| heta <sub>JA</sub>                                         | 62°C/W                 |
| $\theta$ $_{JC}$                                           | 8°C/W                  |
| Junction Temperature Range                                 |                        |
| Lead Temperature (Soldering 10 sec.)                       | 260°C                  |
| Storage Temperature Range                                  |                        |
| (*1) LX Voltage Tested Down to -3V <20ns                   |                        |
| (*2) LX Voltage Tested Up to +7V <20ns                     | 12/-                   |
| Storage Temperature Range  ******************************* | <b>-X</b> /            |
|                                                            |                        |

**Recommended Operating Conditions** (Note 3)

| Supply Input Voltage       |     | $\Omega'$   | 2.5V to 5.5V  |
|----------------------------|-----|-------------|---------------|
|                            | , × |             | 40°C to 125°C |
| Junction Temperature Range |     | <del></del> |               |
| Ambient Temperature Range  |     |             |               |

### **Electrical Characteristics**

 $(T_J=-40^{\circ}\text{C}\sim125^{\circ}\text{C}, \text{ and } V_{IN}=2.5\text{V to } 5.5\text{V}. \text{ Typical values are at } T_J=25^{\circ}\text{C} \text{ and } V_{IN}=5\text{V}, \text{ unless otherwise specified.})$ 

| Parameter                               | Symbol               | Test Conditions                                      | Min   | Тур  | Max   | Unit      |
|-----------------------------------------|----------------------|------------------------------------------------------|-------|------|-------|-----------|
| Input Voltage Range                     | V <sub>IN</sub>      | . 2                                                  | 2.5   |      | 5.5   | V         |
| Input UVLO Threshold                    | $V_{\rm UVLO}$       | V <sub>IN</sub> falling                              | 2.1   | 2.2  | 2.3   | V         |
| Input UVLO Hysteresis                   | $V_{HYS}$            |                                                      |       | 160  |       | mV        |
| Quiescent Current                       | $I_Q$                | $V_{\rm FB} = 105\% \times V_{\rm REF}$              |       | 21   |       | μΑ        |
| Shutdown Current                        | I <sub>SHDN</sub>    | $V_{EN}=0V$ , $T_A=25$ °C                            |       | 0.05 | 0.5   | μΑ        |
| Feedback Reference Voltage              | $V_{REF}$            | I <sub>OUT</sub> =1A, CCM                            | 0.594 | 0.6  | 0.606 | V         |
| Output Voltage Load Regulation (Note 4) | $\Delta V_{LDR}$     | I <sub>OUT</sub> =0.5A to 4A, V <sub>OUT</sub> =1.8V |       | 0.1  |       | %/A       |
| Output Discharge FET R <sub>ON</sub>    | $R_{ m DIS}$         | $V_{EN}=0V$                                          |       | 8    |       | Ω         |
| Top FET R <sub>ON</sub>                 | R <sub>DS(ON)1</sub> |                                                      |       | 38   |       | $m\Omega$ |
| Bottom FET R <sub>ON</sub>              | R <sub>DS(ON)2</sub> |                                                      |       | 30   |       | mΩ        |
| EN Input Voltage High                   | V <sub>EN, H</sub>   |                                                      | 1.0   |      |       | V         |
| EN Input Voltage Low                    | $V_{\rm EN,L}$       |                                                      |       |      | 0.4   | V         |
| EN Leakage Current                      | I <sub>EN, LKG</sub> | EN=high                                              |       | 0.01 |       | μΑ        |
| .60                                     |                      | V <sub>FB</sub> falling, PG from high to low         |       | 92   |       | %         |
| Power Good Threshold                    | $V_{PG}$             | V <sub>FB</sub> rising, PG from low to high          |       | 95.5 |       | %         |
| rower Good Threshold                    | V PG                 | V <sub>FB</sub> rising, PG from high to low          |       | 109  |       | %         |
| 5                                       |                      | V <sub>FB</sub> falling, PG from low to high         |       | 105  |       | %         |
| De la Caral Dala                        | t <sub>PG,R</sub>    | PG from low to high                                  |       | 100  |       | μs        |
| Power Good Delay                        | t <sub>PG,F</sub>    | PG from high to low                                  |       | 20   |       | μs        |
| Power Good Output Low                   | $V_{PG, L}$          | I <sub>PG</sub> =1mA                                 |       |      | 0.4   | V         |
| PG Leakage Current                      | I <sub>PG, LKG</sub> | V <sub>PG</sub> =5V                                  |       | 0.01 |       | μΑ        |
| Min ON Time (Note 4)                    | t <sub>ON,MIN</sub>  |                                                      |       | 50   |       | ns        |
| Maximum Duty Cycle (Note 4)             | $D_{MAX}$            |                                                      | 100   |      |       | %         |





| Parameter                             | Symbol                | <b>Test Conditions</b>                                                | Min | Тур  | Max | Unit        |
|---------------------------------------|-----------------------|-----------------------------------------------------------------------|-----|------|-----|-------------|
| Soft-start Time                       | $t_{SS}$              | from EN high to 95% of V <sub>OUT</sub> nominal, T <sub>A</sub> =25°C |     | 1.75 |     | ms          |
| Switching Frequency                   | $f_{SW}$              | I <sub>OUT</sub> =1A, V <sub>OUT</sub> =1.8V                          |     | 2.2  |     | MHz         |
| Top FET Current Limit                 | $I_{LMT, TOP}$        |                                                                       | 5   |      |     | Α           |
| Bottom FET Current Limit              | I <sub>LMT, BOT</sub> |                                                                       | 4   |      |     | A           |
| Thermal Shutdown Temperature (Note 4) | $T_{SD}$              |                                                                       |     | 150  |     | <b>√°</b> C |
| Thermal Shutdown Hysteresis (Note 4)  | T <sub>HYS</sub>      |                                                                       |     | 20   |     | °C          |

**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**: Package thermal resistance is measured in the natural convection at T<sub>A</sub>=25°C on a 6cm×6cm size 2-oz two-layer Silergy Evaluation Board.

Note 3: The device is not guaranteed to function outside its operating condition.

Note 4: Guaranteed by design



# **Typical Performance Characteristics**

 $(T_A=25$ °C,  $V_{IN}=5V$ ,  $L=0.33\mu H$ ,  $C_{OUT}=2\times10\mu F$ , unless otherwise specified.)















Time (
Time (

Confidential Prepared For

Silentey

Corp.



# **Operation**

The SY80004 is a high efficiency 2.2MHz synchronous step-down DC/DC regulator capable of delivering up to 4A output current. It can operate over a wide input voltage range from 2.5V to 5.5V and integrates main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

The SY80004 adopts the instant PWM architecture to achieve fast transient responses for high step down applications and high efficiency at light loads.

The SY80004 provides protection functions such as cycle by cycle current limiting and thermal shutdown protection.

Low output voltage ripple, small external inductor and capacitor sizes are achieved with 2.2MHz switching frequency.

### **Applications Information**

Because of the high integration in the SY80004, the application circuit based on this regulator is rather simple. Only the input capacitor  $C_{\text{IN}}$ , the output capacitor  $C_{\text{OUT}}$ , the output inductor L and the feedback resistors ( $R_{\text{H}}$  and  $R_{\text{L}}$ ) need to be selected for the targeted application specifications.

#### Feedback Resistor Dividers RH and RL

Choose  $R_H$  and  $R_L$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_H$  and  $R_L$ . A value between  $10k\Omega$  and  $1M\Omega$  is highly recommended for both resistors. If  $V_{OUT}$  is 1.8V,  $R_H=100k\Omega$  is chosen, then using following equation,  $R_L$  can be calculated to be  $49.9k\Omega$ :



#### Input Capacitor C<sub>IN</sub>

The ripple current through input capacitor is calculated as:

$$I_{CIN RMS} = I_{OUT} \times \sqrt{D(1-D)}$$

To minimize the potential noise problem, a typical X5R or better grade ceramic capacitor with 6.3V rating should be placed really close to the IN and GND pins. Care should be taken to minimize the loop area formed by  $C_{IN}$ , and IN/GND pins. In this case, a  $4.7\mu F$  low ESR ceramic capacitor is recommended.

#### **Output Capacitor Cout**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use an X5R or better grade ceramic capacitor with 6.3V rating and more than  $2\times10\mu\text{F}$  capacitance.

#### **Output Inductor L**

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{\text{OUT}} (1 - V_{\text{OUT}} / V_{\text{IN,MAX}})}{f_{\text{SW}} \times I_{\text{OUT,MAX}} \times 40\%}$$

where  $f_{SW}$  is the switching frequency and  $I_{OUT,MAX}$  is the maximum load current.

The SY80004 is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

2) The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

Isat, min > Iout, max + 
$$\frac{\text{Vout}(1\text{-Vout/Vin,max})}{2 \times \text{fsw} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR $<25m\Omega$  to achieve a good overall efficiency.

#### **Inductor vs. Output Capacitor**

The ripple base control strategy needs very little  $C_{\text{OUT}}$  to confirm stability. Too large inductor and  $C_{\text{OUT}}$  will



lead to unstability. The recommended inductance and output capacitance is shown as below.

Inductance vs. Output Capacitance Selection Table
(Note 5)

| (2.333.2)    |                  |    |          |     |     |     |  |
|--------------|------------------|----|----------|-----|-----|-----|--|
| L            | $C_{OUT}(\mu F)$ |    |          |     |     |     |  |
| <b>(</b> μH) | 22               | 44 | 88       | 120 | 180 | 220 |  |
| 0.33         | Note 6           | √  | <b>V</b> | √   | √   | √   |  |
| 0.47         | V                | √  | <b>V</b> | √   | √   | √   |  |
| 0.68         | √                | √  | √        | √   | ×   | ×   |  |

Note 5: Tested with 120pF feedforward capacitor. Note 6: Only suitable for V<sub>OUT</sub><2.0V application.

#### Minimum Duty Cycle and Maximum Duty Cycle

In the COT architecture, there is no limitation for small duty cycles, since even at very low duty cycles, the switching frequency can be reduced as needed once the on-time is close to the minimum on time, to always ensure a proper operation.

The device will enter 100% dropout mode if the output voltage is very close to the input voltage, while the top FET is constantly turned on, the bottom FET is turned off.

#### **Power Good Indicator**

The power good indicator is an open drain output controlled by a window comparator connected to the feedback signal. If  $V_{FB}$  is greater than  $V_{PG,R}$  and less than  $V_{OVP}$  for at least the power good delay time (low to high), PG will be high-impedance. Otherwise, it is pulled low. PG should be connected to  $V_{IN}$  or another voltage source through a resistor (e.g.,  $10k\Omega\sim100k\Omega$ ).

#### **Load Transient Considerations**

The SY80004 integrates the compensation components to achieve good stability and fast transient responses. Adding a small ceramic capacitor with more than 120pF capacitance in parallel with  $R_{\rm H}$  may further speed up the load transient responses and is thus highly recommended, otherwise it may result in other application issues.



#### **OCP and UVP Protection Method**

TheSY80004 adopts cycle by cycle current limitation for both HS FET and LS FET. If the high side power FET current gets higher than the peak current limit threshold, the high side power FET will turn off and the low side power FET will turn on. If the low side FET current gets higher than the valley current limit threshold, the low side FET will keep turning on until low side FET current decreases below the valley current limit threshold. So, both peak and valley current are limited. If the load current continues to increase in these conditions, the output voltage will drop. When the output voltage falls below 33% of the regulation level, UVP will be triggered and the IC will operate in hic-cup mode. The hic-cup on time and hic-cup off time ratio is 1:1. If the hard short is removed, the IC will return to normal operation.

#### **Layout Design**

The layout design of the SY80004 is relatively simple. For the best efficiency and minimum noise problem, the following components should be placed close to the IC: C<sub>IN</sub>, L, R<sub>H</sub>, R<sub>L</sub> and C<sub>FF</sub>.

- I) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable. Place some vias in GND copper for heat sinking too.
- 2)  $C_{IN}$  must be close to Pins IN and GND. The loop area formed by  $C_{IN}$  and GND must be minimized.
- 3) The PCB copper area associated with the LX pin must be minimized to avoid the potential noise problem.
- 4) The components  $R_H$  and  $R_L$ , and the trace connecting to the FB pin must not be adjacent to the LX net on the PCB layout to avoid the noise problem.
- 5) The feedback sampling point should be connected with  $C_{\text{OUT}}$  rather than the inductor output terminal.
- 6) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull down  $1M\Omega$  resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.







# **DFN1.5x1.5-6 Package Outline**



Notes: 1, All dimension in millimeter and exclude mold flash & metal burr;



# **Taping & Reel Specification**

### 1. Taping orientation

**DFN1.5×1.5** 



**Feeding direction** 

# 2. Carrier Tape & Reel specification for packages



| Package<br>types | Tape width (mm) | Pocket pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per reel |
|------------------|-----------------|------------------|---------------------|-----------------------|--------------------|--------------|
| DFN1.5×1.5       | 8               | 4                | 7''                 | 400                   | 160                | 3000         |

### 3. Others: NA



# **Revision History**

The revision history provided is for informational purpose only and is believed to be accurate, however, not warranted. Please make sure that you have the latest revision.

| Date         | Revision      | Change                               |            |
|--------------|---------------|--------------------------------------|------------|
| Nov.17, 2022 | Revision 0.9A | Update the Package outline (page 11) | <b>X</b> - |
| Dec.14, 2021 | Revision 0.9  | Initial Release                      | X-T        |



#### IMPORTANT NOTICE

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at <a href="http://www.silergy.com/stdterms">http://www.silergy.com/stdterms</a>, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from Silergy under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com

© 2022 Silergy Corp.

All Rights Reserved.