The Future of Analog IC Technology High-Efficiency, Fast-Transient, 3A, 4.2V-20V Input Synchronous Step-down Converter in a QFN12 (2x3mm) Package #### **DESCRIPTION** The MP28248 is a fully-integrated, high-efficiency, synchronous, step-down, switch mode converter. It offers a very compact solution that can achieve a 3A continuous output current over a wide input supply range with excellent load and line regulation. The MP28248 operates at high efficiency over a wide output-current load range. Constant-On-Time control mode provides fast transient response and eases loop stabilization. Full protective features include short-circuit protection, over-current protection, over-voltage protection, under-voltage protection, and thermal shutdown. The MP28248 requires a minimal number of readily-available standard external components. This device is available in a space-saving 2mmx3mm 12-pin QFN package. #### **FEATURES** - Wide 4.2V to 20V Operating Input Range - 3A Output Current - Low R<sub>DS</sub>(ON) Internal Power MOSFETs - Proprietary Switching-Loss Reduction Technique - Soft Startup/Shutdown - Programmable Switching Frequency - SCP, OCP, UVP, OVP, and Thermal Shutdown - Output Adjustable from 0.815V to 13V - Available in a QFN12 (2mmx3mm) Package #### **APPLICATIONS** - Networking Systems - Distributed Power Systems All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under the Products, Quality Assurance page. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. #### TYPICAL APPLICATION #### Efficiency vs. Load Current #### ORDERING INFORMATION | Part Number | Package | Top Marking | |-------------|---------------|-------------| | MP28248GD* | QFN12 (2x3mm) | ACR | \*For Tape & Reel, add suffix -Z (e.g. MP28248GD-Z). #### PACKAGE REFERENCE # **ABSOLUTE MAXIMUM RATINGS (1)** | Supply Voltage V <sub>IN</sub> | 22V | |--------------------------------|----------------------------------| | V <sub>SW</sub> 0. | $3V \text{ to } (V_{IN} + 0.3V)$ | | V <sub>BS</sub> | V <sub>SW</sub> + 6V | | I <sub>VIN (RMS)</sub> | 3.5A | | All Other Pins | 0.3V to +6V | | Continuous Power Dissipation | $(T_A = 25^{\circ}C)^{(2)}$ | | QFN12 (2X3mm) | 1.8W | | Junction Temperature | 150°C | | Lead Temperature | | | Storage Temperature | 65°C to +150°C | # Recommended Operating Conditions (3) #### **Notes** - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. ## **ELECTRICAL CHARACTERISTICS** $V_{\text{IN}}$ = 12V, $T_{\text{A}}$ = 25°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------------------|-----------------------|---------------------------------------|------|-----|-----|-------| | Supply current (shutdown) | I <sub>IN</sub> | $V_{EN} = 0V$ | | 0 | | μA | | Supply current (quiescent) | ΙQ | $V_{EN} = 2V, V_{FB} = 0.9V$ | | 440 | 490 | μA | | HS switch-on resistance <sup>(5)</sup> | HS <sub>RDS-ON</sub> | | | 120 | | mΩ | | LS switch-on resistance <sup>(5)</sup> | LS <sub>RDS-ON</sub> | | | 50 | | mΩ | | Switch leakage | SWLKG | $V_{EN}$ = 0V, $V_{SW}$ = 0V or 12V | | 0 | 1 | μA | | Current limit | I <sub>LIMIT</sub> | After Soft-Start time-out | 4 | 5 | | Α | | | | $R_7 = 600k\Omega$ , $V_{OUT} = 1.2V$ | | 480 | | ns | | One-shot on-time | ton | $R_7 = 200k\Omega$ , $V_{OUT} = 1.2V$ | | 160 | | ns | | | | $R_7 = 120k\Omega$ , $V_{OUT} = 1.2V$ | | 100 | | ns | | Minimum off time | toff | | | 125 | | ns | | Fold-back off Time <sup>(5)</sup> | t <sub>FB</sub> -OCP | IL=ILIM=1 FB=0.6V | | 5 | | μs | | Fold-back off Time. | t <sub>FB</sub> -SCP | IL=ILIM=1 FB=0.2V | | 10 | | μs | | OCP hold-off time <sup>(5)</sup> | toc | IL=ILIM=1 FB=0.6V | | 50 | | μs | | Feedback voltage | $V_{FB}$ | T <sub>A</sub> =25°C | 807 | 815 | 823 | mV | | Feedback current | I <sub>FB</sub> | V <sub>FB</sub> =815mV | | 30 | 50 | nA | | EN rising threshold | EN <sub>Vth-Hi</sub> | | 1.05 | 1.3 | 1.6 | V | | EN threshold hysteresis | EN <sub>Vth-Hys</sub> | | | 500 | | mV | | EN input current | I <sub>EN</sub> | V <sub>EN</sub> = 2V | | 1.5 | | μA | | EN Input current | | $V_{EN} = 0V$ | | 0 | | μA | | Soft-start charging current | ISS | VSS = 0V | | 14 | | μA | | Soft stop charging current | ISS | VSS=0.815V | | 4.5 | | μA | | V <sub>IN</sub> under-voltage lockout threshold rising | INUV∨th | | | 1 | 3.1 | V | | V <sub>IN</sub> under-voltage lockout threshold hysteresis | | | | 300 | | mV | | Thermal shutdown | T <sub>SD</sub> | | | 150 | | °C | | Thermal shutdown hysteresis | T <sub>SD-HYS</sub> | | | 25 | | °C | #### Note: 5) Guaranteed by design and characterization # **PIN FUNCTIONS** | QFN12<br>(2x3mm)<br>Pin # | Name | Description | |---------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 11, 12 | GND | System Ground. Reference ground for the regulated output voltage. Requires special consideration during PCB layout. | | 2, 10,<br>exposed pad | SW | Switch Output. Connect using wide PCB traces. | | 3 | BST | Bootstrap. Requires a capacitor connected between SW and BST pins to form a floating supply across the high-side switch driver. | | 4 | VCC | Internal Bias Supply. Decouple with a $1\mu F$ ceramic capacitor as close to the pin as possible. | | 5 | EN | EN = 1 to enable the MP28248. For automatic start-up, connect EN pin to VIN with a pull-up resistor. | | 6 | SS | Soft-Start. Connect an external SS capacitor to program the soft-start time for the switch mode regulator. When the EN pin goes high, an internal current source (14 $\mu$ A) charges up the SS capacitor and the SS voltage smoothly ramps up from 0 to V <sub>FB</sub> . When the EN pin goes low, an internal current source (4.5 $\mu$ A) discharges the SS capacitor and the SS voltage smoothly drops. | | 7 | FB | Feedback. Sets the output voltage when connected to the tap of an external resistor divider that is connected between output and GND. | | 8 | FREQ | Frequency. Set during CCM operation. Connect a resistor R <sub>7</sub> to IN to set the switching frequency. Decouple with a 1nF capacitor. | | 9 | IN | Supply Voltage. The MP28248 operates from a +4.2V to +20V input rail. Requires C1 to decouple the input rail. Use wide PCB traces and multiple vias to make the connection. | #### TYPICAL CHARACTERISTICS V<sub>IN</sub>=12V, V<sub>out</sub>=1.2V, L=2μH, T<sub>A</sub>=+25°C,unless otherwise noted. #### Disable Supply Current vs. Input Voltage **Enable Supply Current vs.** Input Voltage No Load Supply Current vs. Input Voltage VCC vs. Input Voltage VCC vs. lo Fs vs. Input Voltage Fs vs. Output Current BST vs. Vin **Current Limit vs. Temperature** ### TYPICAL CHARACTERISTICS (continued) V<sub>IN</sub>=12V, V<sub>out</sub>=1.2V, L=2μH, T<sub>A</sub>=+25°C,unless otherwise noted. #### **BST Voltage vs. Temperature** **VCC vs. Temperature** Fs vs. Temperature #### **BST Voltage vs. Temperature** #### **BST Voltage vs. Temperature** Vin=20V, Vo=1.2V, BST Cap=1μF, Rbst=0Ω #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN}$ = 12V, $V_{OUT}$ = 1.2V, L = 2 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. ### TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, $V_{OUT}$ = 1.2V, L = 2 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. ### TYPICAL PERFORMANCE CHARACTERISTICS (continued) $V_{IN}$ = 12V, $V_{OUT}$ = 1.2V, L = 2 $\mu$ H, $T_A$ = 25°C, unless otherwise noted. ## **BLOCK DIAGRAM** Figure 1: Functional Block Diagram #### **OPERATION** #### **PWM Operation** The MP28248 is a fully-integrated, synchronous, rectified, step-down switch converter. The device uses constant-on-time (COT) control to provide transient response and easv stabilization. At the beginning of each cycle, the **MOSFET** (HS-FET) high-side turns ON whenever the feedback voltage (VFB) is lower than the reference voltage (V<sub>REF</sub>)—a low V<sub>FB</sub> indicates insufficient output voltage. The input voltage and the frequency-set resistor determine the ON period as follows: $$t_{ON} = \frac{9.3 \times R_7(k\Omega)}{V_{IN}(V) - 0.4} + 40(ns)$$ (1) After the ON period elapses, the HS-FET enters the OFF state. By cycling HS-FET between the ON and OFF states, the converter regulates the output voltage. The integrated low-side MOSFET (LS-FET) turns on when the HS-FET is in its OFF state to minimize the conduction loss. Shoot-through occurs when both the HS-FET and the LS-FET are turned on at the same time, causing a dead short between input and GND. Shoot-through dramatically reduces efficiency, and the MP28248 avoids this by internally generating a dead-time (DT) between when HS-FET turns off and LS-FET turns on, and when LS-FET turns off and HS-FET turns on. #### **Heavy-Load Operation** Figure 2: Heavy-Load Operation During heavy-load operation—when the output current is high—the MP28248 enters continuous-conduction mode (CCM) where the HS-FET and LS-FET repeat the on/off operation described for PWM operation, the inductor current never goes to zero, and the switching frequency (f<sub>SW</sub>) is fairly constant. Figure 2 shows the timing diagram during this operation. #### **Light-Load Operation** During light-load operation—when the output current is low—the MP28248 reduces the switching frequency to maintain high efficiency, and the inductor current drops near zero. When the inductor current reaches zero, the LS-FET driver goes into tri-state (high Z). The current modulator controls the LS-FET and limits the inductor current to around -1mA as shown in Figure 3. Hence, the output capacitors discharge slowly to GND through LS-FET, R1, and R2. This operation greatly improves device efficiency when the output current is low. Figure 3: Light-Load Operation Light-load operation is also called skip mode because the HS-FET does not turn on as frequently as during heavy-load conditions. The frequency at which the HS-FET turns on is a function of the output current—as the output current increases, the time period that the current modulator regulates becomes shorter, and the HS-FET turns on more frequently. The switching frequency increases in turn. The output current reaches the critical level when the current modulator time is zero, and can be determined using the following equation: $$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times f_{SW} \times V_{IN}}$$ (2) The device reverts to PWM mode once the output current exceeds the critical level. After that, the switching frequency stays fairly constant over the output current range. Figure 4: Floating Driver and Bootstrap Charging The floating power MOSFET driver is powered by an external bootstrap capacitor. This floating driver has its own UVLO protection with a rising threshold of 2.2V and a hysteresis of 150mV. The bootstrap capacitor is charged from VCC through N1 (Figure 4). N1 turns on when the LSFET turns on and turns off when the LSFET turns off. #### **Switching Frequency** MP28248 uses constant-on-time control because there is no dedicated oscillator in the IC. The input voltage is feed-forwarded to the on-time one-shot timer through the resistor $R_7$ . The duty ratio is kept as $V_{\text{OUT}}/V_{\text{IN}}$ , and the switching frequency is fairly constant over the input voltage range. The switching frequency can be determined with the following equation: $$f_{SW}(kHz) = \frac{10^{\circ}}{\frac{9.3 \times R_{7}(k\Omega)}{V_{IN}(V) - 0.4} \times \frac{V_{IN}(V)}{V_{OUT}(V)} + t_{DELAY}(ns)}}$$ (3) Where t<sub>DELAY</sub> is the comparator delay, and equals approximately 40ns. MP28248 is optimized to operate at high switching frequency with high efficiency. High switching frequency makes it possible to use small-sized LC filter components to save system PCB space. #### Jitter and FB Ramp Slope Jitter occurs in both PWM and skip modes when the noise in the $V_{FB}$ ripple propagates a delay to the HS-FET driver, as shown in Figure 5 and Figure 6. Jitter can affect system stability, with noise immunity proportional to the steepness of V<sub>FB</sub>'s downward slope. However, V<sub>FB</sub> ripple does not directly affect noise immunity. Figure 5: Jitter in PWM Mode Figure 6: Jitter in Skip Mode ### Ramp with Large ESR Capacitor For POSCAP or other types of capacitors with large ESR as the output capacitors, the ESR ripple dominates the output ripple, and the slope on the FB is related to the ESR. Figure 7 shows an equivalent circuit in PWM mode with the HSFET off and without an external ramp circuit. Go to the application information section for design recommendations for large ESR capacitors. Figure 7: Simplified Circuit in PWM Mode without External Ramp Compensation To realize a stable output without an external ramp, select an ESR value using the following equation: $$R_{ESR} \ge \frac{\frac{t_{SW}}{0.7 \times \pi} + \frac{t_{ON}}{2}}{C_{OUT}}$$ (4) Where t<sub>SW</sub> is the switching period. #### Ramp with small ESR Capacitor When using ceramic output capacitors, the ESR is insufficient to stabilize the system and requires external ramp compensation. The application section discusses this in further depth. Figure 8: Simplified Circuit in PWM Mode with External Ramp Compensation Figure 8 shows a simplified external ramp compensation circuit (R4 and C4) for PWM mode, with the HS-FET off. Chose R1, R2, and C4 of the external ramp to meet the following condition: $$\frac{1}{2\pi \times f_{sw} \times C_4} < \frac{1}{5} \times \left( \frac{R_1 \times R_2}{R_1 + R_2} + R_9 \right)$$ (5) Where: $$I_{R4} = I_{C4} + I_{FB} \approx I_{C4}$$ (6) And V<sub>RAMP</sub> on V<sub>FB</sub> can then be estimated as: $$V_{RAMP} = \frac{V_{IN} - V_{OUT}}{R_4 \times C_4} \times t_{ON} \times \frac{R_1 // R_2}{R_1 // R_2 + R_9}$$ (7) The downward slope of the $V_{FB}$ ripple then follows: $$V_{SLOPE1} = \frac{-V_{RAMP}}{t_{ref}} = \frac{-V_{OUT}}{R_{A} \times C_{e}}$$ (8) As shown in equation 8, either reduce R4 or C4 if there is instability in PWM mode. If C4 can not be reduced further due to limitation from equation 5, then reduce R4. For stable PWM operation, design V<sub>slope1</sub> based on equation 9. $$-V_{\text{slope1}} \ge \frac{\frac{t_{\text{SW}}}{0.7 \times \pi} + \frac{t_{\text{ON}}}{2} - R_{\text{ESR}} C_{\text{OUT}}}{2 \times L \times C_{\text{OUT}}} V_{\text{OUT}} + \frac{lo(mA)}{t_{\text{SW}} - t_{\text{on}}} (9)$$ Where Io is the load current. In skip mode, the downward slope of the $V_{FB}$ ripple is the same whether the external ramp is used or not. Figure 9 shows the simplified circuit of the skip mode when both the HS-FET and LS-FET are off. Figure 9: Simplified Circuit in Skip Mode The downward slope of the V<sub>FB</sub> ripple in skip mode can be determined as follow: $$V_{SLOPE2} = \frac{-V_{REF}}{((R_1 + R_2) / / Ro) \times C_{OUT}}$$ (10) Where Ro is the equivalent load resistor. As shown in Figure 6, $V_{\text{SLOPE2}}$ in skip mode is lower than that is in the PWM mode, so generally the jitter in skip mode is larger. For a system with less jitter in light-load condition, select smaller $V_{\text{FB}}$ resistors, though smaller resistors decrease the light-load efficiency. When using a large-ESR capacitor on the output, add a $10\mu F$ or smaller ceramic capacitor in parallel to minimize ESL effects. #### Soft-Start/Stop The MP28248 employs a soft start/stop (SS) mechanism to ensure smooth output during power up and power shut-down. When the EN pin goes high, an internal current source ( $14\mu A$ ) charges up the external SS cap. The SS cap voltage takes over the REF voltage to the PWM comparator. The output voltage smoothly ramps up with the SS voltage. Once the SS voltage reaches $V_{REF}$ , it continues to ramp up while the PWM comparator only compares the $V_{REF}$ and the $V_{FB}$ . At this point, the soft start finishes and it enters into steady state operation. When the EN pin goes low, an internal 4.5 $\mu$ A current source discharges the external SS cap voltage. Once the SS voltage falls below the V<sub>REF</sub>, the PWM comparator will only compare the V<sub>FB</sub> to the SS voltage. The output voltage will decrease smoothly with the SS voltage until the voltage level zeros out at high load. The SS cap value can be determined as follows: $$C_{SS}(nF) = \frac{t_{SS}(ms) \times I_{SS}(\mu A)}{V_{REF}(V)}$$ (11) If the output capacitors are large, avoid setting a short SS time to avoid hitting the current limit during SS. Table 1 lists SS times with different external capacitor value. Table 1: Soft-Start Time vs. Capacitor Value | · Ctart :c : c. capacito: | | | | | |---------------------------|---------|--|--|--| | tss(ms) | Css(nF) | | | | | 0.58 | 10 | | | | | 1.92 | 33 | | | | | 2.74 | 47 | | | | | 3.96 | 68 | | | | | 5.82 | 100 | | | | # Over-Current Protection and Short-Circuit Protection The MP28248 has cycle-by-cycle over-current limit control that monitors the inductor current during the HS-FET ON state. Once the inductor current exceeds the current limit, the HS-FET turns off. At the same time, the OCP timer—set at 50µs—starts. OCP will trigger if the current reaches or exceeds the current limit every cycle during those 50µs, and the MP28248 enters hiccup mode to periodically restart the part. If $V_{FB}$ < 0.5x $V_{REF}$ and the current hits its limit, the MP28248 triggers the short-circuit protection (SCP) immediately and the MP28248 enters hiccup mode to periodically restart the part. If $V_{FB} < 0.5 \text{x} V_{REF}$ and the inductor current peak value exceeds the set current limit threshold, MP28248 enters hiccup mode to periodically restart the part. This protection mode is especially useful when the output shorts to ground, greatly reducing the average short-circuit current and any thermal build-up to protect the regulator. The MP28248 exits the hiccup mode once the over current condition is removed. #### Over-Voltage Protection (OVP) MP28248 monitors the output voltage through the tap of a resistor divider connected to FB. When $V_{FB}$ exceeds 1.25x $V_{REF}$ , MP28248 triggers OVP. LS-FET is then left on, while the HS-FET is off. Exiting OVP requires power cycling the MP28248. #### **UVLO** protection MP28248 has UVLO protection. When $V_{\text{IN}}$ exceeds the UVLO rising threshold voltage, the chip powers up. It shuts off when $V_{\text{IN}}$ is less than the UVLO falling threshold voltage. This is non-latch protection. #### **Thermal Shutdown** The junction temperature of the IC is monitored internally. If the junction temperature exceeds the threshold value (typically 150°C), the converter shuts off. This is non-latch protection. There is about 25°C hysteresis. Once the junction temperature drops to around 125°C, it initiates a soft start. #### APPLICATION INFORMATION # Setting the Output Voltage—Large ESR Capacitors For applications that use electrolytic or POS capacitors as output capacitors, the output voltage is set by feedback resistors R1 and R2 as shown in Figure 10. Figure 10: Simplified Circuit of POS Capacitor To design the feedback circuit, first select a value for R2: a small R2 will lead to considerable quiescent current loss while a large R2 makes the FB pin noise-sensitive. For best results, choose a value between $5k\Omega$ and $50k\Omega$ for R2, and choose a comparatively larger R2 when $V_0$ is low—e.g. 1.05V—and a smaller R2 when $V_0$ is high. Then determine R1 using the following equation that takes the output ripple into consideration: $$R_{1} = \frac{V_{OUT} - \frac{1}{2}\Delta V_{OUT} - V_{REF}}{V_{DEF}} \cdot R_{2}$$ (12) Where $\Delta V_{OUT}$ is the output ripple determined by equation 21. # Setting the Output Voltage—Small ESR Capacitors Figure 11: Simplified Circuit with Ceramic Capacitor When using a low-ESR ceramic capacitors on the output, add an external voltage ramp to the FB pin. As Figure 11 shows, the resistive divider and the ramp voltage, $V_{RAMP}$ , influences the output voltage. As discussed in the previous section, the $V_{RAMP}$ can be calculated as per equation 7. Select an appropriate R2: typically in the range of $5k\Omega$ to $50k\Omega$ for most applications; use a relatively large R2 when $V_0$ is low—e.g.,1.05V—and a small R2 when $V_0$ is high. Determine R1 as follows: $$R_{1} = \frac{R_{2}}{V_{FB(AVG)}} - \frac{R_{2}}{R_{4} + R_{9}}$$ (13) Where $V_{FB(AVG)}$ is the average value on the FB pin. Its value in skip mode is lower than in PWM mode, meaning load regulation is strictly conditional to to the $V_{FB(AVG)}$ . Line regulation is also related to $V_{FB(AVG)}$ . For improved load or line regulation, use a lower $V_{RAMP}$ as per equation 9. For PWM mode, use the following equation to determine $V_{FB(AVG)}$ : $$V_{\text{FB(AVG)}} = V_{\text{REF}} + \frac{1}{2} V_{\text{RAMP}} \times \frac{R_1 // R_2}{R_1 // R_2 + R_9}$$ (14) Typically R9 is $0\Omega$ , but the appropriate non-zero value, as per equation 15, improves noise immunity. Select a value that is around $0.2 \times R1/R2$ to minimize its effect on $V_{RAMP}$ . $$R_9 = \frac{1}{2\pi \times C_4 \times 2f_{SW}}$$ (15) To simplify the calculation of R1 for equation 14, add a DC-blocking capacitor, $C_{DC}$ , to filter the DC influence from R4 and R9. Figure 12 shows a simplified circuit with external ramp compensation and a DC-blocking capacitor. Approximating R1 is now much easier with $C_{DC}$ using equation 16 for PWM mode. $$R_{1} = \frac{(V_{OUT} - V_{REF} - \frac{1}{2}V_{RAMP})}{V_{REF} + \frac{1}{2}V_{RAMP}}R_{2}$$ (16) Select a $C_{DC}$ value at least 10× the value of C4 for better DC blocking, though do not select a $C_{DC}$ that exceeds 0.47 $\mu$ F to avoid long start-up times. Larger $C_{DC}$ values improve FB noise immunity when combined with smaller R1 and R2 values to limit system start-up effects. Note that even with $C_{DC}$ , the load and line regulation are still $V_{RAMP}$ -related. Figure 12: Simplified Ceramic Capacitor Circuit with DC Blocking Capacitor #### **Input Capacitor** The input current to the step-down converter is discontinuous and therefore requires a capacitor to supply the AC current to the step-down converter while maintaining the DC input voltage. Ceramic capacitors are recommended for best performance and should be placed as close to the $V_{\text{IN}}$ pin as possible. Capacitors with X5R and X7R ceramic dielectrics are recommended because they are fairly stable with temperature fluctuations. The capacitors must also have a ripple current rating greater than the maximum input ripple current of the converter. The input ripple current can be estimated as follows: $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (17) The worst-case condition occurs at $V_{IN} = 2V_{OUT}$ , where: $$I_{CIN} = \frac{I_{OUT}}{2} \tag{18}$$ For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current. The input capacitance value determines the input voltage ripple of the converter. If there is an input voltage ripple requirement in the system, choose the input capacitor that meets the specification. The input voltage ripple can be estimated as follows: $$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right) \quad (19)$$ Under worst-case conditions where $V_{IN} = 2V_{OUT}$ : $$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}$$ (20) #### **Output Capacitor** The output capacitor maintains the DC output voltage. Use ceramic or POSCAP capacitors for best results. The output voltage ripple can be estimated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}) (21)$$ For ceramic capacitors, the impedance at the switching frequency is dominated by the capacitance. The output voltage ripple is mainly caused by the capacitance. For simplification, the output voltage ripple can be estimated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \qquad (22)$$ The output voltage ripple caused by ESR is very small and requires an external ramp to stabilize the system. The external ramp can be generated through resistor R4 and capacitor C4 following equations 5, 8 and 9. For POSCAP capacitors, the ESR dominates the impedance at the switching frequency. The ramp voltage generated from the ESR is high enough to stabilize the system and therefore does not need an external ramp. Use a minimum ESR value of around $12m\Omega$ to ensure stable converter operation. For simplification, the output ripple can be approximated as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times R_{\text{ESR}} \quad (23)$$ The application design must also consider the maximum output capacitor value. If the output capacitor value is too high, the output voltage can't reach the designated value during the soft-start time, and then the device will fail to regulate. The maximum output capacitor value $C_{O\_MAX}$ can be approximately by: $$C_{O\ MAX} = (I_{LIM\ AVG} - I_{OUT}) \times t_{ss} / V_{OUT}$$ (24) Where $I_{\text{LIM\_AVG}}$ is the average start-up current during soft-start period and $t_{\text{ss}}$ is the soft-start time. #### Inductor The inductor supplies constant current to the output load while being driven by the switched input voltage. A larger-value inductor will result in less ripple current that will result in lower output ripple voltage. However, a larger-value inductor will have a larger physical footprint, higher series resistance, and/or lower saturation current. A good rule for determining the inductance value is to design the peak-to-peak ripple current in the inductor to be in the range of 30% to 40% of the maximum output current, and that the peak inductor current is below the maximum switch current limit. The inductance value can be calculated by: $$L = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times \Delta I_{\text{L}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}})$$ (25) Where $\Delta I_{L}$ is the peak-to-peak inductor ripple current. The inductor should not saturate under the maximum inductor peak current, where the peak inductor current can be calculated by: $$I_{LP} = I_{OUT} + \frac{V_{OUT}}{2f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (26) #### **Design Example** Some design examples with typical outputs are provided in the following tables: #### Table 2: 1.2V $V_{OUT}$ (L = $2\mu H$ ) $V_{IN}$ C4 R1 R2 Fsw Vout (V) (V) $(\Omega)$ $(\Omega)$ (F) $(\Omega)$ $(\Omega)$ (Hz) 12 1.2 301k 806k 220p 17.4k 40.2k 440k Table 3: 1.8V Vout (L = 2µH) VIN $\mathbf{V}_{\mathsf{OUT}}$ R1 R7 R4 C4 Fsw (V) $(\Omega)$ (V) $(\Omega)$ $(\Omega)$ (F) $(\Omega)$ (Hz) 1.8 402k 649k 220p 30k 500k Table 4: 2.5V $V_{OUT}$ (L = $2\mu H$ ) VIN VOUT R1 R7 C4 R2 Fsw (V) (V) (F) $(\Omega)$ $(\Omega)$ (Hz) $(\Omega)$ $(\Omega)$ 2.5 499k 499k 330p 21.5k 12 10k 544k Table 5: 3.3V $V_{OUT}$ (L = 4.7 $\mu$ H) VOUT Fsw $V_{IN}$ R7 R4 R1 R2 $(\Omega)$ (V) $(\Omega)$ (F) $(\Omega)$ $(\Omega)$ (Hz) 806k 680k 330p 10k 3.3 520k Table 6: 5V V<sub>OUT</sub> (L = 8μH) Vout (V) 5 R7 $(\Omega)$ 1M VIN (V) 12 The detailed application schematic is shown in Figure 13. The typical performance and circuit waveforms have been shown in the Typical Performance Characteristics section. For more possible applications of this device, please refer to related Evaluation Board Data Sheets. **R4** $(\Omega)$ 1.2M R1 $(\Omega)$ 220p 53.6k C4 (F) R2 $(\Omega)$ 10k Fsw (Hz) 544k # **Typical Application Schematic** Figure 13: Detailed Application Schematic # **Layout Recommendation** - 1) The high current paths (GND, IN, and SW) should be placed very close to the device with short, wide, and direct traces. - 2) Put the input capacitors as close to the IN and GND pins as possible. - 3) Put the decoupling capacitor as close to the $V_{\text{CC}}$ and GND pins as possible. - 4) Keep the switching node SW short and away from the feedback network. The external feedback resistors should be placed next to the FB pin. Make sure that there is no via on the FB trace. - 5) Keep the BST voltage path (BST, R3, C3, and SW) as short as possible. - 6) Use a four-layer board to achieve better thermal performance. # **PACKAGE INFORMATION** #### **SIDE VIEW** #### RECOMMENDED LAND PATTERN #### NOTE: - 1) ALL DIMENSIONS ARE IN MILLIMETERS. - 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH. - 3) LEAD COPLANARITY SHALL BE 0.10 MILLIMETER MAX. - 4) JEDEC REFERENCE DRAWING IS JEDEC MO-220 - 5) DRAWING IS NOT TO SCALE. NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.