# **MP28266** 21V, 3A, 500kHz, Synchronous Step-Down Converter ## **DESCRIPTION** The MP28266 is a synchronous, rectified, step-down, switch-mode converter with built in internal power MOSFETs. It offers a very compact solution to achieve a 3A continuous output current over a wide input supply range, with excellent load and line regulation. The MP28266 has synchronous mode operation for higher efficiency over the output-current–load range. Current-mode operation provides a fast transient response and eases loop stabilization. Full protection features include over-current protection and thermal shutdown. The MP28266 requires a minimal number of readily-available standard external components, and is available in a space-saving 3mm×4mm 14-pin QFN package. ## **FEATURES** - Wide 6V-to-21V Operating Input Range - 0.6V Internal Reference with 2% Accuracy - 3A Output Current - Low-R<sub>ds(ON)</sub> Internal Power MOSFETs - Fixed 500kHz Switching Frequency - Frequency SYNC from a 300kHz-to-2MHz External Clock - External Soft-Start - AAM Power-Save Mode - OCP and Thermal Shutdown - Available in a 3mm×4mm QFN14 Package. ## **APPLICATIONS** - DSL Modems - Cable Modems - Set Top Boxes All MPS parts are lead-free and adhere to the RoHS directive. For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Registered Trademarks of Monolithic Power Systems, Inc. ## TYPICAL APPLICATION ## ORDERING INFORMATION | Part Number* | Package | Top Marking | Free Air Temperature (TA) | |--------------|---------------|-------------|---------------------------| | MP28266DL | QFN14 (3x4mm) | MP28266DL | -40°C to +85°C | \* For Tape & Reel, add suffix –Z (eg. MP28266DL–Z); For RoHS, compliant packaging, add suffix –LF (eg. MP28266DL–LF–Z) # **PACKAGE REFERENCE** | A DCOLLE | TE MAXIMUN | DAT | NICC (1) | |----------|------------------|--------|----------| | ADSULU | I E IVIAAIIVIUIV | I RA I | MAGO | | 0.3V to 24V | |------------------------------| | 0.3V to 24V | | V <sub>SW</sub> + 6V | | 0.3V to 6V | | 150°C | | 260°C | | 150°C | | $(T_A = +25^{\circ}C)^{(2)}$ | | 2.6W | | | # | Therma | l Resistance ( | $\theta_{JA}$ | $\boldsymbol{\theta}_{JC}$ | |---------|----------------|---------------|----------------------------| | QFN14 ( | 3x4mm) | 48 | . 11 °C/W | #### Notes: - 1) Exceeding these ratings may damage the device. - 2) The maximum allowable power dissipation is a function of the maximum junction temperature T<sub>J</sub> (MAX), the junction-to-ambient thermal resistance θ<sub>JA</sub>, and the ambient temperature T<sub>A</sub>. The maximum allowable continuous power dissipation at any ambient temperature is calculated by P<sub>D</sub> (MAX) = (T<sub>J</sub> (MAX)-T<sub>A</sub>)/θ<sub>JA</sub>. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage. - The device is not guaranteed to function outside of its operating conditions. - 4) Measured on JESD51-7, 4-layer PCB. # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $T_A$ = 25°C, unless otherwise noted. | Symbol | Condition | Min | Тур | Max | Units | |----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ı | V <sub>IN</sub> = 12V, V <sub>FB</sub> = 1V,<br>V <sub>AAM</sub> =5V | 0.55 | 0.7 | 0.85 | mA | | Iq | V <sub>IN</sub> = 12V, V <sub>FB</sub> = 1V,<br>V <sub>AAM</sub> =0.5V | 0.45 | 0.6 | 0.75 | MA | | HS <sub>RDS-ON</sub> | | | 120 | | mΩ | | LS <sub>RDS-ON</sub> | | | 20 | | mΩ | | SW <sub>LKG</sub> | V <sub>SW</sub> = 0V or 12V,<br>V <sub>FB</sub> =0.7V, V <sub>AAM</sub> =0.5V | | 0.1 | 1 | μΑ | | ILIMIT | D=40% | 4.2 | 5.5 | | Α | | fsw | V <sub>FB</sub> =550mV | 425 | 500 | 595 | kHz | | t <sub>ON-MIN</sub> | | | 80 | | ns | | D <sub>MAX</sub> | V <sub>FB</sub> = 550mV | 85 | 90 | | % | | fsync | | 0.3 | | 2 | MHz | | \/ | T <sub>A</sub> = 25°C | 591 | 603 | 615 | mV | | V <sub>FB</sub> | -40°C <t<sub>A&lt;85°C<sup>(6)</sup></t<sub> | 588 | 603 | 618 | | | I <sub>FB</sub> | V <sub>FB</sub> = 650mV | | 10 | 50 | nA | | Vaam_high | | 2.9 | | | V | | Vaam_low | | | | 2.2 | V | | Ідам | V <sub>AAM</sub> =0V | | 0 | | μA | | | V <sub>AAM</sub> =5V | | 3.3 | | μA | | | | 1.8 | | | V | | | | | | 0.4 | V | | | | | | | μΑ | | Iss | V <sub>SS</sub> =0 | | 10 | | μA | | INUV <sub>Vth_rising</sub> | | 5.2 | 5.5 | 5.8 | ٧ | | INUVvth_falling | <i>''</i> | 4.1 | 4.4 | 4.7 | ٧ | | Vcc | | | 5 | | V | | \ / / | Icc=5mA | | 5 | | % | | Tsp | | | 150 | | °C | | | Iq HSRDS-ON LSRDS-ON SWLKG ILIMIT fsw ton-min DMAX fsync VFB IFB VAAM_HIGH VAAM_LOW IAAM VHI VLO ISYNC Iss INUVvth_rising INUVvth_falling Vcc | VIN = 12V, VFB = 1V, VAAM=5V | Iq | Iq | V <sub>IN</sub> = 12V, V <sub>FB</sub> = 1V, V <sub>AAM</sub> =5V 0.55 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.7 0.85 0.85 0.7 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 0.85 | <sup>5)</sup> Guaranteed by design.6) Not tested in production and guaranteed by over-temperature correlation. ## TYPICAL PERFORMANCE CHARACTERISTICS Performance curves are tested on the evaluation board of the Design Example section. $V_{IN}$ = 12V, $V_{OUT}$ = 1.2V, $V_{AAM}$ =0.5V, L = 2.8 $\mu$ H, $T_A$ = +25°C, unless otherwise noted. ## TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance curves are tested on the evaluation board of the Design Example section. $V_{IN}$ = 12V, $V_{OUT}$ = 1.2V, $V_{AAM}$ =0.5V, L = 2.8 $\mu$ H, $T_A$ = +25°C, unless otherwise noted. # **PIN FUNCTIONS** | QFN14<br>Pin# | Name | Description | |---------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IN | Supply Voltage. The MP28266 operates from a 6V-to-21V input rail. C1 decouples the input rail. Connect using wide PCB traces and multiple vias. | | 2,3,4,5 | SW | Switch Output. Connect using wide PCB traces and multiple vias. | | 6 | BST | Bootstrap. A capacitor connected between SW and BST pins is required to form a floating supply across the high-side switch driver. | | 7 | SYNC | This pin serves as frequency synchronous clock input. | | 8 | FB | Feedback. Connect to the tap of an external resistor divider from the output to GND to set the output voltage. To prevent current-limit runaway during a short circuit fault condition, the frequency fold-back comparator lowers the oscillator frequency when the FB voltage is below 100mV. | | 9 | AAM | Advanced Asynchronous Modulation. Connect to a voltage supply through 2 resistor dividers to force the MP28266 into non-synchronous mode under light loads. Drive AAM pin high (Vcc) to force the MP28266 into CCM. | | 10 | SS | Soft Start. Connect an external capacitor to program the soft start time for the switch mode regulator. | | 11 | VCC | Bias Supply. Decouple with $0.1\mu F$ -to- $0.22\mu F$ capacitor. And the capacitance should be no more than $0.22\mu F$ . | | 12,13 | GND | System Ground. This reference ground of the regulated output voltage. Requires special considerations during PCB layout. | | 14 | AGND | Signal Ground. AGND is not internally connected to System Ground; connect AGND to system Ground in PCB layout. | | | Exposed Pad | No Internal Connection. Connect the exposed pad to GND plane for optimal thermal performance. | ## **BLOCK DIAGRAM** Figure 1: Functional Block Diagram ## **OPERATION** The MP28266 is a high-frequency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a very compact solution to achieve more than 3A continuous output current over a wide input supply range, with excellent load and line regulation. The MP28266 operates in a fixed-frequency, peak-current—control mode to regulate the output voltage. An internal clock initiates the PWM cycle to turn on the integrated high-side power MOSFET. This MOSFET remains on until its current reaches the value set by the COMP voltage. When the power switch is OFF, it remains off until the next clock cycle starts. If within 90% of one PWM period the power MOSFET current does not reach the COMP-set current value, the power MOSFET will be forced to turn off. #### **Error Amplifier** The error amplifier compares the FB pin voltage against the internal 0.6V reference (REF) and outputs a current proportional to their difference. This output current charges or discharges the internal compensation network for the COMP voltage, which controls the power MOSFET current. The optimized internal compensation network minimizes the external component counts and simplifies the control loop design. #### **Internal Regulator** The 5V internal regulator powers most of the internal circuits. This regulator takes the $V_{IN}$ input and operates in the full $V_{IN}$ range. When $V_{IN}$ exceeds 5.0V, the output of the regulator is in full regulation. When $V_{IN}$ is lower than 5.0V, the output decreases and requires a 0.1µF ceramic decoupling capacitor. ## Frequency Synchronizing The MP28266 can be synchronized through the SYNC pin to an external clock with a range from 300kHz up to 2MHz. The internal clock rising edge is synchronized to the external clock rising edge. ## Under-Voltage Lockout (UVLO) Under-voltage lockout (UVLO) protects the chip against operating at an insufficient supply voltage. The MP28266's UVLO comparator monitors the output voltage of the internal regulator, VCC. The UVLO rising threshold is about 5.5V while its falling threshold is a consistent 4.4V. #### **External Soft-Start** Adjust the soft start time through the capacitor connected from SS to ground. When the soft-start period starts, an internal 10µA current source charges the external capacitor. During soft-start, the voltage on the soft-start capacitor connects to the non-inverting input of the error amplifier. The soft-start period lasts until the voltage on the soft-start capacitor exceeds the reference voltage of 0.6V. At this point the reference voltage takes over at the non-inverting error amplifier input. The soft-start time can be calculated as follows: $$t_{ss}(ms) = \frac{0.6V \times C_{ss}(nF)}{10\mu A}$$ If the output of the MP28266 is pre-biased to a certain voltage during startup, the IC will disable both the high-side and low-side switches until the voltage on the internal soft-start capacitor exceeds the sensed output voltage at the FB pin. #### Over-Current Protection The MP28266 has a hiccup over-current limit for when the inductor current peak value exceeds the set current limit threshold. When the output voltage drops below 70% of the reference while the inductor current exceeds the current limit, the MP28266 enters hiccup mode. This is especially useful to ensure system safety under fault conditions. The latch-off function is disabled during the soft-start duration. #### Thermal Shutdown Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 150°C, it shuts down the whole chip. When the temperature is below its lower threshold—typically 140°C—the chip is enabled again. #### Floating Driver and Bootstrap Charging An external bootstrap capacitor powers the floating power MOSFET driver. This floating driver has its own UVLO protection with a rising threshold of 2.2V and a hysteresis of 150mV. $V_{\text{IN}}$ internally regulates the bootstrap capacitor voltage through D1, M1, C4, L1 and C2 (Figure 2). If ( $V_{\text{IN}}$ - $V_{\text{SW}}$ ) exceeds 5V, U1 regulates M1 to maintain a 5V BST voltage across C4. Figure 2: Internal Bootstrap Charging Circuit # **APPLICATION INFORMATION** #### **COMPONENT SELECTION** #### **Setting the Output Voltage** The external resistor divider sets the output voltage (see the Typical Application on page 1). The feedback resistor R1—with the internal compensation capacitor—also sets the feedback loop bandwidth (see the Typical Application on page 1). Choose R1 equal to $10k\Omega$ . R2 is then: $$R2 = \frac{R1}{\frac{V_{\text{out}}}{0.6V} - 1}$$ The T-type network is highly recommended when $V_{\text{OUT}}$ is low. Figure 3: T-Type Network Table 1 lists the recommended T-type resistors value for common output voltages. Table 1: Resistor Selection for Common Output Voltages | Output Voltages | | | | | | |----------------------|---------|----------|----------|--|--| | V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) | Rt (kΩ) | | | | 1.05 | 7.5(1%) | 10(1%) | 24.9(1%) | | | | 1.2 | 10(1%) | 10(1%) | 24.9(1%) | | | | 1.8 | 10(1%) | 4.99(1%) | 24.9(1%) | | | | 2.5 | 10(1%) | 3.16(1%) | 24.9(1%) | | | | 3.3 | 10(1%) | 2.20(1%) | 24.9(1%) | | | | 5 | 10(1%) | 1.36(1%) | 24.9(1%) | | | #### Selecting the Inductor For most applications, use a 1µH-to-10µH inductor with a DC current rating of at least 25% percent higher than the maximum load current. For highest efficiency, select an inductor with a DC resistance less than $15m\Omega$ . For most designs, derive the inductance value from the following equation: $$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$ Where $\Delta I_{L}$ is the inductor ripple current. Choose inductor current to be approximately 30% of the maximum load current. The maximum inductor peak current is: $$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$ Under light-load conditions (below 100mA), use a larger inductance for improved efficiency. ## Selecting the Input Capacitor The input current to the step-down converter is discontinuous, therefore requires a capacitor to supply the AC current to the step-down converter and maintain the DC input voltage. Use low ESR capacitors; in particular ceramic capacitors with X5R or X7R dielectrics not only because of their low ESR values, but also their small temperature coefficients. A $22\mu F$ capacitor will suffice for most applications. The input capacitor (C1) requires an adequate ripple current rating because it absorbs the input switching current. Estimate the RMS current in the input capacitor with: $$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$ The worst-case condition occurs at $V_{\text{IN}}$ = $2V_{\text{OUT}}$ , where: $$I_{C1} = \frac{I_{LOAD}}{2}$$ For simplification, choose an input capacitor with an RMS current rating greater than half the maximum load current. The input capacitor can be electrolytic, tantalum or ceramic. When using electrolytic or tantalum capacitors, place a small, high-quality ceramic capacitor with a value of 0.1µF as close to the IC as possible. When using ceramic capacitors, select those with enough capacitance to prevent excessive input voltage ripple. Estimate the input voltage ripple caused by the capacitance with: $$\Delta V_{\text{IN}} = \frac{I_{\text{LOAD}}}{f_{\text{S}} \times C1} \times \frac{V_{\text{OUT}}}{V_{\text{IN}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ ### **Selecting the Output Capacitor** The output capacitor (C2) maintains the DC output voltage. Use ceramic, tantalum, or low-ESR electrolytic capacitors. Use low ESR capacitors in particular to keep the output voltage ripple low, as estimated by: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{S}} \times C2}\right)$$ Where $L_1$ is the inductor value and $R_{\text{ESR}}$ is the equivalent series resistance (ESR) value of the output capacitor. For ceramic capacitors, the capacitance dominates the impedance at the switching frequency and is the primary source of the output voltage ripple. For simplification, estimate the output voltage ripple with: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{S}}^2 \times L_{\text{1}} \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$ For tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, estimate the output ripple as: $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{S}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$ The characteristics of the output capacitor also affect the stability of the regulation system. The MP28266 can be optimized for a wide range of capacitance and ESR values. #### Setting the AAM Voltage The AAM voltage sets the transition point from AAM to CCM. Select a value that balances efficiency, stability, ripple, and transient response: A low AAM voltage improves stability and ripple, but degrades AAM Mode efficiency and transient response; Conversely, a high AAM voltage improves AAM efficiency and transient response, but degrades stability and ripple. Set the AAM voltage using a resistor divider as shown in Figure 4. #### Figure 4: AAM Network Normally, the convertor has three operating modes: AAM, DCM, CCM. The boundary between DCM and CCM occurs when the inductor ripple minimum is zero. The input voltage, output voltage and inductance are all fixed, so to calculate the compensation voltage at the boundary between DCM and CCM (V<sub>Critical\_COMP</sub>), use the following equation: $$\begin{split} I_{\text{peak\_Critical}} &= \frac{V_{\text{O}} \left( V_{\text{IN}} - V_{\text{O}} \right)}{V_{\text{IN}} \cdot L \cdot f_{\text{OSC}}} \\ V_{\text{Critical\_COMP}} &= \frac{I_{\text{peak}}}{G_{\text{CS}}} + V_{\text{slope}} + V_{\text{is}} \end{split}$$ Where $G_{CS}$ =3.2A/V, $V_{is}$ =0.21V, and $V_{slope}$ =D. D is the duty cycle. If V<sub>AAM</sub> exceeds V<sub>Critical\_COMP</sub>, the convertor moves from AAM to CCM directly and eliminates DCM. This setting improves light-load efficiency. However, the output ripple increases during light-load. The inductor peak current at the transition point is: $$I_{\text{peak}} = (V_{\text{AAM}} - V_{\text{is}} - V_{\text{slope}}) \cdot G_{\text{CS}}$$ If $V_{AAM}$ is lower than $V_{Critical\_COMP}$ , the convertor has three operating modes in the full load range. As the gap between $V_{AAM}$ and $V_{Critical\_COMP}$ narrows, so does the DCM range. To improve efficiency while retaining a reasonable ripple, set $V_{AAM}$ close to $V_{Critical\_COMP}$ . The inductor peak current at this transition point is: $$I_{\text{peak}} = \frac{\left(V_{\text{AAM}} - V_{\text{is}}\right) \cdot G_{\text{CS}} \cdot \left(V_{\text{IN}} - V_{\text{O}}\right)}{V_{\text{IN}} - V_{\text{O}} + L \cdot f_{\text{OSC}} \cdot G_{\text{CS}}}$$ Refer to Figure 5 to select an optimal voltage and then use the following equation to determine the value of R4. Assume R3 to be $10k\Omega$ : Figure 5: AAM Selection for Common Output Voltages (V<sub>IN</sub>=6V-to-21V) External Bootstrap Diode An external bootstrap diode can enhance the efficiency of the regulator given the applicable conditions: - V<sub>OUT</sub> is 5V or 3.3V; and - Duty cycle is high: $D = \frac{V_{OUT}}{V_{IN}} > 65\%$ The external BST diode connects from the VCC pin to the BST pin, as shown in Figure 6. Figure 6: Optional External Bootstrap Diode for Enhanced Efficiency The recommended external BST diode is IN4148, and the BST capacitor is $0.1\mu F$ to $1\mu F$ . #### **PC Board Layout** Place the high current paths (GND, IN and SW) very close to the device with short, direct, and wide traces. Place the input capacitor as close as possible to the IN and GND pins. Place the external feedback resistors next to the FB pin. Keep the switching node SW short and away from the feedback network. # **TYPICAL APPLICATION CIRCUIT** Figure 7: Typical Application Circuit ## **PACKAGE INFORMATION** **NOTICE:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.