# MPQ8633A-H 16V, 12A, Configurable-Frequency, Synchronous Step-Down Converter with Adjustable Current Limit and Voltage Tracking #### DESCRIPTION The MPQ8633A-H is a fully integrated, high-frequency, synchronous step-down converter. It offers a very compact solution that can achieve up to 12A of output current ( $I_{OUT}$ ) across a wide input voltage ( $V_{IN}$ ) range, with excellent load and line regulation. The MPQ8633A-H operates at high efficiency across a wide $I_{OUT}$ load range. Internally compensated constant-on-time (COT) control provides fast transient response and eases loop stabilization. The selectable switching frequency ( $f_{SW}$ ) can be set to 600kHz, 800kHz, or 1000kHz by configuring the MODE pin. This maintains a constant $f_{SW}$ , regardless of $V_{IN}$ and the output voltage ( $V_{OUT}$ ). During start-up, the internal soft-start timer ( $t_{SS}$ ) (1ms) ramps up $V_{OUT}$ in a controlled manner. $t_{SS}$ can be increased by adding a capacitor on the TRK/REF pin. An open-drain power good (PG) signal indicates whether $V_{OUT}$ is within its nominal voltage range. If the input fails to supply power to the MPQ8633A-H, then the PG voltage ( $V_{PG}$ ) is clamped at about 0.7V via an external pull-up voltage. Full protection features include over-current protection (OCP), over-voltage protection (OVP), under-voltage protection (UVP), and over-temperature protection (OTP). The MPQ8633A-H requires a minimal number of readily available, standard external components, and is available in a QFN-21 (3mmx4mm) package. #### **FEATURES** - Wide Input Voltage (V<sub>IN</sub>) Range: - 2.7V to 16V with External 3.3V Bias - 4V to 16V with Internal Bias or External 3.3V Bias - Differential Output Voltage (V<sub>OUT</sub>) Remote Sense - Configurable Accurate Current Limit (I<sub>LIMIT</sub>) - 12A Output Current (I<sub>OUT</sub>) - Integrated Low R<sub>DS(ON)</sub> Power MOSFETs - Proprietary Switching Loss Reduction Technique - Adaptive Constant-On-Time (COT) Control for Ultrafast Transient Response - Stable with Zero ESR Output Capacitor - Reference Voltage (V<sub>REF</sub>) Accuracy: - 0.5% V<sub>REF</sub> Accuracy from 0°C to 70°C - 1% V<sub>REF</sub> Accuracy from -40°C to +125°C - Selectable Pulse-Skip Mode (PSM) or Forced Continuous Conduction Mode (FCCM) - Excellent Load Regulation - V<sub>OUT</sub> Tracking - V<sub>OUT</sub> Discharge - PGOOD Clamped Low during Power Failure - Configurable Soft-Start Time (t<sub>SS</sub>) from 1ms - Pre-Biased Start-Up - 600kHz, 800kHz, or 1000kHz Selectable Switching Frequency (f<sub>SW</sub>) - Non-Latch OCP, UVP, OVP, UVLO Protection, and Thermal Shutdown - Adjustable V<sub>OUT</sub> from 0.6V to 90% of V<sub>IN</sub> (5.5V Max) - Available in a QFN-21 (3mmx4mm) Package ## **APPLICATIONS** - Telecommunication Systems - Networking Systems - Servers - Base Stations All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries. # **TYPICAL APPLICATION** # **ORDERING INFORMATION** | Part Number* | Package | Top Marking | MSL Rating | |---------------|------------------|-------------|------------| | MPQ8633A-HGLE | QFN-21 (3mmx4mm) | See Below | 1 | For Tape & Reel, add suffix -Z (e.g. MPQ8633A-HGLE-Z). ## **TOP MARKING** **MPYW** <u>8</u>633 ALLL EH MP: MPS prefix Y: Year code W: Week code 8633A: First five digits of the part number LLL: Lot number E: Package prefix H: Non-latch OVP ## PACKAGE REFERENCE 3 # **PIN FUNCTIONS** | Pin # | Name | Description | |--------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | BST | <b>Bootstrap</b> . Connect a capacitor between the SW and BST pins to form a floating supply across the high-side MOSFET (HS-FET) driver. | | 2 | AGND | Analog ground. Select the AGND pin to be the control circuit reference point. | | 3 | CS | Current limit. Connect a resistor between the CS pin and AGND to set the current limit (ILIMIT) trip point. | | 4 | MODE | <b>Mode selection</b> . Configure the MODE pin to select either forced continuous conduction mode (FCCM) or pulse-skip mode (PSM). MODE also selects the switching frequency (fsw). See table 1 on page 14 for additional details. | | 5 | TRK/REF | <b>External voltage-tracking input.</b> The output voltage ( $V_{OUT}$ ) tracks the TRK/REF input signal. Use a ceramic decoupling capacitor to decouple the TRK/REF pin. Place this capacitor as close to TRK/REF as possible. Capacitors with X7R or X5R grade dielectrics are recommended due to their stable temperature characteristics. The TRK/REF capacitor ( $C_{TRK/REF}$ ) determines the soft-start time (tss). See Equation 2 on page 14 for additional details. | | 6 | RGND | <b>Differential remote-sense negative input.</b> Connect the RGND pin directly to the negative side of the voltage-sensing point. Short RGND to PGND if remote sense is not used. | | 7 | FB | <b>Feedback and differential remote-sense positive input.</b> An external resistor divider connected between the output and RGND (tapped to the FB pin) sets V <sub>OUT</sub> . Place this resistor divider as close to FB as possible. Do not use vias on the FB traces. | | 8 | EN | <b>Enable</b> . The EN pin is an input signal that turns the converter on and off. Pull EN high to turn the converter on; pull EN low to turn it off. Connect the EN and VIN pins via a pull-up resistor or a resistive voltage divider for automatic start-up. Do not float EN. | | 9 | PGOOD | <b>Power good output.</b> The PGOOD pin is an open-drain output. A pull-up resistor connected to a DC voltage is required to indicate whether $V_{\text{OUT}}$ is within the regulation voltage range. If the output is in regulation, PGOOD is pulled high. There is a delay (about 1ms) between when the FB voltage ( $V_{\text{FB}}$ ) exceeds 92.5% and the PGOOD voltage ( $V_{\text{PG}}$ ) is pulled high. | | 10, 21 | VIN | <b>Input voltage.</b> The VIN pin supplies power to the internal MOSFET and converter. Use decoupling input capacitors to decouple the input rail. Use wide PCB traces to make the VIN connection. | | 11, 12, 13,<br>14, 15, 16,<br>17, 18 | PGND | <b>System ground.</b> The PGND pin is the reference ground of the regulated V <sub>OUT</sub> , and requires careful consideration when designing the PCB layout. Use wide PCB traces to make the PGND connection. | | 19 | VCC | Internal 3V LDO output. The driver and the control circuitry are powered by the VCC pin. Use a ≥1µF ceramic decoupling capacitor to decouple VCC. Place this capacitor as close to VCC as possible. Capacitors with X7R or X5R grade dielectrics recommended due to their stable temperature characteristics. | | 20 | SW | <b>Switch output.</b> Connect the SW pin to the inductor and the bootstrap capacitor ( $C_{BST}$ ). SW is pulled up to the VIN voltage ( $V_{IN}$ ) by the HS-FET during the pulse-width modulation (PWM) duty cycle on time ( $t_{ON}$ ). SW is pulled low by the inductor current ( $I_L$ ) during the PWM off time ( $t_{OFF}$ ). Use wide PCB traces to make the SW connection. | ## **ABSOLUTE MAXIMUM RATINGS** (1) | 18V | |---------------------------| | $0.3V$ to $V_{IN} + 0.3V$ | | 3V to +25V | | 5V to +25V | | V <sub>SW</sub> + 4V | | 4.5V | | 0.3V to +4.3V | | 170°C | | 260°C | | 65°C to +170°C | | | ## Recommended Operating Conditions (3) | Input voltage (V <sub>IN</sub> )4V to 16V | / | |----------------------------------------------------------|---| | $V_{IN}$ (DC) - $V_{SW}$ (DC) (4)0.3V to $V_{IN}$ + 0.3V | | | $V_{SW}$ (DC) <sup>(4)</sup> 0.3V to $V_{IN}$ + 0.3V | / | | Output voltage (Vout)0.6V to 5.5V | / | | External VCC Bias (V <sub>CC_EXT</sub> )3.12V to 3.6V | / | | Max output current (I <sub>OUT_MAX</sub> ) 12A | ١ | | Max output current limit (I <sub>LIMIT_MAX</sub> )16A | ١ | | Max peak inductor current (I <sub>L_PEAK_MAX</sub> ) 18A | ١ | | EN voltage (V <sub>EN</sub> ) | | | Operating junction temp (T <sub>J</sub> )40°C to +125°C | ) | # **Thermal Resistance** (5) (6) **θ**<sub>JB</sub> **θ**<sub>JC</sub>\_**TOP** QFN-21 (4mmx3mm) ......9.....21.....°C/W #### Notes: - 1) Exceeding these ratings may damage the device. - 2) Measured using a differential oscilloscope probe. - The device is not guaranteed to function outside of its operating conditions. - 4) If V<sub>IN</sub> is 16V, then the voltage rating can be between -3V and +23V for ≤25ns, with a maximum repetition rate of 1000kHz. - 5) $\theta_{JB}$ is the thermal resistance from the junction to the board around the PGND pin's soldering point. - 6) $\theta_{\text{JC\_TOP}}$ is the thermal resistance from the junction to the top of the package. # **ELECTRICAL CHARACTERISTICS** $V_{IN}$ = 12V, $T_J$ = -40°C to +125°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |------------------------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------|------|------|------|--------------------------| | Supply Currents | • | | • | | | • | | Shutdown current | I <sub>SD</sub> | V <sub>EN</sub> = 0V | | 10 | 20 | μΑ | | Quiescent current | IQ | $V_{EN} = 2V, V_{FB} = 0.62V$ | | 650 | 850 | μΑ | | MOSFETs | | | | | | | | High-side MOSFET (HS-FET) switch leakage | I <sub>SW_LKG_HS</sub> | $V_{EN} = 0V$ , $V_{SW} = 0V$ | | 0 | 10 | μA | | Low-side MOSFET (LS-FET) switch leakage | I <sub>SW_LKG_LS</sub> | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 12V | | 0 | 30 | μΛ | | HS-FET on resistance | R <sub>DS(ON)_HS</sub> | $V_{EN} = 2V$ , $T_J = 25$ °C | | 13.3 | | mΩ | | LS-FET on resistance | R <sub>DS(ON)_LS</sub> | V <sub>EN</sub> = 2V, T <sub>J</sub> = 25°C | | 3.8 | | mΩ | | Current Limit (ILIMIT) | | | | | | | | Current limit threshold | V <sub>LIMIT</sub> | | 1.15 | 1.2 | 1.25 | V | | Ics to Iouт ratio | Ics / Iout | Іо∪т ≥ 2А | 18 | 20 | 22 | μA/A | | LS-FET negative current limit | I <sub>LIMIT_NEG</sub> | | | -9 | | А | | Negative current limit timer (7) | t <sub>NCL</sub> | | | 200 | | ns | | Switching Frequency (fsv | v) | | | | | | | Conitation for any (8) | fsw | R <sub>MODE</sub> is pulled to AGND, I <sub>OUT</sub> = 0A, V <sub>OUT</sub> = 1V | 480 | 600 | 720 | kHz | | Switching frequency (8) | | $R_{MODE} = 30.1 k\Omega$ , $I_{OUT} = 0A$ , $V_{OUT} = 1V$ | 680 | 800 | 920 | kHz | | | | $R_{MODE} = 60.4k\Omega$ , $I_{OUT} = 0A$ , $V_{OUT} = 1V$ | 850 | 1000 | 1150 | kHz | | Minimum on time (7) | ton_min | V <sub>FB</sub> = 500mV | | | 50 | ns | | Minimum off time (7) | t <sub>OFF_MIN</sub> | $V_{FB} = 500 \text{mV}$ | | | 180 | ns | | Over-Voltage Protection (OVP) and Under-Voltage Protection (UVP) | | | | | | | | OVP threshold | V <sub>OVP</sub> | | 113 | 116 | 119 | % of<br>V <sub>REF</sub> | | UVP threshold | V <sub>UVP</sub> | | 77 | 80 | 83 | % of<br>V <sub>REF</sub> | | Feedback (FB) and Soft S | Start (SS) | | | | | | | Poforonoo voltago | \/ | $T_J = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 594 | 600 | 606 | mV | | Reference voltage | V <sub>REF</sub> | $T_J = 0$ °C to +70°C | 597 | 600 | 603 | mV | | TRK/REF source current | I <sub>SOURCE_</sub> | V <sub>TRK/REF</sub> = 0V | | 42 | | μΑ | | TRK/REF sink current | I <sub>SINK</sub> _<br>TRK/REF | VTRK/REF = 1V | | 12 | | μA | | Soft-start time | tss | C <sub>TRK/REF</sub> = 1nF, T <sub>J</sub> = 25°C | 0.75 | 1 | 1.25 | ms | | Error Amplifier (EA) | | | | - | | | | EA offset | Voffset | | -3 | 0 | +3 | mV | | FB current | I <sub>FB</sub> | $V_{FB} = V_{REF}$ | | 50 | 100 | nA | # **ELECTRICAL CHARACTERISTICS** (continued) $V_{IN} = 12V$ , $T_J = -40$ °C to +125°C, unless otherwise noted. | Parameters | Symbol | Condition | Min | Тур | Max | Units | |----------------------------------------------|------------------------------------|------------------------------------------------------------------------------------------------|------|------|------|--------------------------| | Enable (EN) and Under-Volt | age Lockout (UV | /LO) Protection | • | • | • | | | EN rising threshold | V <sub>EN_RISING</sub> | | 1.17 | 1.22 | 1.27 | V | | EN hysteresis | V <sub>EN_HYS</sub> | | | 200 | | mV | | EN current | I <sub>EN</sub> | V <sub>EN</sub> = 2V | | 0 | | μA | | Soft-shutdown discharge MOSFET on resistance | R <sub>DS(ON)</sub> _<br>DISCHARGE | | | 80 | 150 | Ω | | V <sub>IN</sub> UVLO | | | | • | | | | V <sub>IN</sub> UVLO rising threshold | VIN_UVLO_RISING | Vcc = 3.3V | 2.1 | 2.4 | 2.7 | V | | V <sub>IN</sub> UVLO falling threshold | V <sub>IN_UVLO_FALLING</sub> | $V_{CC} = 3.3V$ | 1.55 | 1.85 | 2.15 | V | | VCC Regulator | | | | | | | | VCC UVLO rising threshold | VCC_UVLO_RISING | | 2.65 | 2.8 | 2.95 | V | | VCC UVLO falling threshold | V <sub>CC_UVLO_FALLING</sub> | | 2.35 | 2.5 | 2.65 | V | | VCC voltage | Vcc | | 2.88 | 3.00 | 3.12 | V | | VCC load regulation | | Icc = 25mA | | 0.5 | | % of<br>Vcc | | Power Good (PG) | | | | | | | | PG rising high threshold | VPG_RISING_HIGH | V <sub>FB</sub> is pulled high | 89.5 | 92.5 | 95.5 | % of $V_{REF}$ | | PG rising low threshold | Vpg_rising_low | V <sub>FB</sub> is pulled high | 113 | 116 | 119 | % of V <sub>REF</sub> | | PG falling high threshold | Vpg_falling_high | V <sub>FB</sub> is pulled low | 98 | 101 | 104 | % of<br>V <sub>REF</sub> | | PG falling low threshold | V <sub>PG_FALLING_LOW</sub> | V <sub>FB</sub> is pulled low | 77 | 80 | 83 | % of<br>V <sub>REF</sub> | | PG low to high delay | t <sub>PG</sub> | T <sub>J</sub> = 25°C | 0.6 | 0.9 | 1.2 | ms | | PG sink current capability | $V_{PG\_SINK}$ | I <sub>PG</sub> = 10mA | | | 0.4 | V | | PG leakage current | I <sub>PG_LKG</sub> | $V_{PG} = 3.3V$ | | | 3 | μA | | DC autout valtage law lavel | Vout_low_100 | $V_{IN} = 0V$ , $V_{PG}$ is pulled up to 3.3V via a $100k\Omega$ resistor, $T_J = 25^{\circ}C$ | | 650 | 800 | mV | | PG output voltage low level | Vout_low_10 | $V_{IN} = 0V$ , $V_{PG}$ is pulled up to 3.3V via a $10k\Omega$ resistor, $T_J = 25^{\circ}C$ | | 750 | 900 | mV | | Thermal Shutdown | | | | | | | | Thermal shutdown (7) | T <sub>SD</sub> | | | 160 | | °C | | Thermal shutdown hysteresis <sup>(7)</sup> | | | | 30 | | °C | #### Notes: <sup>7)</sup> Guaranteed by design. <sup>8)</sup> Guaranteed by design to remain in the specified range across different temperature ranges. #### TYPICAL PERFORMANCE CHARACTERISTICS $V_{IN} = 12V$ , $T_A = 25$ °C, $V_{OUT} = 1.2V$ , $f_{SW} = 800$ kHz, unless otherwise noted. # Switching Frequency vs. Output Current ## **Load Regulation** # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are tested on the evaluation board. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are tested on the evaluation board. # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Performance waveforms are tested on the evaluation board. # **Over-Voltage Protection** # **FUNCTIONAL BLOCK DIAGRAM** **Figure 1: Functional Block Diagram** #### **OPERATION** ### **Constant-On-Time (COT) Control** Constant-on-time (COT) control provides fast load transient response and eases loop stabilization. Figure 2 shows COT control. Figure 2: COT Control The operational amplifier corrects any error voltage between the FB voltage ( $V_{FB}$ ) and the reference voltage ( $V_{REF}$ ). With the amplifier, the MPQ8633A-H can provide excellent load regulation across the entire load range, regardless of the operation mode. The dedicated RGND pin provides differential output voltage $(V_{\text{OUT}})$ remote sensing. The remote-sensing traces should be kept in a low-impedance state for the best performance. The MPQ8633A-H includes internal ramp compensation to support the low ESR MLCC output capacitor ( $C_{\text{OUT}}$ ) solution. Adaptive internal ramp compensation provides stability across the entire input voltage ( $V_{\text{IN}}$ ) range and $V_{\text{OUT}}$ range with proper design of the output L/C filter. #### **Pulse-Width Modulation (PWM)** The amplifier corrects any error voltage between V<sub>FB</sub> and V<sub>REF</sub>, and generates a fairly smooth DC comparator (COMP) voltage (V<sub>COMP</sub>). The internal ramp is superimposed onto COMP. The superimposed $V_{COMP}$ is compared to $V_{FB}$ . If $V_{FB}$ drops below $V_{COMP}$ , then the integrated high-side MOSFET (HS-FET) turns on. The HS-FET remains on for a fixed on time $(t_{ON})$ . This fixed $t_{ON}$ is determined by $V_{IN}$ , $V_{OUT}$ , and the selected switching frequency ( $f_{SW}$ ). Once ton finishes, the HS-FET turns off. The HS-FET turns on again once V<sub>FB</sub> drops below By repeating this operation, $V_{COMP}$ . MPQ8633A-H regulates V<sub>OUT</sub>. The integrated low-side MOSFET (LS-FET) turns on once the HS-FET turns off to minimize conduction loss. If both the HS-FET and the LS-FET turn on simultaneously, then a dead short occurs between the VIN and PGND pins. This is known as shoot-through. To avoid shoot-through, a dead time (DT) is inserted between the HS-FET off time ( $t_{OFF}$ ) and the LS-FET $t_{ON}$ , and vice versa. Figure 3 shows PWM mode under heavy-load conditions. Figure 3: PWM Mode at Heavy-Loads # Forced Continuous Conduction Mode (FCCM) If the output current ( $I_{OUT}$ ) is high, and the inductor current ( $I_L$ ) exceeds 0A, then the part operates in forced continuous conduction mode (FCCM) (see Figure 3). The MPQ8633A-H can also be configured to operate in FCCM while $I_{OUT}$ is low (see the Mode Selection section on page 14). In FCCM, $f_{SW}$ is fairly constant (PWM mode), and the $V_{OUT}$ ripple ( $\Delta V_{OUT}$ ) remains fairly constant across the entire load range. #### Pulse-Skip Mode (PSM) Under light-load conditions, the MPQ8633A-H can be configured to operate in pulse-skip mode (PSM) to optimize efficiency (see the Mode Selection section on page 14). I<sub>L</sub> decreases as the load decreases. Once I<sub>L</sub> reaches 0A, the part transitions from FCCM to PSM. Figure 4 on page 14 shows PSM under light-load conditions. Figure 4: PSM at Light Loads If $V_{FB}$ drops below $V_{COMP}$ , then the HS-FET turns on for a fixed interval. Once the HS-FET turns off, the LS-FET turns on until I<sub>L</sub> reaches 0A. In PSM, V<sub>FB</sub> should not reach V<sub>COMP</sub> as I<sub>L</sub> reaches 0A. The LS-FET driver enters a highimpedance (Hi-Z) state as IL reaches 0A. A current modulator takes control of the LS-FET and limits I<sub>L</sub> below -1mA, and the output capacitors discharge to PGND slowly via the LS-FET. In PSM, the HS-FET does not turn on as frequently as it does in FCCM. As a result, the efficiency in PSM is higher than that in FCCM. As I<sub>OUT</sub> increases, the current modulator regulation time decreases. The HS-FET turns on more frequently, and f<sub>SW</sub> increases accordingly. IOUT reaches its critical level once the current modulator time is 0s. The critical level of I<sub>OUT</sub> can be calculated with Equation (1): $$I_{OUT} = \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{2 \times L \times f_{SW} \times V_{IN}}$$ (1) The part enters PWM mode once I<sub>OUT</sub> exceeds its critical level. Then f<sub>SW</sub> remains fairly constant across the entire I<sub>OUT</sub> range. The MPQ8633A-H can be configured to operate in FCCM while under light-load conditions (see Table 1). #### **Mode Selection** The MPQ8633A-H provides both FCCM and PSM for light-load operation. It also has three selectable f<sub>SW</sub> options. The MODE resistor $(R_{MODF})$ selects $f_{SW}$ and the operation mode under light-load conditions (see Table 1). **Table 1: Mode Selection at Light-Loads** | RMODE | Mode | fsw (kHz) | |---------------------------------|------|-----------| | Pulled to VCC | PSM | 600 | | 243kΩ (±20%) or pulled to AGND | PSM | 800 | | 121kΩ (±20%) or pulled to AGND | PSM | 1000 | | Pulled to AGND | FCCM | 600 | | 30.1kΩ (±20%) or pulled to AGND | FCCM | 800 | | 60.4kΩ (±20%) or pulled to AGND | FCCM | 1000 | #### Soft Start (SS) The minimum soft-start time (t<sub>SS</sub>) is limited at 1ms. tss can be increased by adding a soft-start capacitor (Css) between the TRK/REF and RGND pins. C<sub>SS</sub> can be calculated with Equation (2): $$C_{SS}(nF) = \frac{tss(ms) \times 36\mu A}{0.6(V)}$$ (2) #### **Output Voltage Tracking and Reference** TRK/REF is an analog input pin that can track another power supply or accept an external reference. If an external voltage signal is connected to TRK/REF, then TRK/REF acts as a reference for V<sub>OUT</sub>. V<sub>FB</sub> follows this external voltage signal, and the soft-start settings are ignored. The TRK/REF input signal can be between 0.3V and 1.4V. During start-up, the TRK/REF voltage (V<sub>TRK/REF</sub>) should exceed 600mV to ensure proper operation. After startup, V<sub>TRK/RFF</sub> can be between 0.3V and 1.4V. #### Pre-Biased Start-Up The MPQ8633A-H is designed for a monotonic start-up into a pre-biased load. If the output is pre-biased to a certain voltage during start-up, then the IC turns both the HS-FET and LS-FET off until V<sub>TRK/REF</sub> exceeds the sensed voltage on the FB pin. If the BST voltage (V<sub>BST</sub>) drops below the 2.3V before V<sub>TRK/REF</sub> exceeds the sensed voltage on the FB pin, then the LS-FET turns on to charge V<sub>BST</sub> via VCC. The LS-FET turns on for very short pulses, so that the drop in the pre-biased level is negligible. #### **Output Voltage Discharge** If the MPQ8633A-H shuts down through EN, then $V_{\text{OUT}}$ discharge mode is enabled. Both the HS-FET and the LS-FET latch off, and a discharge MOSFET connected between the SW and PGND pins turns on to discharge $V_{\text{OUT}}$ . The typical on resistance of this MOSFET is $80\Omega$ . Once $V_{\text{FB}}$ drops below 10% of $V_{\text{REF}}$ , the discharge MOSFET turns off. # **Current Sense and Over-Current Protection** (OCP) The MPQ8633A-H features an on-die current sense and a configurable positive current limit ( $I_{LIMIT}$ ) threshold. $I_{\text{LIMIT}}$ is active once the MPQ8633A-H starts up. During the LS-FET $t_{\text{ON}}$ , $I_{\text{L}}$ is sensed by a current mirror, which generates a current output at the CS pin. The current-sense gain ( $G_{\text{CS}}$ ) ratio is the value of this current output over the actual current. The current-sense resistor (R<sub>CS</sub>) connected between the CS and AGND pins makes the current-sense voltage (V<sub>CS</sub>) proportional to I<sub>L</sub> cycle-by-cycle. The HS-FET turns on once V<sub>CS</sub> drops below the internal over-current protection (OCP) threshold (V<sub>OCP</sub>) during the LS-FET t<sub>ON</sub> to limit the inductor valley current cycle-by-cycle. R<sub>CS</sub> can be calculated with Equation (3): $$R_{\text{CS}}(\Omega) = \frac{V_{\text{OCP}}}{G_{\text{CS}} \times (I_{\text{LIMIT}} - \frac{(V_{\text{IN}} - V_{\text{OUT}}) \times V_{\text{OUT}}}{V_{\text{IN}}} \times \frac{1}{2 \times L \times f_{\text{SW}}})}$$ (3) Where $V_{\text{OCP}}$ is 1.2V, $G_{\text{CS}}$ is $20\mu\text{A/A}$ , and $I_{\text{LIMIT}}$ is the desired current limit in amps (A). Once the device starts up, hiccup mode is active after a delay time (3ms). If the device detects an over-current (OC) fault for 31 consecutive cycles, or if the $V_{FB}$ drops below the under-voltage protection (UVP) threshold ( $V_{UVP}$ ), the part enters hiccup mode. In hiccup mode, the HS-FET latches off and the LS-FET latches off during zero-current detection (ZCD). $V_{TRK/REF}$ is also discharged. After about 11ms, the MPQ8633A-H attempts to initiate an SS. If the OC fault is still present after 3ms, then the device repeats this operation until the OC fault is removed, and $V_{OUT}$ ramps up smoothly to its regulation level. #### **Negative Inductor Current Limit** If the LS-FET detects a negative current (-9A), then the LS-FET turns off for 200ns to limit the negative current. #### **Output Sink Mode (OSM)** The MPQ8633A-H employs output sink mode (OSM) to regulate $V_{OUT}$ to its targeted value. If $V_{FB}$ exceeds 104% of $V_{REF}$ (and is below $V_{OVP}$ ), then the part operates in OSM. In OSM, the LSFET remains on until the LS-FET current ( $I_{LS}$ ) reaches the negative $I_{LIMIT}$ ( $I_{LIMIT\_NEG}$ ) (-5.5A). Once $I_{LS}$ reaches -5.5A, the LS-FET turns off for 200ns and the HS-FET turns on. The LS-FET turns on again after 100ns. The MPQ8633A-H continues to operate in OSM until $V_{FB}$ drops below 102% of $V_{REF}$ . Once $V_{FB}$ drops below 102% of $V_{REF}$ , the MPQ8633A-H exits OSM after 15 consecutive cycles of FCCM. # **Over-Voltage Protection (OVP)** The MPQ8633A-H monitors $V_{\text{OUT}}$ by connecting FB to the tap of the FB resistor divider. The resistor divider detects whether an over-voltage (OV) fault has occurred. This also provides hiccup mode for OVP. If $V_{FB}$ exceeds 116% of $V_{REF}$ , then OVP is triggered. PGOOD is pulled down until it reaches the low-side $I_{LIMIT\_NEG}$ . Once it reaches $I_{LIMIT\_NEG}$ , the LS-FET turns off for 200ns, and the HS-FET turns on for the LS-FET tope. After 200ns, the LS-FET is turned on again. The MPQ8633A-H continues this operation to try to discharge the excessive voltage on the output. The part exits OVP discharge mode once $V_{FB}$ drops below 105% of $V_{REF}$ . #### Thermal Shutdown The IC monitors the junction temperature $(T_J)$ internally. If $T_J$ exceeds the thermal shutdown threshold (typically 160°C), then the converter shuts down, and the TRK/REF capacitors are discharged. Once $T_J$ drops below 130°C, the IC initiates an SS to resume normal operation. There is about 30°C hysteresis. Thermal shutdown is a non-latch protection. # Output Voltage Setting and Remote Output Voltage Sensing Choose a value for R1. Then R2 can be calculated with Equation (4) on page 16: $$R2(k\Omega) = \frac{V_{REF}}{V_{OUT} - V_{REF}} \times R1(k\Omega)$$ (4) Connect a feed-forward capacitor ( $C_{FF}$ ) in parallel with R1 to improve load transient response. R1 and $C_{FF}$ add an extra zero to the system, which improves loop response. R1 and $C_{FF}$ are selected so that the zero formed by R1 and $C_{FF}$ is between 20kHz and 60kHz. The zero ( $f_{ZERO}$ ) can be calculated with Equation (5): $$f_{ZERO} = \frac{1}{2\pi \times R1 \times C_{FF}}$$ (5) #### Power Good (PG) The PGOOD pin is a power good (PG) output. PGOOD is the open-drain of a MOSFET. Connect PGOOD to VCC or another external voltage source (<3.6V) via a pull-up resistor (e.g. $10k\Omega$ ). Once $V_{IN}$ is applied, the MOSFET turns on, and PGOOD is pulled to AGND before TRK/REF is ready. Once $V_{FB}$ exceeds 92.5% of $V_{REF}$ , PGOOD is pulled high after a delay time (0.8ms). If $V_{FB}$ drops below 80% of $V_{REF}$ or exceeds 116% percent of $V_{REF}$ , then PGOOD is latched low. PGOOD can only be pulled high again after a new SS. If $V_{IN}$ fails to power the MPQ8633A-H, then PGOOD is clamped low regardless of whether it is tied to an external DC source via a pull-up resistor. Figure 5 shows the relationship between the PGOOD voltage ( $V_{PG}$ ) and the PGOOD pull-up current ( $I_{PG}$ ). Figure 5: Clamped VPG vs. IPG ### **Enable (EN) Configuration** The EN pin is an input signal that turns the MPQ8633A-H on and off. Pull EN high to turn the converter on; pull EN low to turn it off. Do not float EN. EN can be driven by an analog or digital control logic signal to enable and disable the device. The MPQ8633A-H provides accurate EN thresholds. A resistor divider between the VIN and AGND pins can be used to configure the start-up $V_{\text{IN}}$ ( $V_{\text{IN\_SU}}$ ). This is highly recommended for applications without a dedicated EN control logic signal to avoid $V_{EN}$ from bouncing between the EN UVLO rising and falling thresholds during start-up and shutdown. $V_{IN\_SU}$ can be calculated with Equation (6): $$V_{IN\_SU}(V) = V_{EN\_RISING} \times \frac{R_{UP} + R_{DOWN}}{R_{DOWN}}$$ (6) Where V<sub>EN\_RISING</sub> is 1.22V. Choose $R_{\text{UP}}$ and $R_{\text{DOWN}}$ so that $V_{\text{EN}}$ does not exceed 3.6V once $V_{\text{IN}}$ reaches its maximum value. EN can also be connected to VIN via a pull-up resistor ( $R_{UP}$ ). Choose $R_{UP}$ so that the maximum EN current ( $I_{EN\_MAX}$ ) is 50 $\mu$ A. $R_{UP}$ can be calculated with Equation (7): $$R_{UP}(k\Omega) = \frac{V_{IN\_MAX}(V)}{0.05(mA)}$$ (7) #### APPLICATION INFORMATION #### Selecting the Input Capacitor (C<sub>IN</sub>) The step-down converter has a discontinuous input current ( $I_{\rm IN}$ ), and requires a capacitor to supply AC current to the step-down converter while maintaining the DC $V_{\rm IN}$ . Use ceramic capacitors for the best performance. Place the input capacitors as close to the VIN pin as possible. The capacitance can vary significantly with the temperature. Capacitors with X5R and X7R dielectrics are recommended due to their stable temperature characteristics and low ESR. The input capacitors should have a ripple current rating that exceeds the converter's maximum input ripple current ( $I_{CIN\_MAX}$ ). The input ripple current ( $I_{CIN}$ ) can be estimated with Equation (8): $$I_{CIN} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}})}$$ (8) The worst-case condition occurs at $V_{IN} = 2 x V_{OUT}$ , which can be calculated with Equation (9): $$I_{CIN} = \frac{I_{OUT}}{2} \tag{9}$$ For simplification, choose an input capacitor ( $C_{IN}$ ) with an RMS current rating that exceeds half the maximum load current ( $I_{LOAD\_MAX}$ ). $C_{IN}$ determines the converter's $V_{IN}$ ripple ( $\Delta V_{IN}$ ). If there is a $\Delta V_{IN}$ requirement in the system, then select $C_{IN}$ to meet the system's specification. $\Delta V_{IN}$ can be calculated with Equation (10): $$\Delta V_{IN} = \frac{I_{OUT}}{f_{SW} \times C_{IN}} \times \frac{V_{OUT}}{V_{IN}} \times (1 - \frac{V_{OUT}}{V_{IN}}) \qquad (10)$$ The worst-case condition occurs at $V_{\text{IN}}=2~\text{x}$ $V_{\text{OUT}},$ which can be calculated with Equation (11): $$\Delta V_{IN} = \frac{1}{4} \times \frac{I_{OUT}}{f_{SW} \times C_{IN}}$$ (11) ### Selecting the Output Capacitor (Cout) The output capacitor ( $C_{\text{OUT}}$ ) maintains the DC $V_{\text{OUT}}$ . Use POSCAP or ceramic capacitors for the best performance. The $V_{OUT}$ ripple ( $\Delta V_{OUT}$ ) can be estimated with Equation (12): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \times (R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C_{\text{OUT}}}) (12)$$ When using ceramic capacitors, the capacitance dominates the impedance at $f_{SW}$ . The capacitance also dominates $\Delta V_{OUT}$ . For simplification, $\Delta V_{OUT}$ can be estimated with Equation (13): $$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L \times C_{\text{OUT}}} \times (1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}) \quad (13)$$ When using POSCAP capacitors, the ESR dominates the impedance at $f_{SW}$ . For simplification, $\Delta V_{OUT}$ can be estimated with Equation (14): $$\Delta V_{OUT} = \frac{V_{OUT}}{f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \times R_{ESR}$$ (14) #### Selecting the Inductor The inductor supplies a constant current to the output load while being driven by the switching $V_{IN}$ . A larger-value inductor results in less ripple current and a lower $\Delta V_{OUT}$ ; however, a larger-value inductor has a larger physical size, a higher series resistance, and a lower saturation current. Choose an inductor so that the peak-to-peak inductor ripple current ( $\Delta I_L$ ) is between 30% and 40% of the maximum output DC load current. The peak inductor current ( $I_{L\_PEAK}$ ) should be below the maximum output DC load current. The inductance (L) can be calculated with Equation (15): $$L = \frac{V_{OUT}}{f_{SW} \times \Delta I_{I}} \times (1 - \frac{V_{OUT}}{V_{IN}})$$ (15) Choose an inductor that will not saturate under the maximum $I_{L\_PEAK}$ . $I_{L\_PEAK}$ can be calculated with Equation (16): $$I_{L_{PEAK}} = I_{OUT} + \frac{V_{OUT}}{2 \times f_{SW} \times L} \times (1 - \frac{V_{OUT}}{V_{IN}}) \quad (16)$$ #### **PCB Layout Guidelines** Efficient PCB layout is critical for stable operation. For the best performance, refer to Figure 6 and follow the guidelines below: - 1. Place the input MLCC capacitors as close to the VIN and PGND pins as possible. - 2. Place the major MLCC capacitors on the same layer as the IC. - 3. Maximize the VIN and PGND copper plane to minimize the parasitic impedance. - 4. Connect a ≥1µF capacitor (0402) to VIN on the right side of the IC. VIN is extended to the right to connect this capacitor. - 5. Place two or more 20mil/10mil vias on the inner solid ground plane. Place these via on the ground side of the capacitor. - 6. Place multiple vias as close to PGND as minimize to both possible parasitic impedance and thermal resistance. - 7. Place the VCC decoupling capacitor close to the IC. - 8. Connect the AGND and PGND pins at the point of the VCC capacitor's ground connection. - 9. Place a 0.1µF to 1µF BST capacitor as close to the BST and SW pins as possible. - 10. Route the BST path using ≥20mil trace width. - 11. Place the TRK/REF capacitor close to the TRK/REF and RGND pins. - 12. If a via must be placed on the PGOOD pad, place it at least 10mm away from the positive side of the first input decoupling capacitor. Place this via close to the IC. Figure 6: Recommended PCB Layout # **PACKAGE INFORMATION** # **QFN-21 (3mmx4mm)** **TOP VIEW** #### **SIDE VIEW** RECOMMENDED LAND PATTERN ## NOTE: - 1) LAND PATTERN OF PIN1,9,10,11,19,20 AND - 21 HAVE THE SAME WIDTH. - 2) ALL DIMENSIONS ARE IN MILLIMETERS. - 3) LEAD COPLANARITY SHALL BE 0.08 MILLIMETERS MAX. - 4) JEDEC REFERENCE IS MO-220. - 5) DRAWING IS NOT TO SCALE. # **CARRIER INFORMATION** | Part Number | Package | Quantity/ | Quantity/ | Reel | Carrier | Carrier | |-----------------|---------------------|-----------|-----------|----------|------------|------------| | | Description | Reel | Tube | Diameter | Tape Width | Tape Pitch | | MPQ8633A-HGLE-Z | QFN-21<br>(4mmx3mm) | 5000 | N/A | 13in | 12mm | 8mm | # **REVISION HISTORY** | Revision # | Revision Date | Description | Pages Updated | |------------|---------------|-----------------|---------------| | 1.0 | 4/19/2022 | Initial Release | - | **Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.