

# 1A, 36V, High-Efficiency, Synchronous Step-Down Converter, AEC-Q100 Qualified

# **DESCRIPTION**

The MPQ4419 is a high-efficiency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a very compact solution that achieves 1A of continuous output current, with excellent load and line regulation across a wide input supply range.

The MPQ4419 uses synchronous mode operation to achieve higher efficiency over the output current load range. Current-mode operation provides fast transient response and eases loop stabilization.

Full protection features include over-current protection (OCP) and thermal shutdown.

The MPQ4419 requires a minimal number of readily available, standard external components, and is available in a compact TSOT23-8 package.

#### **FEATURES**

- Wide 4V to 36V Continuous Operating Input Range
- 90mΩ/55mΩ Low R<sub>DS(ON)</sub> Internal Power MOSFETs
- High-Efficiency Synchronous Mode
- Default 410kHz Switching Frequency
- Synchronizes to a 200kHz to 2.2MHz External Clock
- High Duty Cycle for Automotive Cold Crank Conditions
- Forced Continuous Conduction Mode (FCCM)
- Internal Soft Start
- Power Good
- Over-Current Protection (OCP), Hiccup Mode, and Thermal Shutdown
- Output Adjustable from 0.8V
- Available in a TSOT23-8 Package
- Available in AEC-Q100 Grade 1

### **APPLICATIONS**

- Automotive Applications
- Industrial Control Systems
- Distributed Power Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are registered trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

#### TYPICAL APPLICATION



# Efficiency vs. Load Current $V_{OUT} = 3.3V$





# **ORDERING INFORMATION**

| Part Number*   | Package  | Top Marking | MSL Rating** |
|----------------|----------|-------------|--------------|
| MPQ4419GJ-AEC1 | TSOT23-8 | See Below   | 1            |

\* For Tape & Reel, add suffix –Z (e.g. MPQ4419GJ-AEC1–Z).

\*\* Moisture Sensitivity Level Rating.

#### **TOP MARKING**

# BUFY

BUF: Product code of MPQ4419GJ-AEC1

Y: Year code

#### PACKAGE REFERENCE





#### PIN FUNCTIONS

| Pin# | Name    | Description                                                                                                                                                                                                                                                                                                                |
|------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | PG      | <b>Power good.</b> The output of PG is an open drain, and goes high if the output voltage (V <sub>OUT</sub> ) exceeds 90% of the nominal voltage.                                                                                                                                                                          |
| 2    | IN      | <b>Supply voltage.</b> The MPQ4419 operates from a 4V to 36V input rail. A decoupling capacitor to ground must be placed close to IN pin to minimize switching spikes.                                                                                                                                                     |
| 3    | SW      | Switch output. SW is the output of the internal power switch.                                                                                                                                                                                                                                                              |
| 4    | GND     | <b>System ground.</b> GND is the reference ground of the regulated output voltage. GND requires special consideration during PCB layout. For the best results, connect the GND pin to system ground with copper traces and vias.                                                                                           |
| 5    | BST     | <b>Bootstrap.</b> A capacitor connected between SW and BST is required to form a floating supply across the high-side switch driver. It is strongly recommended to place a $20\Omega$ resistor between SW and BST to reduce SW voltage spikes.                                                                             |
| 6    | EN/SYNC | <b>Enable/synchronize.</b> Drive EN/SYNC high to enable the MPQ4419. Apply an external clock to EN/SYNC to change the switching frequency.                                                                                                                                                                                 |
| 7    | VCC     | <b>Bias supply.</b> Decouple VCC with a $0.1\mu F$ to $0.22\mu F$ capacitor. Select a capacitor that does not exceed $0.22\mu F$ .                                                                                                                                                                                         |
| 8    | FB      | <b>Feedback.</b> Connect FB to the tap of an external resistor divider from the output to GND to set $V_{\text{OUT}}$ . When the FB voltage ( $V_{\text{FB}}$ ) is below 660mV, the frequency foldback comparator lowers the oscillator frequency to prevent current limit runaway during a short-circuit fault condition. |

## **ABSOLUTE MAXIMUM RATINGS (1)**

| Supply voltage (V <sub>IN</sub> )    |                 |
|--------------------------------------|-----------------|
| Switching voltage (V <sub>SW</sub> ) |                 |
| V <sub>BS</sub>                      |                 |
| All other pins                       | 0.3V to +6V (2) |
| Continuous power dissipation (7      |                 |
| TSOT23-8                             | 1.25W           |
| Junction temperature                 | 150°C           |
| Lead temperature                     | 260°C           |
| Storage temperature                  |                 |

#### ESD Ratings

| Human body model (HBM)     | ±2000V |
|----------------------------|--------|
| Charged device model (CDM) | ±750V  |

#### **Recommended Operating Conditions**

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $\boldsymbol{\theta}_{JC}$ |      |
|------------------------|-------------------------|----------------------------|------|
| TSOT23-8               | 100                     | 55                         | °C/W |

#### Notes:

- Absolute maximum ratings are rated under room temperature unless otherwise noted. Exceeding these ratings may damage the device.
- For details on EN's absolute max rating, see the EN/SYNC Control section on page 14.
- 3) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation produces an excessive die temperature, causing the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, typical values are at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                                     | Symbol                    | Condition                                                | Min  | Тур  | Max  | Units |
|---------------------------------------------------------------|---------------------------|----------------------------------------------------------|------|------|------|-------|
| Shutdown supply current                                       | I <sub>SHDN</sub>         | V <sub>EN</sub> = 0V                                     |      |      | 8    | μA    |
| Quiescent supply current                                      | ΙQ                        | V <sub>EN</sub> = 2V, V <sub>FB</sub> = 1V, no switching |      | 0.6  | 0.8  | mA    |
| High-side MOSFET (HS-FET) on resistance                       | R <sub>ON_H</sub> s       | V <sub>BST-SW</sub> = 5V                                 |      | 90   | 155  | mΩ    |
| Low-side MOSFET (LS-FET) on resistance                        | R <sub>ON_LS</sub>        | Vcc = 5V                                                 |      | 55   | 105  | mΩ    |
| Switch leakage                                                | I <sub>LKG_SW</sub>       | V <sub>EN</sub> = 0V, V <sub>SW</sub> = 12V              |      |      | 1    | μA    |
| Current limit                                                 | I <sub>LIMIT</sub>        | Under 40% duty cycle                                     | 3.4  | 5.6  | 7.8  | Α     |
| Oscillator frequency                                          | f <sub>SW</sub>           | $V_{FB} = 750 \text{mV}$                                 | 320  | 410  | 500  | kHz   |
| Foldback frequency                                            | f <sub>FB</sub>           | V <sub>FB</sub> < 400mV                                  | 70   | 100  | 130  | kHz   |
| Maximum duty cycle                                            | D <sub>MAX</sub>          | V <sub>FB</sub> = 750mV, 410kHz                          | 92   | 95   |      | %     |
| Minimum on time (5)                                           | t <sub>ON_MIN</sub>       |                                                          |      | 70   |      | ns    |
| SYNC frequency range                                          | fsync                     |                                                          | 0.2  |      | 2.4  | MHz   |
| Facelly activistic as                                         |                           | T <sub>J</sub> = 25°C                                    | 780  | 792  | 804  | \/    |
| Feedback voltage                                              | V <sub>FB</sub>           |                                                          | 776  |      | 808  | mV    |
| Feedback current                                              | I <sub>FB</sub>           | V <sub>FB</sub> = 820mV                                  |      | 10   | 100  | nA    |
| EN rising threshold                                           | V <sub>EN_RISING</sub>    |                                                          | 1.15 | 1.4  | 1.65 | V     |
| EN falling threshold                                          | VEN_FALLING               |                                                          | 1.05 | 1.25 | 1.45 | V     |
| EN threshold hysteresis                                       | V <sub>EN_HYS</sub>       |                                                          |      | 150  |      | mV    |
| EN input current                                              | len                       | V <sub>EN</sub> = 2V                                     |      | 4    | 6    | μA    |
| ·                                                             | LIV                       | V <sub>EN</sub> = 0                                      |      | 0    | 0.2  | μA    |
| V <sub>IN</sub> under-voltage lockout (UVLO) rising threshold | INUVRISING                |                                                          | 3.3  | 3.5  | 3.7  | V     |
| V <sub>IN</sub> UVLO falling threshold                        | INUVFALLING               |                                                          | 3.1  | 3.3  | 3.5  | V     |
| V <sub>IN</sub> UVLO threshold hysteresis                     | INUV <sub>HYS</sub>       |                                                          |      | 200  |      | mV    |
| VCC regulator                                                 | Vcc                       | Icc = 0mA                                                | 4.6  | 4.9  | 5.2  | V     |
| VCC load regulation                                           |                           | Icc = 5mA                                                |      | 1.5  | 4    | %     |
| Soft-start time                                               | tss                       | Vout from 10% to 90%                                     | 0.55 | 1.45 | 2.45 | ms    |
| Thermal shutdown (5)                                          |                           |                                                          | 150  | 170  |      | °C    |
| Thermal hysteresis (5)                                        |                           |                                                          |      | 30   |      | °C    |
| PG rising threshold                                           | PGvth_rising              | As a percentage of V <sub>FB</sub>                       | 86   | 90   | 94   | %     |
| PG falling threshold                                          | PG <sub>VTH_FALLING</sub> | As a percentage of V <sub>FB</sub>                       | 80   | 84   | 88   | %     |



# **ELECTRICAL CHARACTERISTICS** (continued)

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C, typical values are at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                  | Symbol                   | Condition                          | Min | Тур | Max | Units |
|----------------------------|--------------------------|------------------------------------|-----|-----|-----|-------|
| PG threshold hysteresis    | PG <sub>VTH_HYS</sub>    | As a percentage of V <sub>FB</sub> |     | 6   |     | %     |
| PG rising delay            | PG <sub>TD_RISING</sub>  |                                    | 40  | 90  | 160 | μs    |
| PG falling delay           | PG <sub>TD_FALLING</sub> |                                    | 30  | 55  | 95  | μs    |
| PG sink current capability | $V_{PG}$                 | Sink 4mA                           |     | 0.1 | 0.3 | V     |
| PG leakage current         | I <sub>LKG_PG</sub>      |                                    |     | 10  | 100 | nA    |

#### Note:

5) Derived from bench characterization. Not tested in production.



#### TYPICAL CHARACTERISTICS













Ron\_Ls vs.





© 2021 MPS. All Rights Reserved.

VIN UVLO vs.





# TYPICAL CHARACTERISTICS (continued)

# **Current Limit vs. Duty**



© 2021 MPS. All Rights Reserved.



#### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 12V,  $V_{OUT}$  = 3.3V, L = 10 $\mu$ H,  $R_{BST}$  = 20 $\Omega$ ,  $T_A$  = 25°C, unless otherwise noted.











© 2021 MPS. All Rights Reserved.



















# **FUNCTIONAL BLOCK DIAGRAM**



**Figure 1: Functional Block Diagram** 



#### **OPERATION**

The MPQ4419 is a high-efficiency, synchronous, rectified, step-down, switch-mode converter with built-in power MOSFETs. It offers a very compact solution that achieves 1A of continuous output current, with excellent load and line regulation across a wide input supply range.

The MPQ4419 operates in a fixed-frequency, peak current control mode to regulate the output voltage (V<sub>OUT</sub>). An internal clock initiates a PWM cycle. The integrated high-side power MOSFET (HS-FET) turns on and remains on until its current reaches the value set by the COMP voltage (V<sub>COMP</sub>). When the power MOSFET is off, it remains off until the next clock cycle starts. If the current in the power MOSFET does not reach the current value set by COMP within 95% of one PWM period, the power MOSFET is forced off.

#### **Internal Regulator**

The 5V internal regulator powers most of the internal circuitries. This regulator takes the input voltage ( $V_{IN}$ ) and operates in the full  $V_{IN}$  range. When  $V_{IN}$  exceeds 5.0V, the output of the regulator is in full regulation. When  $V_{IN}$  falls below 5.0V, the output of the regulator decreases following  $V_{IN}$ . A 0.1µF decoupling ceramic capacitor must be placed at VCC.

#### **Error Amplifier (EA)**

The error amplifier (EA) compares the FB voltage ( $V_{FB}$ ) against the internal 0.8V reference ( $V_{REF}$ ) and outputs  $V_{COMP}$ , which controls the power MOSFET current. The optimized internal compensation network minimizes the external component count and simplifies control loop design.

#### **EN/SYNC Control**

EN/SYNC is a digital control pin that turns the regulator on and off. Drive EN/SYNC high to turn the regulator on; drive EN/SYNC low to turn the regulator off. An internal,  $500k\Omega$  resistor from EN/SYNC to GND allows EN/SYNC to be floated to shut down the chip.

EN/SYNC is clamped internally using a 6.5V series Zener diode (see Figure 2). Connect the EN/SYNC input through a pull-up resistor to any voltage connected to  $V_{\text{IN}}$ . The pull-up resistor limits the EN/SYNC input current below 150µA.



Figure 2: Zener Diode (6.5V Typ)

For example, with 12V connected to  $V_{IN}$ ,  $R_{PULLUP} \ge (12V - 6.5V) / 150\mu A = 36.7k\Omega$ .

Connecting EN/SYNC directly to a voltage source without a pull-up resistor requires limiting the voltage amplitude below or equal to 6V, in order to prevent damage to the Zener diode.

To use the synchronous function, connect a 200kHz to 2.2MHz external clock to EN/SYNC. The external clock should be connected at least 2ms after  $V_{\text{OUT}}$  is set. The internal clock's rising edge is synchronized to the external clock's rising edge when the external clock is connected. The external clock's signal pulse width should be shorter than  $1.7\mu\text{s}$ .

### **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating at an insufficient supply voltage. The MPQ4419's UVLO comparator monitors the voltage of the internal regulator ( $V_{\rm CC}$ ). The UVLO rising threshold is about 3.5V, and its falling threshold is 3.3V.

#### Internal Soft Start (SS)

Soft start (SS) prevents the converter output voltage from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage (V<sub>SS</sub>) that ramps up from 0V to 1.2V. When V<sub>SS</sub> is below V<sub>REF</sub>, V<sub>SS</sub> overrides V<sub>REF</sub> so the EA uses V<sub>SS</sub> as the reference. When V<sub>SS</sub> exceeds V<sub>REF</sub>, the EA uses V<sub>REF</sub> as the reference. The SS time (t<sub>SS</sub>) is internally set to 1.5ms.

# Over-Current Protection (OCP) and Hiccup Mode

The MPQ4419 uses cycle-by-cycle over-current limiting when the inductor current peak value exceeds the set current-limit threshold. If  $V_{\text{OUT}}$  drops until  $V_{\text{FB}}$  is below the under-voltage (UV) threshold (typically 84% below the reference), then the MPQ4419 enters hiccup mode to periodically restart the part.



This protection mode is especially useful when the output is dead-shorted to ground.

The average short-circuit current is reduced greatly to alleviate thermal issues and protect the regulator. The MPQ4419 exits hiccup mode once the over-current (OC) condition is removed.

#### Thermal Shutdown

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. When the silicon die temperature exceeds 170°C, the entire chip shuts down. When the temperature drops below its lower threshold (typically 140°C), the chip is enabled again and resumes normal operation.

#### Floating Driver and Bootstrap Charging

An external bootstrap capacitor ( $C_{\text{BST}}$ ) powers the floating power MOSFET driver. A dedicated internal regulator charges and regulates the bootstrap capacitor voltage to about 5V (see Figure 3).

When the voltage between the BST and SW nodes drops below the regulation limit, a PMOS pass transistor connected from  $V_{\text{IN}}$  to BST turns on. The charging current path goes from  $V_{\text{IN}}$  to BST to SW. The external circuit should provide enough voltage headroom to facilitate charging. As long as  $V_{\text{IN}}$  is sufficiently greater than SW,  $C_{\text{BST}}$  remains charged. When the HS-FET is on,  $V_{\text{IN}}$  is approximately equal to  $V_{\text{SW}}$ , so  $C_{\text{BST}}$  cannot charge. When the LS-FET is on,  $V_{\text{IN}}$  -  $V_{\text{SW}}$  reaches its maximum for fast charging. Figure 3 shows the charging path.



Figure 3: Internal BST Charging Path when the LS-FET is On

When the HS-FET and LS-FET are both off,  $V_{SW}$  is equal to  $V_{OUT}$ , so the difference between  $V_{IN}$  and  $V_{OUT}$  can charge  $C_{BST}$ . Figure 4 shows the charging path.

The floating driver has its own UVLO protection, with a rising threshold of 2.2V and hysteresis of 150mV. A  $20\Omega$  resistor placed between the SW and  $C_{BST}$  is strongly recommended to reduce SW voltage spikes.



Figure 4: Internal BST Charging Path when the HS-FET and LS-FET are Both Off

#### Start-Up and Shutdown

If both  $V_{\text{IN}}$  and EN/SYNC exceed their appropriate thresholds, the MPQ4419 starts up. The reference block starts first, generating a stable reference voltage and current, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip: EN/SYNC low,  $V_{\text{IN}}$  low, and thermal shutdown. In the shutdown procedure, the signaling path is blocked first to avoid any fault triggering.  $V_{\text{COMP}}$  and the internal supply rail are then pulled down. The floating driver is not subject to this shutdown command.

#### Power Good (PG)

The MPQ4419 has a power good (PG) output. PG is the open drain of the MOSFET. It should be connected to VCC or another voltage source through a resistor (e.g.  $100k\Omega$ ). In the presence of an input voltage, the MOSFET turns on so that PG is pulled low before SS is ready. Once V<sub>FB</sub> reaches 90% of V<sub>REF</sub>, PG is pulled high after a delay (typically 90µs). When V<sub>FB</sub> drops to 84% of V<sub>REF</sub>, PG is pulled low. PG is also pulled low if thermal shutdown occurs or if EN/SYNC is pulled low.

6/3/2021



#### APPLICATION INFORMATION

#### **Setting the Output Voltage**

The external resistor divider sets  $V_{\text{OUT}}$  (see the Typical Application Circuit section on page 19). The feedback resistor (R1) also sets the feedback loop bandwidth with the internal compensation capacitor. Choose R1 to be about  $40 \text{k}\Omega$ . R2 can then be calculated with Equation (1):

$$R2 = \frac{R1}{\frac{V_{OUT}}{0.792V} - 1}$$
 (1)

It is strongly recommended to use a T-type network when V<sub>OUT</sub> is low (see Figure 5).



Figure 5: T-Type Network

RT + R1 is used to set the loop bandwidth. The higher RT + R1 is, the lower the bandwidth is. To ensure loop stability, it is strongly recommended to limit the bandwidth below 40kHz based on the 410kHz default switching frequency ( $f_{SW}$ ). Table 1 lists the recommended T-type resistor values for common output voltages.

Table 1: Resistor Selection for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ)   | R2 (kΩ)   | RT (kΩ)  |
|----------------------|-----------|-----------|----------|
| 3.3                  | 41.2 (1%) | 13 (1%)   | 100 (1%) |
| 5                    | 41.2 (1%) | 7.68 (1%) | 100 (1%) |

#### Selecting the Inductor

Use a  $1\mu H$  to  $10\mu H$  inductor with a DC current rating at least 25% greater than the maximum load current for most applications. For the highest efficiency, an inductor with a small DC resistance is recommended. For most designs, the inductance value can be calculated with Equation (2):

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$
(2)

Where  $\Delta I_{\perp}$  is the inductor ripple current.

Choose the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current can be calculated with Equation (3):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_L}{2}$$
 (3)

Use a larger inductor for improved efficiency below 100mA under light-load conditions.

#### VIN Under-Voltage Lockout (UVLO) Setting

The MPQ4419 has an internal, fixed, undervoltage lockout (UVLO) threshold. The rising threshold is 3.5V, and the falling threshold is about 3.3V. For applications that require a higher UVLO point, an external resistor divider between EN/SYNC and IN can be used to achieve a higher equivalent UVLO threshold (see Figure 6).



Figure 6: Adjustable UVLO Using a EN/SYNC Divider

The UVLO rising and falling thresholds can be calculated with Equation (4) and Equation (5), respectively:

$$INUV_{RISING} = (1 + \frac{R5}{500k\Omega // R6}) \times V_{EN\_RISING}$$
 (4)

INUV<sub>FALLING</sub> = 
$$(1 + \frac{R5}{500k\Omega // R6}) \times V_{EN\_FALLING}$$
 (5)

Where  $V_{\text{EN RISING}}$  is 1.4V, and  $V_{\text{EN\_FALLING}}$  is 1.25V.

When selecting R5, ensure that it is large enough to limit the current flowing into EN/SYNC to below 150µA.

#### **Selecting the Input Capacitor**

The step-down converter has a discontinuous input current, and requires a capacitor to supply AC current to the converter while maintaining the DC input voltage. For the best performance, use low-ESR capacitors. Ceramic capacitors with



X5R or X7R dielectrics are recommended for their low ESR and small temperature coefficients. For most applications, a 22µF ceramic capacitor is sufficient to maintain the DC input voltage. It is strongly recommended to use another, lowervalue capacitor (e.g. 0.1µF) with a small package size (0603) to absorb high-frequency switching noise. Place the smaller capacitor as close to IN and GND as possible (see PCB Layout Guidelines on page 18).

Since C1 absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in the input capacitor can be estimated with Equation (6):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (6)

The worst-case condition occurs at  $V_{IN} = 2V_{OUT}$ , calculated with Equation (7):

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{7}$$

For simplification, choose an input capacitor with an RMS current rating greater than half of the maximum load current.

The input capacitor can be electrolytic, tantalum. or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g. 1µF) placed as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent an excessive voltage ripple at input. The input voltage ripple caused by the capacitance can be estimated with Equation

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
(8)

### **Selecting the Output Capacitor**

The output capacitor (C2) maintains the DC output voltage. Ceramic, tantalum, or low-ESR electrolytic capacitors are recommended. For best results, use low-ESR capacitors to keep the output voltage ripple low. The output voltage ripple can be estimated with Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{\text{1}}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C2}\right) \tag{9}$$

Where L<sub>1</sub> is the inductor value, and R<sub>ESR</sub> is the equivalent series resistance (ESR) value of the output capacitor.

ceramic capacitors. the capacitance dominates the impedance at the switching frequency and causes the majority of the output voltage ripple. For simplification, the output voltage ripple can be estimated with Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right)$$
 (10)

With tantalum or electrolytic capacitors, the ESR dominates the impedance at the switching frequency. For simplification, the output voltage ripple can be approximated with Equation (11):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}}$$
 (11)

The characteristics of the output capacitor also affect the stability of the regulation system. The MPQ4419 can be optimized for a wide range of capacitance and ESR values.

#### **BST Resistor and External BST Diode**

 $20\Omega$  resistor in series with C<sub>BST</sub> recommended to reduce SW voltage spikes. Higher resistance is better for SW reduction, but compromises efficiency.

An external BST diode can enhance the efficiency of the regulator when the duty cycle is high (>65%). A power supply between 2.5V and 5V can be used to power the external bootstrap diode. Either V<sub>CC</sub> or V<sub>OUT</sub> can be used as the power supply in this circuit (see Figure 6).



Figure 6: Optional External Bootstrap Diode to **Enhance Efficiency** 

The recommended external BST diode is IN4148, and the recommended BST capacitance is 0.1µF to 1uF.



#### **PCB Layout Guidelines**

Efficient PCB layout, especially input capacitor and VCC capacitor placement, is critical for stable operation. For the best results, refer to Figure 7 and follow the guidelines below:

- Place the ceramic input capacitor, especially the small package size (0603) input bypass capacitor, as close to IN and GND as possible.
- 2. Keep the connection between the input capacitor and IN as short and wide as possible.
- Place the VCC capacitor as close as possible to VCC and GND.
- 4. Make the trace from VCC to the capacitor to GND as short as possible.
- 5. Use a large ground plane, connected directly to GND.
- 6. If the bottom layer is the ground plane, add vias near GND.
- 7. Route SW and BST away from sensitive analog areas, such as FB.
- 8. Place the T-type feedback resistor close to the chip to ensure that the trace connecting to FB is as short as possible.



Top Laver



**Bottom Layer** 

Figure 7: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUIT



Figure 8: 3.3V Output Typical Application Circuit



#### **PACKAGE INFORMATION**

#### **TSOT23-8**





#### **TOP VIEW**

**RECOMMENDED LAND PATTERN** 





#### **FRONT VIEW**

**SIDE VIEW** 



**DETAIL "A"** 

#### **NOTE:**

MAX.

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD FLASH, PROTRUSION, OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS AFTER FORMING) SHALL BE 0.10 MILLIMETERS
- 5) JEDEC REFERENCE IS MO-193, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.
- 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARKING FROM LEFT TO RIGHT (SEE EXAMPLE TOP MARKING).



# **CARRIER INFORMATION**



| Part Number      | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tray | Quantity/<br>Tube | Reel<br>Diameter | Carrier<br>Tape<br>Width | Carrier<br>Tape<br>Pitch |
|------------------|------------------------|-------------------|-------------------|-------------------|------------------|--------------------------|--------------------------|
| MPQ4419GJ-AEC1–Z | TSOT23-8               | 3000              | N/A               | N/A               | 7in              | 8mm                      | 4mm                      |

© 2021 MPS. All Rights Reserved.



# **REVISION HISTORY**

| Revision # | Revision Date | Description                                                                                                                                                                                                                                                                                  | Pages Updated |
|------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| 1.0        | 3/5/2021      | Initial Release                                                                                                                                                                                                                                                                              | -             |
| 1.01       | 6/3/2021      | Update the error code to figure 2  EN/SYNC is clamped internally using a 6.5V series Zener diode (see <u>Error! Reference</u> <u>source not found.</u> ). Connect the EN/SYNC input through a pull-up resistor to any voltage connected to V <sub>IN</sub> . The pull-up resistor limits the | Page14        |

**Notice:** The information in this document is subject to change without notice. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.