

# 18V, 6A, High-Efficiency, FCCM Synchronous Step-Down Converter

### DESCRIPTION

The MP2236C is a high-frequency, synchronous, rectified, step-down, switch-mode converter. The MP2236C offers a fully integrated solution that achieves up to 6A of continuous output current (I<sub>OUT</sub>), with excellent load and line regulation across a wide input supply range.

Constant-on-time (COT) control operation provides fast transient response. Full protection features include hiccup over-current protection (OCP) and thermal shutdown.

The MP2236C requires a minimal number of readily available, standard external components, and is available in a space-saving TSOT23-8 package.

## **FEATURES**

- Forced Continuous Conduction Mode (FCCM)
- Wide 3V to 18V Operating Input Voltage (V<sub>IN</sub>) Range
- 6A Continuous Output Current (I<sub>OUT</sub>)
- 25mΩ and 12mΩ Low On Resistance (R<sub>DS(ON)</sub>) Internal Power MOSFETs
- Default 600mV Reference Voltage (V<sub>FB</sub>)
- Adjustable Output Voltage (V<sub>OUT</sub>)
- 600kHz Switching Frequency (f<sub>SW</sub>)
- On time (t<sub>ON</sub>) Extension
- Hiccup Over-Current Protection (OCP)
- Thermal Shutdown Protection
- Available in a TSOT23-8 Package

-MPL

Optimized Performance with MPS Inductor MPL-AL6050 Series

## **APPLICATIONS**

- Flat-Panel Televisions and Monitors
- Digital TV Power Supplies
- Digital Set-Top Boxes
- Distributed Power Systems

All MPS parts are lead-free, halogen-free, and adhere to the RoHS directive. For MPS green status, please visit the MPS website under Quality Assurance. "MPS", the MPS logo, and "Simple, Easy Solutions" are trademarks of Monolithic Power Systems, Inc. or its subsidiaries.

## TYPICAL APPLICATION







# **ORDERING INFORMATION**

| Part Number* Package |          | Top Marking | MSL Rating |
|----------------------|----------|-------------|------------|
| MP2236CGJ            | TSOT23-8 | See Below   | 1          |

For Tape & Reel, add suffix -Z (e.g. MP2236CGJ-Z).

# **TOP MARKING**

# BRMY

BRM: Product code of MP2236CGJ

Y: Year code

# **PACKAGE REFERENCE**





## PIN FUNCTIONS

| Pin # | Name | Description                                                                                                                                                                                                           |
|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | AGND | Analog ground. Connect AGND to GND using a short and wide PCB trace.                                                                                                                                                  |
| 2     | IN   | <b>Supply voltage.</b> The MP2236C operates from a 3V to 18V input rail. Use a ceramic capacitor to decouple the input rail. Connect the IN pin using a wide PCB trace.                                               |
| 3     | SW   | Switch output. Connect the SW pin using a wide PCB trace.                                                                                                                                                             |
| 4     | GND  | <b>System power ground.</b> The GND pin is the regulated output voltage (Vout)'s reference ground, and requires special consideration in the PCB layout. Connect GND to the ground plane with copper traces and vias. |
| 5     | BST  | <b>Bootstrap.</b> Connect a 0.1µF capacitor between SW and BST to form a floating supply across the high-side MOSFET (HS-FET) driver.                                                                                 |
| 6     | EN   | <b>Enable.</b> Drive the EN pin high to enable the MP2236C. EN has a $2M\Omega$ pull-down resistor to GND.                                                                                                            |
| 7     | VCC  | Internal bias supply. Decouple the VCC pin with a $1\mu F$ capacitor. The VCC capacitor should be placed close to VCC and GND.                                                                                        |
| 8     | FB   | <b>Feedback.</b> Connect the FB pin to the external resistor divider's tap from the output to GND to set Vout.                                                                                                        |

# **ABSOLUTE MAXIMUM RATINGS (1)**

| V <sub>IN</sub>                              |                           |
|----------------------------------------------|---------------------------|
| V <sub>SW</sub> 0.3V (-6                     |                           |
| to V <sub>IN</sub> + 0.7V (2                 |                           |
| V <sub>BST</sub>                             | $V_{SW} + 4V$             |
| V <sub>EN</sub>                              | 20V                       |
| All other pins                               | 0.3V to +4V               |
| Continuous power dissipation (T <sub>A</sub> | $= 25^{\circ}C)^{(2)(5)}$ |
| TSOT23-8                                     | 1.89W                     |
| Junction temperature                         | 150°C                     |
| Lead temperature                             | 260°C                     |
| Storage temperature6                         |                           |

#### ESD Ratings

| Human body model (HBM)     | ±2000V |
|----------------------------|--------|
| Charged device model (CDM) | ±750V  |

# Recommended Operating Conditions (3)

| Supply voltage (V <sub>IN</sub> ) | 3V to 18V                      |
|-----------------------------------|--------------------------------|
| Output voltage (Vout)             | 0.6V to 8V                     |
|                                   | or $V_{IN} \times D_{MAX}$ (4) |
| Operating junction temp (7        | J)40°C to +125°C               |

| Thermal Resistance | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |       |
|--------------------|-------------------------|-------------------------|-------|
| TSOT23-8           |                         |                         |       |
| EVL2236C-J-00A (5) | 66                      | 23                      | .°C/W |
| JESD51-7 (6)       | 100                     | 55                      | .°C/W |

#### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature,  $T_J$  (MAX), the junction-to-ambient thermal resistance,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) = ( $T_J$  (MAX)  $T_A$ ) /  $\theta_{JA}$ . Exceeding the maximum allowable power dissipation can generate an excessive die temperature, which may cause the regulator to go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- For more information about D<sub>MAX</sub>, see the Low-Dropout (LDO) Operation section on page 12.
- Measured on the EVL2236C-J-00A, a 4-layer PCB (63.5mmx63.5mm).
- The value of θ<sub>JA</sub> given in this table is only valid for comparison with other packages and cannot be used for design purposes. These values were calculated in accordance with JESD51-7, and simulated on a specified JEDEC board. They do not represent the performance obtained in an actual application.



# **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12V$ ,  $T_J = -40$ °C to +125°C  $^{(7)}$ , typical value is tested at  $T_J = 25$ °C, unless otherwise noted.

| Parameter                                                        | Symbol                  | Condition                                               | Min  | Тур | Max  | Units     |
|------------------------------------------------------------------|-------------------------|---------------------------------------------------------|------|-----|------|-----------|
| Shutdown supply current                                          | I <sub>IN</sub>         | V <sub>EN</sub> = 0V, T <sub>J</sub> = 25°C             |      |     | 1    | μΑ        |
| Quiescent supply current                                         | ΙQ                      | V <sub>FB</sub> = 0.63V                                 |      | 550 | 650  | μΑ        |
| High-side MOSFET (HS-FET) on resistance                          | R <sub>DS(ON)_</sub> HS | V <sub>BST</sub> -sw = 3.3V                             |      | 25  |      | mΩ        |
| Low-side MOSFET (LS-FET) on resistance                           | R <sub>DS(ON)_LS</sub>  |                                                         |      | 12  |      | mΩ        |
| Switch leakage                                                   | SW <sub>LKG</sub>       | $V_{EN} = 0V, V_{SW} = 0V, T_{J} = 25^{\circ}C$         |      |     | 1    | μΑ        |
| Low-side (LS) valley current limit                               | ILIMIT_L                |                                                         | 6    | 7.5 |      | Α         |
| Switching frequency                                              | fsw                     | V <sub>IN</sub> = 12V, V <sub>OUT</sub> = 3.3V          | 480  | 600 | 720  | kHz       |
| Minimum off time (8)                                             | toff_min                |                                                         |      | 170 |      | ns        |
| Minimum on time (8)                                              | ton_min                 |                                                         |      | 70  |      | ns        |
| Deference voltage                                                | \/                      | T <sub>J</sub> = 25°C                                   | 594  | 600 | 606  | mV        |
| Reference voltage                                                | $V_{FB}$                | $T_J = -40^{\circ}C \text{ to } +125^{\circ}C$          | 591  | 600 | 609  | mV        |
| Feedback (FB) current                                            | I <sub>FB</sub>         | V <sub>FB</sub> = 0.63V                                 |      | 10  | 50   | nA        |
| Enable (EN) rising threshold                                     | V <sub>EN_RISING</sub>  |                                                         | 1.12 | 1.2 | 1.28 | V         |
| EN hysteresis                                                    | V <sub>EN_HYS</sub>     |                                                         |      | 200 |      | mV        |
| EN to GND pull-down resistor                                     | R <sub>EN</sub>         | V <sub>EN</sub> = 2V                                    |      | 2   |      | МΩ        |
| V <sub>IN</sub> under-voltage lockout<br>(UVLO) rising threshold | VIN_UVLO_RISING         |                                                         | 2.7  | 2.8 | 2.95 | V         |
| V <sub>IN</sub> UVLO threshold hysteresis                        | VIN_UVLO_HYS            |                                                         |      | 300 |      | mV        |
| VCC regulator voltage                                            | Vcc                     | I <sub>CC</sub> = 5mA                                   |      | 3.5 |      | V         |
| Under-voltage protection (UVP) threshold 1 (8)                   | UVP <sub>TH1</sub>      | Hiccup entry                                            |      | 80% |      | $V_{REF}$ |
| Soft-start time                                                  | t <sub>SS</sub>         | T <sub>J</sub> = 25°C, V <sub>OUT</sub> from 10% to 90% | 0.5  | 1   | 1.5  | ms        |
| Thermal shutdown (8)                                             | T <sub>SD</sub>         |                                                         |      | 150 |      | °C        |
| Thermal hysteresis (8)                                           | T <sub>SD_HYS</sub>     |                                                         |      | 20  |      | °C        |

#### Notes:

<sup>7)</sup> Not tested in production. Guaranteed by over-temperature correlation.

<sup>8)</sup> Derived by sample characterization. Not tested in production.



# TYPICAL CHARACTERISTICS

 $V_{IN} = 12V$ ,  $V_{OUT} = 1V$ ,  $T_A = 25$ °C, unless otherwise noted.















# TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{OUT} = 1V$ ,  $T_A = 25$ °C, unless otherwise noted.



# Disabled Supply Current vs. Input Voltage



# Input Voltage Threshold vs. Temperature



# **Enabled Supply Current vs. Input Voltage**



# Case Temperature Rise vs. Load Current





## **EN Threshold vs. Temperature**





# TYPICAL CHARACTERISTICS (continued)

 $V_{IN} = 12V$ ,  $V_{OUT} = 1V$ ,  $T_A = 25$ °C, unless otherwise noted.

# Switching Frequency vs. **Temperature**



# FB Voltage vs. Temperature



# LS Valley Current Limit vs. **Temperature**



© 2022 MPS. All Rights Reserved.



# TYPICAL PERFORMANCE CHARACTERISTICS

Performance waveforms are tested on the evaluation board from the Design Example section on page 15.  $V_{IN}$  = 12V,  $V_{OUT}$  = 1V,  $T_A$  = 25°C, unless otherwise noted.



8



# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board from the Design Example section on page 15.  $V_{IN}$  = 12V,  $V_{OUT}$  = 1V,  $T_A$  = 25°C, unless otherwise noted.





# TYPICAL PERFORMANCE CHARACTERISTICS (continued)

Performance waveforms are tested on the evaluation board from the Design Example section on page 15.  $V_{IN}$  = 12V,  $V_{OUT}$  = 1V,  $T_A$  = 25°C, unless otherwise noted.

# **Short-Circuit Entry**

 $I_{OUT} = 6A$ 



# **Short-Circuit Recovery**

 $I_{OUT} = 6A$ 



### **Transient Response**

 $I_{OUT}$  = 3A to 6A, slew rate = 2.5A/µs by e-load





# **FUNCTIONAL BLOCK DIAGRAM**



Figure 1: Functional Block Diagram



#### **OPERATION**

The MP2236C is a fully integrated, synchronous, rectified, step-down, switch-mode converter. The device uses constant-on-time (COT) control to provide fast transient response and ease loop stabilization. Figure 2 shows the simplified ramp compensation block in the MP2236C.



Figure 2: Simplified Compensation Block

At the beginning of each cycle, the high-side MOSFET (HS-FET) turns on whenever the ramp voltage ( $V_{RAMP}$ ) is below the error amplifier (EA)'s output voltage ( $V_{EAO}$ ), which indicates an insufficient output voltage ( $V_{OUT}$ ). The on period is determined by both  $V_{OUT}$  and the input voltage ( $V_{IN}$ ) to make the switching frequency ( $f_{SW}$ ) fairly constant across the entire  $V_{IN}$  range.

After the on period elapses, the HS-FET turns off. By cycling the HS-FET on and off, the converter regulates  $V_{\text{OUT}}$ . The integrated low-side MOSFET (LS-FET) turns on when the HS-FET is off to minimize conduction loss.

If the HS-FET and LS-FET are turned on at the same time, a dead short occurs between the input and GND; this is called shoot-through. To avoid significantly reduced efficiency from shoot-through, the MP2236C generates a dead time (DT) internally between the HS-FET off period and LS-FET on period, and vice versa.

## **Error Amplifier (EA)**

The EA compares the FB voltage ( $V_{FB}$ ) against the internal 0.6V reference voltage ( $V_{REF}$ ) and outputs a pulse-width modulation (PWM) signal. The optimized internal ramp compensation minimizes the external component count and simplifies control loop design.

#### Enable (EN)

EN is a digital control pin that turns the regulator on and off. Pull EN high to turn on the regulator. Pull EN low to turn off the regulator. An internal  $2M\Omega$  resistor is connected from EN to ground. EN can operate with a  $20V\ V_{IN}$ , which allows EN to be connected directly to  $V_{IN}$  for automatic start-up.

## **Under-Voltage Lockout (UVLO)**

Under-voltage lockout (UVLO) protects the chip from operating with an insufficient supply voltage. The MP2236C's UVLO comparator monitors  $V_{\text{IN}}$ . The MP2236C is active when  $V_{\text{IN}}$  exceeds the UVLO rising threshold.

# Soft Start (SS) and Pre-Biased Start-Up

Soft start (SS) prevents the converter's  $V_{\text{OUT}}$  from overshooting during start-up. When the chip starts up, the internal circuitry generates a soft-start voltage ( $V_{\text{SS}}$ ) that ramps up from 0V to the internal  $V_{\text{CC}}$ . When  $V_{\text{SS}}$  is below  $V_{\text{REF}}$ , the EA uses  $V_{\text{SS}}$  as the reference. When  $V_{\text{SS}}$  exceeds  $V_{\text{REF}}$ ,  $V_{\text{REF}}$  takes over as the reference.

The soft-start time ( $t_{SS}$ ) is set to 1ms internally. If the MP2236C's output is pre-biased to a certain voltage during start-up, the IC disables the HS-FET and LS-FET switching until the voltage on the internal SS capacitor ( $C_{SS}$ ) exceeds the sensed  $V_{OUT}$  at FB.

#### Low-Dropout (LDO) Operation

To improve dropout, the MP2236C is designed to extend its on time if the duty cycle exceeds 85%. When the HS-FET on time is extended, the frequency drops. The typical minimum frequency ( $f_{\text{SW\_MIN}}$ ) is 260kHz. When the frequency drops to 260kHz, it cannot reduce any further and the HS-FET off time begins decreasing. The duty cycle reaches its maximum ( $D_{\text{MAX}}$ ) when the off time is at its minimum value. If  $V_{\text{IN}}$  drops, the MP2236C operates at  $D_{\text{MAX}}$  and  $V_{\text{OUT}}$  drops.

The typical  $D_{MAX}$  can be calculated using Equation (1):

$$D_{\text{MAX}} = 1 - t_{\text{OFF\_MIN}} \times f_{\text{SW\_MIN}}$$
 (1)

Where the minimum off time ( $t_{OFF\_MIN}$ ) is 170ns, and  $f_{SW\ MIN}$  is 260kHz.



# Over-Current Protection (OCP) and Hiccup Mode

The MP2236C offers cycle-by-cycle, overcurrent (OC) limiting control. The current-limit circuit employs a low-side (LS) valley currentsensing algorithm. The MP2236C uses the LS-FET on resistance (RDS(ON)) as a currentsensing element for valley-current limiting. When the LS-FET turns on, the inductor current (I<sub>L</sub>) is monitored by the voltage between GND and SW. As the positive current-sensing node. GND must be connected to the bottom MOSFET's source terminal. PWM cannot initiate a new cycle until I<sub>1</sub> falls to the valley threshold.

After the cycle-by-cycle OC limit is reached, V<sub>OUT</sub> drops until it is below the under-voltage (UV) threshold. There are two UV thresholds: UV1 (80%) and UV2 (60%). Once UV1 and OC are both triggered, the MP2236C waits for 30 cycles. If OC exits after 31 cycles, then the MP2236C enters hiccup mode to periodically restart the part with a 12.5% duty cycle. If UV2 and OC are triggered, then the MP2236C enters hiccup mode after three cycles. This protection mode is especially useful when the output is dead-shorted to ground. The average short-circuit current is greatly reduced to alleviate thermal issues and protect the regulator. Once the OC condition is removed, the MP2236C exits hiccup mode and resumes normal operation.

#### **Thermal Shutdown**

Thermal shutdown prevents the chip from operating at exceedingly high temperatures. If the silicon die temperature exceeds 150°C, the entire chip shuts down. Once the temperature drops below its lower threshold (typically 130°C), the chip is enabled again.

#### Floating Driver and **Bootstrap** (BST) Charging

An external bootstrap (BST) capacitor (C<sub>BST</sub>) powers the floating power MOSFET driver. which has its own UVLO protection. The UVLO rising threshold is 1.2V, with a 150mV hysteresis. The C<sub>BST</sub> voltage is regulated internally by V<sub>IN</sub> through D1, M1, C4, L1, and C2 (see Figure 3).



Figure 3: Internal BST Charging Circuit

If V<sub>IN</sub> - V<sub>SW</sub> exceeds 3.3V, then U1 regulates M1 to maintain a 3.3V BST voltage across C4.

### Start-Up and Shutdown

If both V<sub>IN</sub> and EN exceed their respective thresholds, the chip starts up. The reference block starts first, generating a stable V<sub>REF</sub> and current, and then the internal regulator is enabled. The regulator provides a stable supply for the remaining circuitries.

Three events can shut down the chip: EN low, V<sub>IN</sub> low, and thermal shutdown. During the shutdown procedure, the signaling path is blocked first to avoid any fault triggering. Then the internal supply rail is pulled down.



#### APPLICATION INFORMATION

## **Setting the Output Voltage (Vout)**

An external resistor divider can set  $V_{\text{OUT}}$  through FB. R1 and R2 can be calculated using Equation (2):

$$R2 = \frac{R1}{\frac{V_{OUT}}{0.6V} - 1}$$
 (2)

Table 1 lists the recommended feedback (FB) resistor values for common output voltages.

Table 1: Resistor Selection for Common Output Voltages

| V <sub>OUT</sub> (V) | R1 (kΩ) | R2 (kΩ) |
|----------------------|---------|---------|
| 1.0                  | 28.7    | 43      |
| 1.8                  | 86.6    | 43      |
| 2.5                  | 100     | 31.6    |
| 3.3                  | 100     | 22.1    |
| 5                    | 100     | 13.7    |

#### Selecting the Inductor

-MPL

Optimized Performance with MPS Inductor MPL-AL6050 Series

For most applications, it is recommended use a  $0.47\mu H$  to  $10\mu H$  inductor with a DC current rating at least 25% above the maximum load current. For the highest efficiency, use an inductor with a DC resistance below  $15m\Omega$ . For most designs, the inductance (L<sub>1</sub>) can be derived using Equation (3):

$$L_{1} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{I} \times f_{SW}}$$
(3)

Where  $\Delta I_{L}$  is the inductor ripple current.

Set the inductor ripple current to be approximately 30% of the maximum load current. The maximum inductor peak current ( $I_{L(MAX)}$ ) can be calculated using Equation (4):

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$
 (4)

Use a larger-value inductor for improved efficiency under light-load conditions below 100mA.

MPS inductors are optimized and tested for use with a complete line of integrated circuits.

Table 2 lists our power inductor recommendations. Select a part number based on the design requirements.

**Table 2: Power Inductor Selection** 

| Part Number    | Inductance | Manufacturer |
|----------------|------------|--------------|
| MPL-AL6050-3R3 | 3.3µH      | MPS          |
| MPL-AL6050-2R2 | 2.2µH      | MPS          |
| MPL-AL6050-1R5 | 1.5µH      | MPS          |
| MPL-AL6050-1R0 | 1.0µH      | MPS          |

Visit MonolithicPower.com under Products > Inductors for more information.

## Selecting the Input Capacitor (CIN)

The step-down converter has a discontinuous input current ( $I_{\text{IN}}$ ), and requires a capacitor to supply AC current while maintaining the DC  $V_{\text{IN}}$ . Use low-ESR capacitors for the best performance. Ceramic capacitors with X5R or X7R dielectrics are recommended because of their low ESR and small temperature coefficients. For most applications, use two  $22\mu\text{F}$  capacitors.

Since C1 absorbs the input switching current, it requires an adequate ripple current rating. The RMS current in  $C_{IN}$  ( $I_{C1}$ ) can be estimated using Equation (5):

$$I_{C1} = I_{LOAD} \times \sqrt{\frac{V_{OUT}}{V_{IN}}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (5)

The worst-case condition occurs at  $V_{IN} = 2 x V_{OUT}$ , which can be calculated with Equation (6):

$$I_{C1} = \frac{I_{LOAD}}{2} \tag{6}$$

For simplification, choose a  $C_{\text{IN}}$  with an RMS current rating that exceeds half of the maximum load current.

 $C_{\text{IN}}$  can be electrolytic, tantalum, or ceramic. When using electrolytic or tantalum capacitors, add a small, high-quality ceramic capacitor (e.g.  $0.1\mu\text{F}$ ) as close to the IC as possible. When using ceramic capacitors, ensure that they have enough capacitance to provide a sufficient charge to prevent excessive voltage ripple at the input.



The input voltage ripple ( $\Delta V_{IN}$ ) caused by the capacitance can be estimated using Equation (7):

$$\Delta V_{IN} = \frac{I_{LOAD}}{f_{SW} \times C1} \times \frac{V_{OUT}}{V_{IN}} \times \left(1 - \frac{V_{OUT}}{V_{IN}}\right)$$
 (7)

# Selecting the Output Capacitor (Cout)

The traditional COT control scheme is intrinsically unstable if the output capacitor's ( $C_{\text{OUT}}$ ) ESR is not high enough to act as an effective current-sense resistor. The MP2236C uses built-in, internal ramp compensation to ensure that the system is stable even without the help of  $C_{\text{OUT}}$ 's ESR. A pure ceramic capacitor solution can reduce the output ripple, total BOM cost, and board area significantly.

 $C_{\text{OUT}}$  maintains the DC  $V_{\text{OUT}}$ . Use ceramic, tantalum, or low-ESR electrolytic capacitors. For the best results, use low-ESR capacitors to keep the output voltage ripple low. The output voltage ripple ( $\Delta V_{\text{OUT}}$ ) can be estimated using Equation (8):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times \left(R_{\text{ESR}} + \frac{1}{8 \times f_{\text{SW}} \times C2}\right) (8)$$

Where  $L_1$  is the inductance,  $R_{\text{ESR}}$  is  $C_{\text{OUT}}$ 's ESR value, and C2 is  $C_{\text{OUT}}$ .

For ceramic capacitors, the capacitance dominates the impedance at  $f_{SW}$  and causes the majority of  $\Delta V_{OUT}$ . For simplification,  $\Delta V_{OUT}$  can be estimated using Equation (9):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{8 \times f_{\text{SW}}^2 \times L_1 \times C2} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \quad (9)$$

For tantalum or electrolytic capacitors, the ESR dominates the impedance at  $f_{SW}$ . For simplification,  $\Delta V_{OUT}$  can be approximated using Equation (10):

$$\Delta V_{\text{OUT}} = \frac{V_{\text{OUT}}}{f_{\text{SW}} \times L_{1}} \times \left(1 - \frac{V_{\text{OUT}}}{V_{\text{IN}}}\right) \times R_{\text{ESR}} \quad (10)$$

The  $C_{\text{OUT}}$  characteristics also affect the stability of the regulation system. The MP2236C can be optimized for a wide range of capacitances and ESR values.

#### External Bootstrap (BST) Diode

An external BST diode can enhance the efficiency of the regulator, given the following conditions:

- V<sub>IN</sub> is below 5V
- V<sub>OUT</sub> is 3.3V
- Duty cycle is high:  $D = \frac{V_{OUT}}{V_{IN}} > 65\%$

If these conditions are met, add an external BST diode from VCC to BST (see Figure 4).



Figure 4: Optional External BST Diode to Enhance Efficiency

The recommended external BST diode is 1N4148, and the recommended  $C_{\text{BST}}$  value is  $0.1 \mu F$ .

#### **Design Example**

Table 3 shows a design example following the application guidelines for the specifications below.

**Table 2: Design Example** 

|          | _                | -                |
|----------|------------------|------------------|
| $V_{IN}$ | V <sub>out</sub> | I <sub>OUT</sub> |
| 12V      | 1V               | 6A               |

For the detailed application schematics, see Figure 6, Figure 7, Figure 8, Figure 9, and Figure 10 on pages 17 and 18. For the typical performance and circuit waveforms, see the Typical Performance Characteristics section on page 8. For more device applications, refer to the related evaluation board datasheets.



# PCB Layout Guidelines (9)

Efficient PCB layout is critical for stable operation. For the best results, refer to Figure 5 and follow the guidelines below:

- 1. Connect the input ground to GND using the shortest and widest trace possible.
- 2. Connect  $C_{IN}$  to IN using the shortest and widest trace possible.
- 3. Ensure that all FB connections are short and direct.
- 4. Place the FB resistors and compensation components as close to the chip as possible.
- 5. Route SW away from sensitive analog areas, such as VOUT.
- 6. Connect AGND to PGND using the shortest and widest trace possible.

#### Note:

 The recommended layout is based on the Typical Application Circuits shown in Figure 6, Figure 7, Figure 8, Figure 9, and Figure 10 on pages 17 and 18.



Figure 5: Recommended PCB Layout



# TYPICAL APPLICATION CIRCUITS



Figure 6: Typical Application Circuit (12V V<sub>IN</sub>, 1V/6A Output)



Figure 7: Typical Application Circuit (12V VIN, 1.8V/6A Output)



Figure 8: Typical Application Circuit (12V VIN, 2.5V/6A Output)



# TYPICAL APPLICATION CIRCUITS (continued)



Figure 9: Typical Application Circuit (12V VIN, 3.3V/6A Output)



Figure 10: Typical Application Circuit (12V V<sub>IN</sub>, 5V/6A Output)



# **PACKAGE INFORMATION**

## **TSOT23-8**





#### **TOP VIEW**

#### **RECOMMENDED LAND PATTERN**







**SIDE VIEW** 



**DETAIL "A"** 

## **NOTE:**

- 1) ALL DIMENSIONS ARE IN MILLIMETERS.
- 2) PACKAGE LENGTH DOES NOT INCLUDE MOLD
- FLASH, PROTRUSION OR GATE BURR.
- 3) PACKAGE WIDTH DOES NOT INCLUDE
- INTERLEAD FLASH OR PROTRUSION.
- 4) LEAD COPLANARITY (BOTTOM OF LEADS **AFTER FORMING) SHALL BE 0.10 MILLIMETERS**
- MAX.
- 5) JEDEC REFERENCE IS MO-193, VARIATION BA.
- 6) DRAWING IS NOT TO SCALE.
- 7) PIN 1 IS LOWER LEFT PIN WHEN READING TOP MARK FROM LEFT TO RIGHT, (SEE EXAMPLE TOP MARK)



# **CARRIER INFORMATION**



| Part Number | Package<br>Description | Quantity/<br>Reel | Quantity/<br>Tube | Quantity/<br>Tray | Reel<br>Diameter | Carrier<br>Tape Width | Carrier<br>Tape Pitch |
|-------------|------------------------|-------------------|-------------------|-------------------|------------------|-----------------------|-----------------------|
| MP2236CGJ-Z | TSOT23-8               | 3000              | N/A               | N/A               | 7in              | 8mm                   | 4mm                   |



# **REVISION HISTORY**

| Revision # | Revision Date | Description     | Pages Updated |
|------------|---------------|-----------------|---------------|
| 1.0        | 3/16/2022     | Initial Release | -             |

**Notice:** The information in this document is subject to change without notice. Please contact MPS for current specifications. Users should warrant and guarantee that third-party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.