## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief MT35X 1.8/3V, Octal I/O, 4KB/32KB/128KB Sector Erase

## Features

- SPI-compatible Xccela ${ }^{\mathrm{TM}}$ bus interface
- Octal DDR protocol
- Extended-SPI protocol with octal commands
- Single and double transfer rate (SDR/DDR)
- Clock frequency:
- 166 MHz (MAX) in SDR ( $166 \mathrm{MB} / \mathrm{s}$ ) ( 1.8 V )
- $200 \mathrm{MHz}(\mathrm{MAX})$ in DDR ( $400 \mathrm{MB} / \mathrm{s}$ ) with DQS (1.8V)
- 133 MHz (MAX) in SDR ( $133 \mathrm{MB} / \mathrm{s}$ ) (3.0V)
- 133 MHz (MAX) in DDR ( $266 \mathrm{MB} / \mathrm{s}$ ) with DQS (3.0V)
- Execute-in-place (XIP)
- PROGRAM/ERASE SUSPEND operations
- Volatile and nonvolatile configuration settings
- Software reset
- Reset pin available
- 3 -byte and 4 -byte address modes - enable memory access beyond 128 Mb
- Dedicated 64 -byte OTP area outside main memory
- Readable and user-lockable
- Permanent lock with PROGRAM OTP command
- Erase capability
- Bulk erase for monolithic, die erase for stacked devices
- Sector erase 128KB uniform granularity
- Subsector erase $4 \mathrm{~KB}, 32 \mathrm{~KB}$ granularity
- Security and write protection
- Volatile and nonvolatile locking and software write protection for each 128 KB sector
- Nonvolatile configuration locking and password protection
- Protection management register offering enhanced security features
- Hardware write protection: nonvolatile bits ( $\mathrm{BP}[3: 0]$ and TB) define protected area size
- Program/erase protection during power-up
- CRC detects accidental changes to raw data
- Electronic signature
- JEDEC-standard 3-byte signature
- Extended device ID: two additional bytes identify device factory options
- JESD47I-compliant
- Minimum 100,000 ERASE cycles per sector
- Data retention: 20 years (TYP)


## Options

- Voltage
- $1.7-2.0 \mathrm{~V}$ U
- 2.7-3.6V L
- Density
- 256 Mb 256
- $512 \mathrm{Mb} \quad 512$
- 1Gb 01G
- 2Gb 02G
- Device stacking
- Monolithic A
- 2 die stacked B
- 4 die stacked C
- Device Generation B
- Die revision A
- Configuration
- Boot in SDR x1 1
- Boot in DDR x8 2
- Sector Size
- 128KB
- Packages: JEDEC-standard, RoHS-compliant
- 24-ball T-PBGA $05 / 6 \mathrm{~mm} \times 8 \mathrm{~mm} \quad 12$ ( $5 \times 5$ array)
- Security features
- Standard security 0
- Special options
- Standard S
- Automotive A
- Operating temperature range
- From $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
- From $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C} \quad$ AT
- From $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C} \quad$ UT


## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief Features

## Part Number Ordering

Micron ${ }^{\circledR}$ Xccela flash devices are available in different configurations and densities. Verify valid part numbers by using Micron's part catalog search at www.micron.com. To compare features and specifications by device type, visit www.micron.com/products. Contact the factory for devices not found.

Figure 1: Part Number Ordering Information


## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief Important Notes and Warnings

## Important Notes and Warnings

Micron Technology, Inc. ("Micron") reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions. This document supersedes and replaces all information supplied prior to the publication hereof. You may not rely on any information set forth in this document if you obtain the product described herein from any unauthorized distributor or other source not authorized by Micron.
Automotive Applications. Products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets. Distributor and customer/distributor shall assume the sole risk and liability for and shall indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting directly or indirectly from any use of non-automotive-grade products in automotive applications. Customer/distributor shall ensure that the terms and conditions of sale between customer/distributor and any customer of distributor/customer (1) state that Micron products are not designed or intended for use in automotive applications unless specifically designated by Micron as automotive-grade by their respective data sheets and (2) require such customer of distributor/customer to indemnify and hold Micron harmless against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, death, or property damage resulting from any use of non-automotive-grade products in automotive applications.

Critical Applications. Products are not authorized for use in applications in which failure of the Micron component could result, directly or indirectly in death, personal injury, or severe property or environmental damage ("Critical Applications"). Customer must protect against death, personal injury, and severe property and environmental damage by incorporating safety design measures into customer's applications to ensure that failure of the Micron component will not result in such harms. Should customer or distributor purchase, use, or sell any Micron component for any critical application, customer and distributor shall indemnify and hold harmless Micron and its subsidiaries, subcontractors, and affiliates and the directors, officers, and employees of each against all claims, costs, damages, and expenses and reasonable attorneys' fees arising out of, directly or indirectly, any claim of product liability, personal injury, or death arising in any way out of such critical application, whether or not Micron or its subsidiaries, subcontractors, or affiliates were negligent in the design, manufacture, or warning of the Micron product.

Customer Responsibility. Customers are responsible for the design, manufacture, and operation of their systems, applications, and products using Micron products. ALL SEMICONDUCTOR PRODUCTS HAVE INHERENT FAILURE RATES AND LIMITED USEFUL LIVES. IT IS THE CUSTOMER'S SOLE RESPONSIBILITY TO DETERMINE WHETHER THE MICRON PRODUCT IS SUITABLE AND FIT FOR THE CUSTOMER'S SYSTEM, APPLICATION, OR PRODUCT. Customers must ensure that adequate design, manufacturing, and operating safeguards are included in customer's applications and products to eliminate the risk that personal injury, death, or severe property or environmental damages will result from failure of any semiconductor component.
Limited Warranty. In no event shall Micron be liable for any indirect, incidental, punitive, special or consequential damages (including without limitation lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort, warranty, breach of contract or other legal theory, unless explicitly stated in a written agreement executed by Micron's duly authorized representative.

## Device Description

This is a brief version of the MT35X data sheet. For complete information, please refer to the full NDA version.

To request access to the full NDA version of the MT35X data sheet, please contact your sales representative.

The Micron Xccela flash is a high-performance, multiple I/O, SPI-compatible flash memory device. It features a high-speed, low pin count Xccela bus interface with a DDR clock frequency of up to 200 MHz for 1.8 V parts and up to 133 MHz for 3.0 V parts, using eight I/O signals and a data strobe (DQS pin).
SUSPEND and RESUME commands provide the ability to pause and resume PROGRAM/ERASE operations. Nonvolatile and volatile configuration registers enable respective default and temporary settings such as READ operation dummy clock cycles and wrap modes, memory protection, output buffer impedance, SPI protocol type and XIP mode.

Memory is organized as uniform 128 KB sectors, 4 KB and 32 KB subsectors, and 256 byte pages. The device also includes a 64-byte one-time-programmable (OTP) memory area that can be permanently locked.

Direct boot in octal DDR protocol provides high performance and ease of use, enabling communication between the host and flash device without need to configure extended SPI protocol operations. However, the device still supports both extended SPI and octal DDR protocols to ensure legacy system support and an easy migration path. The extended SPI protocol supports address and data transmission on one or eight data lines, depending on the command.
Information in octal DDR protocol is always transmitted by eight data lines on both rising and falling clock edges. Most legacy xl SPI commands are supported, but require only one clock cycle because the command is latched on both the rising and falling edges of the clock. Address cycles are fixed at 4-byte READ operations from the flash array.

The host is not required to drive DQS during the input operation to the memory. The data input (DQ) to the memory still relies on clock (C) to latch all address and data operations. Most register outputs require dummy clock cycles due to the critical timing from command decoding. With the help of DQS for data latching, the number of dummy clocks is transparent to the host.

## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief Device Description

## Block Diagram

Figure 2: Block Diagram - Components and Signals


Note: 1. Each page of memory can be individually programmed, but the device is not page-erasable.

## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief

 Device Description
## Device Logic Diagram

Figure 3: Logic Diagram


## Signal Assignments

Figure 4: 24-Ball TBGA, $5 \times 5$ (Balls Down)


## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief Signal Descriptions

## Signal Descriptions

The table below is a comprehensive list of device signals. All signals listed may not be supported. See Signal Assignments for device-specific information.

Table 1: Signal Descriptions

| Symbol | Type | Description |
| :---: | :---: | :--- |
| C | Input | Clock: Provides timing for the serial interface. Command, address, or data inputs are latched <br> on the rising edge of C. Data is shifted out on the falling edge of C. |
| S\# | Input | Chip select: When S\# is LOW, device is selected and in active power mode. Operations are ini- <br> tiated on the falling edge of S\#. <br> When S\# is HIGH, device is deselected, DQ pins are tri-stated, and unless an internal WRITE op- <br> eration is in progress, device enters standby mode. |
| RESET\# | Input | RESET: Resets device to its default settings, such as after a volatile configuration register set- <br> ting which then requires a return to the device default setting. <br> Reset is optional when device settings are fixed by nonvolatile configuration register settings <br> and always synchronized with the host. This pad is internally tied to weak pull-up so the pin <br> can be floated. |
| W\# | Input | Write protect: This input signal is used to freeze the status register in conjunction with the <br> enable/disable bit of the status register. When the enable/disable bit of the status register is set <br> to 1 and the W\# signal is driven LOW, the status register nonvolatile bits become read-only and <br> the WRITE STATUS REGISTER operation will not be executed. During the extended-SPI protocol <br> with OCTAL READ/PROGRAM instructions, and during octal DDR protocol, this pin functions are <br> an input/output (DQQ functionality). This signal does not have internal pull--ups, it should not <br> be left floated and must be driven, even if none of W\#/DQ2 function is used. |
| DQ[7:0] | I/O | Serial I/O: Bidirectional signals that transfer address, data, and command information. In ex- <br> tended-SPI protocol, DQO functions as input and DQ1 as output. DQ[7:2] are not used. <br> In octal protocol, input/output on DQT7:0] depends on the command. Input can be latched on <br> the rising edge of C (SDR) or on both edges of C (DDR). Data can be shifted out on the falling <br> edge of C (SDR) or on both edges of C (DDR). <br> In octal DDR, DQ[7:0] always function as I/O, input is latched on both edges of C, and output is <br> shifted out on both edges of C. DQ2 is used also as write protection control. |
| DQS | Output | Data strobe: Indicates output data valid for DDR modes and is required to support high speed <br> data output. Not required in extended-SPI protocol except to achieve high frequency for spe- <br> cific DDR commands. Used for READ but not for WRITE operations. Configured by nonvolatile <br> and volatile configuration register bit 5 at address OOh. When enabled, DQS is driven to ground <br> at S\# LOW and until the device is driving output data, in which case DQS toggles to synchron- <br> ize data output. When not enabled, DQS is not driven. |
| $\mathrm{V}_{\text {SS }}$ | Supply |  |

## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief Package Dimensions - Package Code: 12

Table 1: Signal Descriptions (Continued)

| Symbol | Type | Description |
| :---: | :---: | :--- |
| NC | - | No connect : No internal connection; can be driven or floated. |

## Package Dimensions - Package Code: 12

Figure 5: 24-Ball T-PBGA (5 $\times 5$ ball grid array) $-6 \mathrm{~mm} \times 8 \mathrm{~mm}$


Notes: 1. All dimensions are in millimeters.
2. See Part Number Ordering Information for complete package names and details.

## Xccela ${ }^{\text {TM }}$ Flash Memory Data Sheet Brief Revision History

## Revision History

Rev. A - 04/18

- Initial release

8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-4000 www.micron.com/products/support Sales inquiries: 800-932-4992
Micron and the Micron logo are trademarks of Micron Technology, Inc. All other trademarks are the property of their respective owners.
This data sheet contains initial characterization limits that are subject to change upon full characterization of production devices.

