# POWER MANAGEMENT CONTROLLER WITH ENERGY HARVESTING INTERFACE



#### Description

The EM8500 is an integrated power management solution for low power applications. It is specifically designed for efficient operation with a variety of DC harvesting sources including thermal electric generators (TEG) or photovoltaic (solar) sources in the  $\mu W$  to mW range.

The device is designed to speed-up system start-up time when the main energy storage element (aka Long Term Storage – LTS) is completely discharged or insufficiently charged to supply the application, by using a secondary energy storage element (Short Term Storage - STS).

When using a non-rechargeable primary battery the EM8500's onboard PMU offers a mechanism to extend battery life when assisted by a harvesting element.

The EM8500 incorporates a boost converter able to start with an input voltage as low as 300 mV and an input power of few  $\mu W.$ 

In functional mode the EM8500 operates at energy levels from a DC harvesting source as low as 100 mV and 1  $\mu$ W. To maximize harvesting efficiency the EM8500 integrates a programmable maximum power point tracking controller.

The EM8500 is capable of working with a variety of energy elements as secondary storage, namely re-chargeable batteries, supercapacitors or conventional capacitors. In all cases the EM8500 maintains its fast start-up capability that depends only on the harvester conditions and the STS capacitor value.

A USB connection to an external power source is available on the EM8500 for fast charge of the long term storage element.

The EM8500 integrates voltage supervisory functions. Minimum and maximum voltages are controlled on the LTS element to prevent damage to the energy storage element. Harvester minimum voltage monitoring allows stopping the DCDC limiting power loss when no energy can be harvested. Output voltages are kept in a safe range for the application.

To perform granular power management of the application, the EM8500 integrates four independent supply outputs and a sleep mode offering the capability to switch off part or all the supplies.

The EM8500 is available in an industry standard QFN24 4x4 package or as a solder bump flip-chip device.

#### Features

- Flexible operation with different energy banks
  - Primary cell battery
  - Secondary cell battery
  - Capacitors (gold-cap, super-cap)
- Ultra-low power DCDC boost converter with very high efficiency
- Operating mode minimum voltage VDD\_HRV ≥ 100 mV (typical)
- Operating mode minimum power:  $P_{IN} \ge 1\mu W$  (typical)
- Quiescent current: IQ ≤ 125 nA
- Cold-start minimum voltage: V<sub>IN</sub> ≥ 300 mV
- Cold-start minimum power: P<sub>IN</sub> ≥ 3 µW (typical)
- Fast start-up on any energy storage
- Dual energy storage elements
- Power management control
  - Multiple independent supply outputs
  - Sleep mode and wake-up functions
- User programmable under-voltage and over-voltage levels
  Limited external components
- Device configurations are stored in on-chip E<sup>2</sup>PROM
- Dynamic configuration through a SPI or I<sup>2</sup>C interface
- Extended power management status
  - Battery on protection mode
  - LTS/STS connection status
  - Minimum/Maximum voltage warning
  - USB connected

#### Applications

- Energy harvesting equipped platforms
  - Solar charging
  - Thermo-electrical generator harvesting (TEG)
- Wearable systems
- Beacons and wireless sensor networks
- Industrial and environmental monitoring
- Battery operated platforms



Figure 1-1 QFN24 Package

# TABLE OF CONTENTS

| 1. Pr          | roduct description                                                                | 4      |
|----------------|-----------------------------------------------------------------------------------|--------|
| 1.1.           | Operating modes                                                                   | 4      |
| 1.2.           | voltage naming conventions                                                        | 4      |
| 1.3.           | Block diagram                                                                     | 5      |
| 1.4.           | Functional description                                                            | 6      |
| 1.4.1          | 1. Cold-start on harvester                                                        | 6      |
| 1.4.2<br>1 4 3 | <ol> <li>Start-up on Long Term Storage (LTS)</li> <li>System shut-down</li> </ol> | /<br>ع |
| 2 Ha           | andling Procedures                                                                | a      |
| 2. no          | in description                                                                    | a      |
| 3. ГП<br>Л ЕЦ  | lactrical specifications                                                          | 10     |
| 4. L/(         |                                                                                   |        |
| 4.1.           | Absolute Maximum Ratings                                                          | 10     |
| 4.2.           | Operating Conditions                                                              | 10     |
| 4.3.           | Electrical Characteristics                                                        | 10     |
| 4.4.           | Timing diagrams                                                                   | 12     |
| 4.4.1          | 1. SPI interface                                                                  | 12     |
| 4.4.2          | 2. I2C Interface                                                                  | 12     |
| 5. Pr          | roduct configuration                                                              |        |
| 5.1.           | Status information                                                                | 12     |
| 5.2.           | Supervising and harvester controller behaviour                                    | 13     |
| 5.2.1          | 1. Storage element                                                                | 13     |
| 5.2.2          | 2. Harvester power supervisory functions                                          | 14     |
| 5.2.3          | 3. Timing configuration                                                           |        |
| 5.2.4          | 4. Maximum Power Point tracking                                                   | 16     |
| 5.3.           | Power management functions                                                        | 16     |
| 5.4.           | Primary cell configuration                                                        | 18     |
| 5.5.           | Sleep mode and Wake-up functions                                                  | 19     |
| 5.6.           | Lux-meter                                                                         | 19     |
| 5.7.           | USB charging                                                                      | 21     |
| 5.8.           | Miscellaneous functions                                                           | 21     |
| 5.8.1          | 1. Soft reset function                                                            | 21     |
| 5.8.2          | 2. Register protection                                                            | 22     |
| 5.8.3          | 3. LTS protection DISABLE                                                         |        |
| 5.8.4          |                                                                                   |        |
| 6. Se          | erial interface                                                                   | 22     |
| 6.1.           | I2C interface                                                                     | 22     |
| 6.2.           | SPI interface                                                                     | 23     |
| 6.2.1          | 1. Interface selection                                                            | 24     |
| 6.3.           | E2PROM                                                                            | 24     |
| 6.3.1          | 1. Accessing the E2PROM                                                           | 24     |



| 7.                      | Typical characteristics                                                                                                                       | 27                    |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|
| 8.                      | Register map                                                                                                                                  | 28                    |
| 9.                      | Typical Applications                                                                                                                          | 31                    |
| <b>9.1.</b><br>9.<br>9. | <ul> <li>SAMPLE schematics</li> <li>1.1. Solar cell assisted system</li> <li>1.2. termo-electrical generator (TEG) assisted system</li> </ul> | <b>31</b><br>31<br>32 |
| <b>9.2.</b><br>9.1      | Inductor selection           2.1.         Reference Inductors                                                                                 | <b>32</b><br>32       |
| 9.3.                    | . Capacitor selection                                                                                                                         | 33                    |
| 10.                     | Ordering Information                                                                                                                          | <i>33</i>             |
| 11.                     | Package Information                                                                                                                           | 33                    |
| <b>11.</b> 1            | <b>1. QFN24 4x4 package</b> 1.1.1.       Package marking                                                                                      | <b>33</b><br>.33      |



## 1. PRODUCT DESCRIPTION

The EM8500 is a power management IC with battery charger functions. It manages different energy source elements: a harvester through VDD\_HRV, external supply through VDD\_USB, a battery or a Long Term Storage (LTS) through VDD\_LTS. It generates a local supply on a Short Term Storage (STS), visible through VDD\_STS. The EM8500 provides the supply to the application from the energy sources. Surplus energy is stored in a LTS element.

Features and benefits include:

- Power management controller, extending application battery life: the EM8500 supplies the external application through the pins VSUP and VAUX[i]. The voltage is delivered directly from VDD\_STS or through a regulator. On the VSUP pin a wake-up function allows to automatically re-enable the supply after a given time. For external devices using an I<sup>2</sup>C serial interface, it is possible to disconnect their ground through the use of the auxiliary ground pins (VAUX\_GND). This solution avoids supplying the devices connected to a switched-off output supply through the pull-up of I<sup>2</sup>C bus. Overall power consumption is reduced by turning off peripheral ICs through the EM8500.
- Battery charger from harvester source: EM8500 manages energy harvesting from a low voltage and low power DC source such as single/dual junction solar cells or thermal electrical generator (TEG). The device embeds hardware MPPT (Maximum Power Point Tracking) algorithm to extract maximum energy from the harvester element. The DCDC boost converter is able to start the application from the harvester source. With its dual storage architecture, application start-up is fast and independent of the battery voltage.
- Battery charger from USB source : Fast charging is supported through a USB compatible supply input on the EM8500 (system start-up and battery charging to maximum voltage with configurable speed).
- Voltage and current supervisor: The EM8500 includes supervisory functions to detect harvester energy levels detecting (visible through the HRV\_LOW pin) and to monitor low battery voltage levels (visible through the BAT\_LOW pin). The EM8500 protects the battery against over voltage conditions and automatically stops charging when a configurable threshold level is reached.
- Configuration with E<sup>2</sup>PROM, no additional external components: The mode and functional configuration of the EM8500 is controlled by the host MCU through a SPI or an I<sup>2</sup>C interface. Voltage supervision thresholds are set by registers. Configuration parameters are held in on-chip non-volatile memory (E<sup>2</sup>PROM). The EM8500 default configuration parameter values can be modified by the user.

## 1.1. OPERATING MODES

The EM8500 operates in three main modes:

- 1) Normal mode (STS and LTS Connected)
  - V<sub>LTS</sub> is inside battery operating range.
  - LTS is connected to STS.
  - The system can be configured to disconnect VAUX or/and VAUX\_GND pins.
- 2) LTS protection mode (STS and LTS disconnected)
  - EM8500 enters this mode when V<sub>LTS</sub> drops below minimum battery operation (v\_bat\_min\_lo).
  - BAT\_LOW pin is set to '1'.
  - LTS and STS are disconnected to protect LTS against under voltage condition.
  - VSUP and VAUX are maintained through the DCDC converter only.
- 3) Sleep mode
  - VSUP is not supplied no communication on SPI/I<sup>2</sup>C interface.
  - VSUP can be re-activated by WAKE\_UP pin or internal timer.

#### 1.2. VOLTAGE NAMING CONVENTIONS

To describe the operation of this product, the following set of voltage naming conventions is adopted throughout this document, Table 1-1:

| NAME               | DESCRIPTION                                                                                                                                                                                                                                                                          |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| v_bat_max_hi       | Maximum battery voltage. High level of hysteresis.                                                                                                                                                                                                                                   |
| v_bat_min_hi_dis   | Minimum STS maintenance voltage – acts as v_bat_min_hi when STS and LTS are disconnected                                                                                                                                                                                             |
| v_bat_min_hi_con   | Minimum battery maintenance voltage – acts as v_bat_min_hi when STS and LTS are connected                                                                                                                                                                                            |
| v_bat_min_hi       | Minimum battery voltage. High level of hysteresis<br>Equal to v_bat_min_hi_dis or v_bat_min_hi_con according to the connection state in between STS and LTS.<br>The term "v_bat_min_hi" is used here whenever there is no specific usage of the connected and disconnected<br>values |
| v_bat_min_lo       | Minimum battery voltage. Low level of hysteresis                                                                                                                                                                                                                                     |
| v_apl_max_hi       | Maximum application voltage. High level of hysteresis                                                                                                                                                                                                                                |
| v_apl_max_lo       | Maximum application voltage. Low level of hysteresis                                                                                                                                                                                                                                 |
| V <sub>cs_hi</sub> | Cold start voltage level                                                                                                                                                                                                                                                             |
| v_ulp_ldo          | Regulated voltage on VSUP pin                                                                                                                                                                                                                                                        |
| v_hrv_min          | Minimum voltage for switching on/off the DCDC. See §5.2.2 for current or voltage detection selection.                                                                                                                                                                                |

#### **Table 1-1 Voltage Naming Conventions**



## 1.3. BLOCK DIAGRAM



Figure 1-1 EM8500 Block Diagram

EM8500

## 1.4. FUNCTIONAL DESCRIPTION

The following paragraphs describe the behavior of VSTS, VLTS and VSUP for a series of typical use cases;

(VAUX supplies have the same behavior as VSUP).

#### 1.4.1. COLD-START ON HARVESTER

This use case outlines a start-up on harvester voltage, with all storage elements discharged or in protection mode.



Figure 1-2 Start-up and energy storage sequence when LTS is lower than the cold-start voltage

- 1. The DCDC starts transferring energy from HRV to STS
- 2. When V<sub>STS</sub> is higher than V<sub>cs\_hi</sub>, the cold start sequences ends, the device boots and the DCDC is switched to main charging mode with MPPT tracking.
- 3. When V<sub>STS</sub> rises above v\_bat\_min\_hi, VSUP is connected to STS supplying the application
- 4. When V<sub>STS</sub> reaches the maximum application voltage level **v\_apl\_max\_lo**, the DCDC transfers energy into LTS. The application is supplied by the C<sub>STS</sub> only.
- 5. When V<sub>STS</sub> drops to the minimum pre-defined charge value v\_bat\_min\_hi, the DCDC transfers energy back into STS
- The system remains in states 4 & 5 until V<sub>LTS</sub> is higher than the minimum battery voltage required to supply the external application v\_bat\_min\_hi. Then LTS is connected to STS and both storage elements are charged in parallel. The output BAT\_LOW is set to '0'.



#### 1.4.2. START-UP ON LONG TERM STORAGE (LTS)

This case emulates plugging in a partially charges battery with energy form harvester available. The EM8500 starts on LTS voltage, then transfer energy form the harvester to the battery.



Figure 1-3 Start-up and energy bank sequence when LTS is above the minimum battery level

- 1. LTS and STS are connected together, V<sub>STS</sub> quickly reaches V<sub>LTS</sub>.
- 2. As V<sub>STS</sub> reaches V<sub>cs\_hi</sub>, the system boots and then VSUP is connected to STS (which is also connected to LTS).
- 3. After V<sub>SUP</sub> reaches V<sub>LTS</sub> and V<sub>STS</sub> level, the system reaches the same state as the one described in state 6 of §1.4.1
- 4. When  $V_{LTS}$  (and therefore also  $V_{STS}$ ) reaches the maximum voltage of the application, VSUP is regulated to **v\_ulp\_ido**.
- 5. When  $V_{LTS}$  and  $V_{STS}$  reach **v\_bat\_max\_hi** the DCDC stops to protect the battery against over voltage
- 6. When  $V_{LTS}$  and  $V_{STS}$  drop to **v\_bat\_max\_lo** the DCDC starts again to charge STS and LTS.
- 7. The system remains in states 5 & 6 to maintain the battery voltage between v\_bat\_max\_hi and v\_bat\_max\_lo.

When a battery charged above the maximum application voltage is connected, the system reacts as above except for VSUP which is regulated from the start due to the too high  $V_{STS}/V_{LTS}$  level.



#### 1.4.3. SYSTEM SHUT-DOWN

The EM8500 informs the application when the available energy drops below a minimum level required for operation. After the first warning (through the VBAT\_LOW pad), the device initiates an application shut-down sequence to protect the battery.

The first example scenario shows an application drawing more current than the harvester is able to supply. The application is stopped (phase 3). Once re-started, it keeps a low current consumption profile allowing the charging of the LTS energy storage.



Figure 1-4 Application shut-down with a working harvester

The second example describes the application shut-down sequence when no energy can be harvested from the harvester cell.







# 2. HANDLING PROCEDURES

This device has built-in protection against high static voltages or electric fields; however, anti-static precautions must be taken as for any other CMOS component. Unless otherwise specified, proper operation can only occur when all terminal voltages are kept within the voltage range. Unused inputs must always be tied to a defined logic voltage level.

## 3. PIN DESCRIPTION

| PIN |             | Ι/Ο ΤΥΡΕ  |            | DESCRIPTION                                                |
|-----|-------------|-----------|------------|------------------------------------------------------------|
| NO. | NAME        | DIRECTION | SUPPLY     |                                                            |
| 1   | VDD_STS     | I/O       | -          | Connection for the Short Term energy Storage element (STS) |
| 2   | WAKE_UP     | Input     | up to 3.6V | Wake-up pin                                                |
| 3   | VDD_USB     | Input     | -          | USB power supply connection                                |
| 4   | MOSI_SDA    | Input     | VSUP       | SPI MOSI or I2C SDA connection                             |
| 5   | MISO        | Output    | VSUP       | SPI MISO connection                                        |
| 6   | SCL         | Input     | VSUP       | SPI or I2C clock                                           |
| 7   | CS          | Input     | VSUP       | SPI chip select and SPI/I2C selection mode(when at '1')    |
| 8   | VAUX_GND[2] | Output    | -          | Auxiliary 2 ground connection                              |
| 9   | VAUX_GND[1] | Output    | -          | Auxiliary 1 ground connection                              |
| 10  | N.C.        |           |            |                                                            |
| 11  | VAUX_GND[0] | Output    | -          | Auxiliary 0 ground connection                              |
| 12  | VAUX[0]     | Output    | -          | Auxiliary 0 supply output connection                       |
| 13  | VAUX[1]     | Output    | -          | Auxiliary 1 supply output connection                       |
| 14  | VAUX[2]     | Output    | -          | Auxiliary 2 supply output connection                       |
| 15  | N.C.        |           |            |                                                            |
| 16  | VSUP        | Output    | -          | Main supply output                                         |
| 17  | HRV_LOW     | Output    | VSUP       | Energy harvester cell low indicator (when at '1')          |
| 18  | BAT_LOW     | Output    | VSUP       | Battery low indicator (when at '1')                        |
| 19  | VREG        | Output    | -          | Regulated voltage connection                               |
| 20  | VSS         | Supply    | -          | Device ground connection                                   |
| 21  | VSS_DCDC    | Supply    | -          | Device ground connection                                   |
| 22  | LX1         | Input     | -          | Inductor connection for boost converters                   |
| 23  | VDD_HRV     | Input     | -          | Direct connection from energy harvester                    |
| 24  | VDD_LTS     | I/O       | -          | Connection for the Long Term energy Storage element (LTS)  |

Table 3-1 Pin-out description

The digital pads are all supplied by VSUP, with the exception of the WAKE\_UP pad whose trigger levels are independent of the supply voltages. When VSUP is disabled these pads are floating therefore the communication interface is off. All digital pads are active HIGH.



## 4. ELECTRICAL SPECIFICATIONS

## 4.1. ABSOLUTE MAXIMUM RATINGS

| DADAMETED                                                      | VA      | LUE                   | UNIT |
|----------------------------------------------------------------|---------|-----------------------|------|
| PARAMETER                                                      | MIN     | MAX                   |      |
| Power supply VDD_HRV                                           | -0.2    | 2.0                   | V    |
| Power supply VDD_STS, VDD_LTS                                  | -0.2    | 4.6                   | V    |
| Power supply VDD_USB                                           | -0.2    | 6.0                   | V    |
| Input voltage                                                  | VSS-0.2 | V <sub>SUP</sub> +0.2 | V    |
| Input voltage (pin WAKE_UP)                                    | -0.2    | 3.8                   | V    |
| Storage Temperature Range (T <sub>STG</sub> )                  | -65     | 150                   | °C   |
| Electrostatic discharge to ANSI/ESDA/JEDEC JS-001-2012 for HBM | -2000   | 2000                  | V    |

Table 4-1 Absolute maximum ratings

Stresses above these listed maximum ratings may cause permanent damages to the device. Exposure beyond specified operating conditions may affect device reliability or cause malfunction.

Warning: The device is not functional when exposed to light. When a non-packaged version is used, it is mandatory to protect the device from light (e.g. glob-top, non-transparent package, metal shield on the PCB ...)

### 4.2. OPERATING CONDITIONS

| PARAMETER                                    | SYMBOL           | MIN   | ТҮР | MAX      | UNIT |
|----------------------------------------------|------------------|-------|-----|----------|------|
| DC input voltage into VDD_HRV <sup>(1)</sup> | V <sub>HRV</sub> | 0.1   | 0.5 | 1.8      | V    |
| Long Term energy Storage bank voltage        | VLTS             |       | 3.0 | 4.2      | V    |
| Short Term energy Storage bank voltage       | Vsts             |       | 3.0 | 4.2      | V    |
| VDD_USB voltage                              | Vusb             |       | 5   | 5.5      | V    |
| Long term capacitor <sup>(2)</sup>           | CLTS             | 0.001 | 2   |          | F    |
| Short term capacitor                         | CSTS             | 10    | 47  |          | μF   |
| Regulated voltage capacitor                  | CREG             | 470   |     |          | nF   |
| Harvester capacitor (nominal value)          | CHRV             | 4.7   |     | 10       | μF   |
| VSUP capacitor                               | CSUP             | 1     |     | 0.1*Csts | μF   |
| VAUX capacitor                               | CAUX             | 1     |     | 0.1*Csts | μF   |
| Input inductance                             | L <sub>1</sub>   | 37.6  | 47  | 56.4     | μH   |

(1) Cold-start has been completed(2) When using a super-capacitor

#### **Table 4-2 Operating Conditions**

## 4.3. ELECTRICAL CHARACTERISTICS

Unless otherwise specified:  $T_A$ =-40 to +85°C for min max specifications and  $T_A$ = 25°C for typical specifications.

| PARAMETER                                   | SYMBOL                  | CONDITIONS                                                                                            | MIN   | TYP  | MAX  | UNIT |
|---------------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------|-------|------|------|------|
| End of cold-start Voltage on VDD STS        | V <sub>cs hi</sub>      | With V <sub>STS</sub> increasing                                                                      |       | 1.3  |      | V    |
| Start of cold-start Voltage on VDD STS      | V <sub>cs lo</sub>      | With V <sub>STS</sub> decreasing                                                                      |       | 1.1  |      | V    |
| Typical DC input voltage range into VDD HRV |                         | Cold-start completed                                                                                  | 0.1   |      | 1.8  | V    |
| Typical input power range                   |                         | V <sub>STS</sub> > V <sub>cs hi</sub> V <sub>VDD HRV</sub> = 0.5V                                     | 0.001 |      | 100  | mW   |
| Minimum cold-start voltage for charging STS |                         | $V_{STS} < V_{cs,lo}$                                                                                 |       | 300  | 1800 | mV   |
| Minimum cold-start input power              |                         | V <sub>STS</sub> < V <sub>cs lo</sub>                                                                 |       | 3    |      | μW   |
| Cold-start duration                         |                         | C <sub>STS</sub> = 47uF, V <sub>HRV</sub> = 0.5V, P <sub>HRV</sub> = 100µW, V <sub>STS</sub> (0s)=0V, |       | 2    |      | s    |
|                                             |                         | V <sub>LTS</sub> (0s)=0V, v_bat_min_hi=2V                                                             |       |      |      |      |
| CURRENT CONSUMPTIONS ON LTS                 |                         |                                                                                                       |       |      |      |      |
| IDD in "LTS protection mode" and "HRV low   | ILTS_prot1              | Battery supervisory at 4Hz; VSUP and VAUX LDOs disabled                                               |       | 65   |      | nA   |
| mode"                                       |                         |                                                                                                       |       |      |      |      |
| IDD in "LTS protection mode"                | ILTS_prot2              | Battery supervisory at 4Hz; VSUP and VAUX LDOs disabled                                               |       | 15   |      | nA   |
| IDD in "HRV low mode" STS and LTS connected | HRV_lo2                 | Battery supervisory at 4Hz; VSUP and VAUX LDOs disabled                                               |       | 145  |      | nA   |
| IDD in "HRV low mode" STS and LTS connected | HRV_103                 | Battery supervisory at 4Hz; ULP LDO enabled and VAUX LDO                                              |       | 170  |      | nA   |
|                                             |                         | disabled                                                                                              |       |      |      |      |
| IDD in "HRV low mode" STS and LTS connected | HRV_lo4                 | Battery supervisory at 4Hz; VSUP and VAUX[0] LDO enabled                                              |       | 285  |      | nA   |
| IDD in "HRV low mode" STS and LTS connected | HRV_lo5                 | Battery supervisory at 4Hz; VSUP and VAUX[1] LDO enabled                                              |       | 265  |      | nA   |
| IDD in "HRV low mode" STS and LTS connected | HRV_lo6                 | Battery supervisory at 4Hz; VSUP and VAUX[2] LDO enabled                                              |       | 250  |      | nA   |
| IDD in "HRV low mode" STS and LTS connected | HRV_lo6                 | Battery supervisory at 4Hz; VSUP and all VAUX LDO enabled                                             |       | 380  |      | nA   |
| IDD in "normal mode" STS and LTS            | INORM                   | Battery supervisory at 4Hz; VSUP and VAUX LDOs disabled                                               |       | 45   |      | nA   |
| disconnected                                |                         | (VDD_STS < VDD_LTS)                                                                                   |       |      |      |      |
| QUIESCENT CURRENT AND LEAKAGE C             | N STS (WHEN             | LTS IS NOT CONNECTED TO STS)                                                                          |       |      |      |      |
| IDD in "HRV low mode"                       | STS_hrvlo               | Battery supervisory at 4Hz; VSUP and VAUX LDOs disabled                                               |       | 65   |      | nA   |
| VSUP AND VAUX LDO VOLTAGE LEVEL             |                         |                                                                                                       |       |      |      |      |
| ULP/VAUX LDO level 0                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 1.08  | 1.2  | 1.32 | V    |
| ULP/VAUX LDO level 1                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 1.39  | 1.55 | 1.71 | V    |
| ULP/VAUX LDO level 2                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 1.48  | 1.65 | 1.82 | V    |
| ULP/VAUX LDO level 3                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 1.62  | 1.8  | 1.98 | V    |
| ULP/VAUX LDO level 4                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 1.8   | 2    | 2.2  | V    |
| ULP/VAUX LDO level 5                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 1.98  | 2.2  | 2.42 | V    |
| ULP/VAUX LDO level 6                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 2.16  | 2.4  | 2.64 | V    |
| ULP/VAUX LDO level 7                        |                         | V <sub>STS</sub> – V <sub>SUP</sub> > 0.3V                                                            | 2.34  | 2.6  | 2.86 | V    |
| MAXIMUM CURRENT ON THE ULP AND \            | AUX LDO                 |                                                                                                       |       |      |      |      |
| Maximum current on ULP LDO                  |                         | Drop from open voltage is 100 mV, LDO level at 1.8V                                                   | 10    |      |      | mA   |
| Maximum current on VAUX[0] LDO              |                         | Drop from open voltage is 100 mV, LDO level at 1.8V                                                   | 20    |      |      | mA   |
| Maximum current on VAUX[1] LDO              |                         | Drop from open voltage is 100 mV, LDO level at 1.8V                                                   | 10    |      |      | mA   |
| Maximum current on VAUX[2] LDO              |                         | Drop from open voltage is 100 mV, LDO level at 1.8V                                                   | 5     |      |      | mA   |
| SWITCH RESISTOR                             |                         |                                                                                                       |       |      |      |      |
| VDD_LTS to VDD_STS                          | R <sub>sw_lts_sts</sub> | VDD_STS at 3V                                                                                         |       | 3.1  |      | Ω    |
| VDD_STS to VSUP                             | R <sub>sw_VSUP</sub>    | VDD_STS at 3V                                                                                         |       | 7.4  |      | Ω    |
| VDD_STS to VAUX[0]                          | R <sub>sw_VAUX0</sub>   | VDD_STS at 3V                                                                                         |       | 4.4  |      | Ω    |
| VDD_STS to VAUX[1]                          | Rsw_VAUX1               | VDD_STS at 3V                                                                                         |       | 5.8  |      | Ω    |



| PARAMETER                                       | SYMBOL                  | CONDITIONS                                                | MIN  | ΤΥΡ                   | MAX  | UNIT |
|-------------------------------------------------|-------------------------|-----------------------------------------------------------|------|-----------------------|------|------|
| VDD_STS to VAUX[2]                              | Rsw_VAUX2               | VDD_STS at 3V                                             |      | 6.4                   |      | Ω    |
| VAUX_GND[0] to VSS                              | R <sub>sw_GND0</sub>    | VDD_STS at 3V                                             |      | 4.74                  |      | Ω    |
|                                                 |                         | VDD_515 at 5V                                             |      | 5.62                  |      | 12   |
| Maximum voltage                                 |                         |                                                           |      |                       | 42   | V    |
| Level step from IvI0 to IvI15                   | V <sub>IM 15</sub>      |                                                           |      | 73                    | 4.2  | mV   |
| Level step from lvl16 to lvl30 (1.24V to 2.26V) | VIvI_30                 |                                                           | 67.9 | 73                    | 78.1 | mV   |
| Level step from IvI31 to IvI54 (2.34V to 4.2V)  | VIvI_54                 |                                                           | 69.4 | 73                    | 76.7 | mV   |
| Differential non linearity                      |                         |                                                           |      | ±0.5                  |      | LSB  |
| Number of levels                                |                         |                                                           |      | 54                    |      |      |
| HARVESTER CURRENT LEVEL DETECTO                 | DR – LUX MET            | EK                                                        |      |                       |      |      |
| Harvester current level step                    | hrv_check_lvl           |                                                           |      | 1<br>2 <sup> v </sup> |      | μΑ   |
| "lvl" = level used for the measurement [0, 15]  | llux_lvi                |                                                           |      | 2                     |      | μΑ   |
| Short circuit voltage                           | Vhou sou                |                                                           |      | 70                    |      | mV   |
| USB POWER                                       | • 111 • 200             |                                                           |      |                       |      |      |
| Minimum voltage for USB charging detection      | V <sub>usb min</sub>    |                                                           |      | 3.5                   |      | V    |
| Regulated voltage on VDD_STS                    | V <sub>USB_REG</sub>    |                                                           |      | 2.1                   |      | V    |
| Current source level 0 on LTS                   | IUSB_IVIO               |                                                           |      | 0                     |      | mA   |
| Current source level 1 on LTS                   | USB_IVI1                |                                                           |      | 6.9                   |      | mA   |
| Current source level 2 on LTS                   | USB_Ivi2                |                                                           |      | 12.7                  |      | mA   |
| Current source level 3 on LTS                   | USB_IVI3                |                                                           |      | 20.6                  |      | mA   |
|                                                 | <b>. .</b>              |                                                           |      |                       | 0    |      |
| E <sup>2</sup> PROM write time                  | Lee_wr                  |                                                           |      |                       | 8    | ms   |
| E PROM read line                                | l ee_rd                 |                                                           | 1000 |                       | 0.9  | ms   |
| E2PROM read hold time                           | The rd                  |                                                           | 1000 |                       | 10   | us   |
| INTERFACE PARAMETERS                            | Tha_ra                  |                                                           |      |                       | 10   | μο   |
| Input WAKE UP - low level                       | V <sub>il wk</sub>      | V <sub>LTS</sub> =1.2V to 3.6V                            |      |                       | 0.3  | V    |
| Input WAKE_UP - high level                      | V <sub>ih_wk</sub>      | V <sub>LTS</sub> =1.2V to 3.6V                            | 0.9  |                       |      | V    |
| Wake-up rising edge reaction time               | Tr_wk                   | Debouncer disabled                                        |      | 4.5                   |      | μs   |
| Wake-up falling edge reaction time              | T <sub>f_wk</sub>       | Debouncer disabled                                        |      | 120                   |      | μs   |
| Input - Iow level                               | V <sub>il_si</sub>      | V <sub>SUP</sub> =1.2V to 3.6V                            |      |                       | 0.2* | V    |
| Input - high level                              | Vita                    | $V_{eve} = 1.2V \text{ to } 3.6V$                         | 0.8* |                       | VSUP | V    |
| input nightevel                                 | In_si                   | V50P = 1.2 V 10 0.0 V                                     | VSUP |                       |      | v    |
| Output – low level for I2C <sup>(3)</sup>       | I <sub>ol sda</sub>     | V <sub>SUP</sub> =1.8V, Vol=0.2* V <sub>SUP</sub>         | 3    |                       |      | mA   |
| Output – low level for I2C                      | lol_sda_1.2             | V <sub>SUP</sub> =1.20V, Vol=0.23*Vsup                    | 3    |                       |      | mA   |
| Output – low level <sup>(3)</sup>               | lot                     | V <sub>SUP</sub> =1.8V, Vol=0.2*Vsup                      | 1    |                       |      | mA   |
|                                                 |                         | (MISO, MOSI_SDA, BAT_LOW, HRV_LOW)                        |      |                       |      |      |
| Output – Iow level                              | lol_1.2                 | $V_{SUP} = 1.20V$ , $V_{OI} = 0.23^{\circ} V_{SUP}$       | 1    |                       |      | mA   |
| Output – high level <sup>(3)</sup>              | lah                     | Verp =1 8V Vob=0.8*Vsup                                   |      |                       | -1   | mΑ   |
| Output - high level                             | ion                     | (MISO, MOSI SDA, BAT LOW, HRV LOW)                        |      |                       | - 1  | IIIA |
| Output – high level                             | loh 1.2                 | V <sub>SUP</sub> =1.2V, Voh=0.8*Vsup                      |      |                       | -1   | mA   |
|                                                 | _                       | (MISO, MOSI_SDA, BAT_LOW, HRV_LOW)                        |      |                       |      |      |
| I <sup>2</sup> C bus load capacitor             | Cb                      | On MOSI_SDA and SCL                                       |      |                       | 400  | pF   |
| SPITIMINGS                                      | _                       |                                                           |      |                       |      |      |
| SPI clock input frequency                       | Fspi                    |                                                           |      |                       | 5    | MHz  |
| SCL low pulse                                   | Tlow_scl                |                                                           | 20   |                       |      | ns   |
| SCL high pulse                                  | Thigh_scl               |                                                           | 20   |                       |      | ns   |
| MOSI_SDA setup time                             | T <sub>setup_mosi</sub> |                                                           | 20   |                       |      | ns   |
| MOSI_SDA hold time                              | T <sub>hold_mosi</sub>  |                                                           | 20   |                       |      | ns   |
| MISO output delay                               | T <sub>delay_miso</sub> | 25pF load, V <sub>SUP</sub> =1.6V min                     |      |                       | 30   | ns   |
| MISO output delay                               | T <sub>delay_miso</sub> | 25pF load, V <sub>SUP</sub> =1.2V min                     |      |                       | 40   | ns   |
| CS setup time                                   | T <sub>setup_cs</sub>   |                                                           | 50   |                       |      | ns   |
| CS hold time                                    | Thold cs                |                                                           | 20   |                       |      | ns   |
| I <sup>2</sup> C TIMINGS <sup>(2)</sup>         |                         |                                                           |      |                       |      |      |
| MOSI_SDA setup time                             | t <sub>sudat</sub>      | Standard & Fast Modes                                     | 160  |                       |      | ns   |
|                                                 |                         | High Speed Mode                                           | 30   |                       |      | ns   |
| MOSI SDA hold time                              | thddat                  | Standard & Fast Modes with Ch =100pF Max.                 | 80   |                       |      | ns   |
|                                                 | -nuuai                  | Standard & Fast Modes with C <sub>b</sub> =400pF Max      | 90   |                       |      | ns   |
|                                                 |                         | High Speed Mode with C <sub>b</sub> =100pF Max            | 18   |                       | 115  | ns   |
|                                                 |                         | High Speed Mode with Ch=400pF Max                         | 24   |                       | 150  | ns   |
| SCI low pulse <sup>(3)</sup>                    | tion                    | High Speed Mode with Ch=100pF Max                         | 160  |                       | 100  | ns   |
|                                                 | NOW                     | Vsup =1.8V                                                |      |                       |      |      |
| SCL low pulse                                   | t <sub>low</sub>        | High Speed Mode with Cb=100pF Max. V <sub>SUP</sub> =1.2V | 210  |                       |      | ns   |

(1) The v\_bat\_min, v\_bat\_max, v\_apl\_min with their hysteresis can be set according to the supervising levels. E.g. for v\_bat\_max, both v\_bat\_max\_lo and v\_bat\_max\_hi will have to be set accordingly.
 (2) Refers to I<sup>2</sup>C specification 2.1 (January 2000)
 (3) When reg\_ext\_cfg.sdi\_slope\_ctrl = '1'

#### **Table 4-3 Electrical Specifications**



## 4.4. TIMING DIAGRAMS

### 4.4.1. SPI INTERFACE



Figure 4-1 4-wire SPI Timing Diagram

#### 4.4.2. I2C INTERFACE



# 5. PRODUCT CONFIGURATION

The EM8500 is an autonomous power management system able to manage power domains, power sources and storage elements.

At start-up the device enters a boot sequence. It controls the state of both energy storage elements, and sets the default configuration parameters of the device by retrieving the corresponding values from the on-chip E<sup>2</sup>PROM.

Upon completion of the boot sequence the system enters the supervising and harvester controller state ("normal mode"). It is now possible to modify configuration parameters through the serial interface to change the behavior of the device. When updating the device configuration through the serial interface it is recommended to write the complete set of EM8500 configuration parameters in a single transaction (see §6).

EM8500 is able to operate autonomously by using default configuration values from the on-chip E<sup>2</sup>PROM.

## 5.1. STATUS INFORMATION

EM8500 provides status feed-back as follows.

- To allow fast system response the pins HRV\_LOW and BAT\_LOW directly indicate the status of the harvester cell and the battery to the host MCU.
- Additional status information is provided through register *reg\_status*. During an SPI transaction the *reg\_status* value sent as the first byte (along with the indication from the MCU of the address to be accessed). In case of an I2C transaction the *reg\_status* register has to be polled explicitly.



|      | Register Name: reg_statu | s    |       | Address: 0x22                                                                                                                                                                                                                            |  |  |  |  |
|------|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Bits | Bit name                 | Туре | Reset | Description                                                                                                                                                                                                                              |  |  |  |  |
| 7    | eeprom_data_busy         | RO   | 0     | <ul> <li>'1' EEPROM being written. Wait for new configuration</li> <li>'0' EEPROM ready to be written. New configuration can be written</li> </ul>                                                                                       |  |  |  |  |
| 6    | hrv_lux_busy             | RO   | 0     | <ul> <li>'1' lux-meter or HRV current supervisory is running</li> <li>'0' no current measurement on the harvester on-going.</li> </ul>                                                                                                   |  |  |  |  |
| 5    | hrv_low                  | RO   | 0     | <ul> <li>'1' HRV energy level too low for harvesting</li> <li>'0' HRV has enough energy to be harvested</li> </ul>                                                                                                                       |  |  |  |  |
| 4    | bat_low                  | RO   | 0     | <ul> <li>'1' LTS voltage lower than v_bat_min_hi in normal mode, lower than v_bat_min_lo in primary cell mode</li> <li>'0' LTS voltage higher than v_bat_min_hi in normal mode, higher than v_bat_min_lo in primary cell mode</li> </ul> |  |  |  |  |
| 3    | sw_vdcdc_lts_nsts        | RO   | 0     | <ul> <li>'1' DCDC is charging LTS</li> <li>'0' DCDC is charging STS</li> </ul>                                                                                                                                                           |  |  |  |  |
| 2    | sw_lts_sts               | RO   | 0     | <ul> <li>'1' LTS and STS are connected</li> <li>'0' STS is disconnected from LTS</li> </ul>                                                                                                                                              |  |  |  |  |
| 1    | usb_on                   | RO   | 0     | <ul> <li>'1' USB power has been detected</li> <li>'0' No USB power found</li> </ul>                                                                                                                                                      |  |  |  |  |
| 0    | lts_protect              | RO   | 0     | <ul> <li>'1' LTS protection mode activated (V<sub>LTS</sub> &lt; v_bat_min_lo)</li> <li>'0' LTS protection mode inactive (V<sub>LTS</sub> &gt; v_bat_min_lo)</li> </ul>                                                                  |  |  |  |  |

Table 5-1 Status Register (0x22)

EM8500 offers great flexibility in being configured for different system applications and use cases. The following chapters provide detailed descriptions of all configuration parameters and registers available to the user.

## 5.2. SUPERVISING AND HARVESTER CONTROLLER BEHAVIOUR

#### 5.2.1. STORAGE ELEMENT

Storage element voltage and state are available through the *reg\_vld\_status* register.

|      | Reguster name: reg_vld_sta | tus  |       | Address: 0x23                                                                                             |
|------|----------------------------|------|-------|-----------------------------------------------------------------------------------------------------------|
| Bits | Bit name                   | Туре | Reset | Description                                                                                               |
| 7    | lts_bat_min_hi             | RO   | 0     | <ul> <li>'1' V<sub>LTS</sub> &gt; v_bat_min_hi</li> <li>'0' V<sub>LTS</sub> &lt;= v_bat_min_hi</li> </ul> |
| 6    | lts_bat_min_lo             | RO   | 0     | <ul> <li>'1' V<sub>LTS</sub> &gt; v_bat_min_lo</li> <li>'0' V<sub>LTS</sub> &lt;= v_bat_min_lo</li> </ul> |
| 5    | sts_bat_max_hi             | RO   | 0     | <ul> <li>'1' V<sub>STS</sub> &gt; v_bat_max_hi</li> <li>'0' V<sub>STS</sub> &lt;= v_bat_max_hi</li> </ul> |
| 4    | sts_bat_max_lo             | RO   | 0     | <ul> <li>'1' V<sub>STS</sub> &gt; v_bat_max_lo</li> <li>'0' V<sub>STS</sub> &lt;= v_bat_max_lo</li> </ul> |
| 3    | sts_apl_max_hi             | RO   | 0     | <ul> <li>'1' V<sub>STS</sub> &gt; v_apl_max_hi</li> <li>'0' V<sub>STS</sub> &lt;= v_apl_max_hi</li> </ul> |
| 2    | sts_apl_max_lo             | RO   | 0     | <ul> <li>'1' V<sub>STS</sub> &gt; v_apl_max_lo</li> <li>'0' V<sub>STS</sub> &lt;= v_apl_max_lo</li> </ul> |
| 1    | sts_bat_min_hi             | RO   | 0     | <ul> <li>'1' V<sub>STS</sub> &gt; v_bat_min_hi</li> <li>'0' V<sub>STS</sub> &lt;= v_bat_min_hi</li> </ul> |
| 0    | sts_bat_min_lo             | RO   | 0     | <ul> <li>'1' V<sub>STS</sub> &gt; v_bat_min_lo</li> <li>'0' V<sub>STS</sub> &lt;= v_bat_min_lo</li> </ul> |

#### Table 5-2 Voltage Status Register (0x23)



Operation of the two energy banks (LTS and STS) is performed through three key voltage threshold levels.

- Minimum battery level voltage
- v\_bat\_min (reg\_v\_bat\_min\_hi\_con or reg\_v\_bat\_min\_hi\_dis and reg\_v\_bat\_min\_lo)
  v\_bat\_max (reg\_v\_bat\_max\_hi and reg\_v\_bat\_max\_lo)
- Maximum battery level voltage
   v\_bat\_max (reg\_v\_bat\_max\_hi and reg\_v\_bat\_max\_lo)

   Maximum application level voltage
   v\_apl\_max (reg\_v\_apl\_max\_hi and reg\_v\_apl\_max\_lo)

The three levels include a hysteresis to avoid instability of the controller. The hysteresis values have to be carefully chosen according to the application and have to fulfill the following conditions:

- v\_bat\_min\_hi\_dis > v\_bat\_min\_hi\_con > v\_bat\_min\_lo
- v\_apl\_max\_hi > v\_apl\_max\_lo
- v\_bat\_max\_hi > v\_bat\_max\_lo

If  $v_apl_max \ge v_bat_max$  the application maximum level is considered to be the maximum battery level.

Supervising of the minimum battery level is performed through two registers for its highest control level (v\_bat\_min\_hi). When the two battery banks are not connected v\_bat\_min\_hi\_dis is used to inform the system when it has to charge STS again (see phase 4 to 5 in Figure 1-2 on page 6). When LTS and STS are connected together v\_bat\_min\_hi\_con is used as supervising level.

The minimum value allowed for the **v\_bat\_min\_hi\_dis** register is 0x15 corresponding to typically 1.47 V. For any value lower than this minimum the system may shut-down without notification through the BAT\_LOW pin.

#### All voltage levels with prefix " $v_{-}$ " are configured by register according to the following equation:

v\_<voltage name> = V<sub>IvI</sub> \* (reg\_<voltage name>+1)

Supervisory status of the battery is also visible through the pin BAT\_LOW. When the  $V_{LTS}$  is below **v\_bat\_min\_hi** for two consecutive measurements, BAT\_LOW is asserted (set to VSUP level). When two measurements show that  $V_{LTS}$  is above **v\_bat\_min\_hi**, BAT\_LOW is deaserted (set to VSS). The only exception is during the boot phase where the BAT\_LOW signal is asserted after the first measurement of  $V_{LTS}$ .

The EM8500 protects the battery when its voltage is too low. This corresponding threshold level can be set through the  $v_bat_min_lo$  register. When  $V_{LTS}$  is falling below this value the EM8500 operates only on the harvester.

#### 5.2.2. HARVESTER POWER SUPERVISORY FUNCTIONS

The EM8500 monitors harvester power to disable DCDC operation when no energy is available.

Two mechanisms for harvester monitoring are available (selectable trough *reg\_v\_hrv\_min.hrv\_check\_vld*) through the same Voltage Level Detector used for the supervision of LTS and STS or through a specific dedicated engine.

- Voltage detection (used for TEG harvester type): the threshold level of supervision can be set on the *reg\_v\_hrv\_cfg.v\_hrv\_min* register. There is no hysteresis on this threshold.
- Current detection (used for solar harvester type): The device is sensing the current at the voltage V<sub>hrv\_scv</sub> delivered by the harvester. The current threshold of detection is set through the *reg\_hrv\_check\_lvl.hrv\_check\_lvl* register to transition from running state to DCDC disable. To return to the running state, the EM8500 detection is done with a different principle. The current measurement is done by connecting a resistance on VDD\_HRV and sense voltage on this pin using v\_hrv\_min voltage level.

Resistances and currents are defined in *reg\_hrv\_check\_lvl.hrv\_check\_lvl*:

| reg_hrv_check_lvl.hrv_check_lvl | 0x00 | 0x01 | 0x02 | 0x03 | 0x04 | 0x05 | 0x06 | 0x07 | 0x08 | 0x09 | 0x0A | 0x0B | 0x0C | 0x0D | 0x0E | 0x0F |
|---------------------------------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|------|
| Current (µA)                    | 1    | 2    | 3    | 4    | 5    | 6    | 7    | 8    | 9    | 10   | 11   | 12   | 13   | 14   | 15   | 16   |
| Resistance (kΩ)                 | 35   | 23.3 | 17.5 | 14   | 11.7 | 10   | 8.75 | 7.8  | 7    | 6.36 | 5.38 | 5.4  | 5    | 4.7  | 4.4  | 4.4  |

Table 5-3 HRV Current Detection Levels

Configuration example:

• reg\_hrv\_check\_lvl =0x00; reg\_v\_hrv\_cfg = 0x00

The system indicates HRV\_LOW ='1' from 1µA at  $V_{hrv_scv}$  (70mV) and remains off until  $V_{hrl}$  is reached with 35 k $\Omega$  load on VDD\_HRV (2 µA at  $V_{hrl}$ ). A hysteresis of 1 µA is applied.

| Register name: reg_v_hrv_cfg |               |      | Address: 0x04                                                                                                                                                                                                                                             | Default value mapped in E <sup>2</sup> PROM |  |  |  |  |
|------------------------------|---------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|--|--|--|
| Bits                         | Bit name      | Туре | Description                                                                                                                                                                                                                                               |                                             |  |  |  |  |
| 7                            | -             | -    | Reserved                                                                                                                                                                                                                                                  |                                             |  |  |  |  |
| 6                            | hrv_check_vld | RW   | <ul> <li>'1' indicates that the HRV is checked by the voltage supervisory</li> <li>'0' indicates that the HRV is checked by the current supervisory</li> </ul>                                                                                            |                                             |  |  |  |  |
| 5:0                          | v_hrv_min     | RW   | Minimum HRV open voltage required to generate energy.<br>V <sub>hrv_min</sub> = V <sub>Ivl</sub> * (reg_v_hrv_min(5:0)+1)<br>if V <sub>HRV</sub> < V <sub>hrv_min</sub> and <i>reg_v_hrv_cfg.hrv_check_vld</i> = '1' then <i>reg_status.hrv_low</i> = '1' |                                             |  |  |  |  |

Table 5-4 Minimum HRV voltage (0x04)



| Register name: reg_hrv_check_lvl |               | Address: 0x05 Default value mapped in E <sup>2</sup> PR0 |                                                                                                                                                                                                                                               |  |
|----------------------------------|---------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits                             | Bit name      | Туре                                                     | Description                                                                                                                                                                                                                                   |  |
| 7:4                              | -             | -                                                        | Reserved                                                                                                                                                                                                                                      |  |
| 3:0                              | hrv_check_lvl | RW                                                       | Minimum HRV short-cut current level to generate energy.<br>I <sub>hrv_check</sub> = (hrv_check_lvl+1) * 1μA<br>if I <sub>HRV</sub> < I <sub>hrv_check</sub> and <i>reg_v_hrv_cfg.hrv_check_vld</i> = '0' then <i>reg_status.hrv_low</i> = '1' |  |
|                                  |               | Tabl                                                     | a E E Minimum HDV abort out ourrant (0x0E)                                                                                                                                                                                                    |  |

Table 5-5 Minimum HRV short-cut current (0x05)

When LTS and STS are not connected internally (in "primary cell mode" or in "battery protection mode") the DCDC booster is able to deliver up to around 1mW maximum to the application. This value depends on input (VDD\_HRV) and output (VDD\_STS) voltages.

#### 5.2.3. TIMING CONFIGURATION

In addition to voltage level supervision, the user can select independent values for the frequency of supervision on LTS, STS and the harvester. The frequency influences the overall EM8500 power consumption and therefore its efficiency.

The STS and LTS measurement periods are set through the registers reg\_t\_sts\_period and reg\_t\_lts\_period. The monitoring of the harvester however requires stopping the DCDC pumping process for a short time to measure the open voltage (in case the VLD is used) or the short-cut current (in case the current level detector is used). The duration of the DCDC disable period is configured through the reg t hrv meas register, whereas the measurement period is configured through the reg\_t\_hrv\_period register.



#### Figure 5-1 DCDC Regulation Timings

| Register value | t_hrv_meas | t_hrv_period | t_sts_period | t_lts_period | t_hrv_low_period | t_lts_hrv_low_period |
|----------------|------------|--------------|--------------|--------------|------------------|----------------------|
| 0x00           | 16 ms      | 256 ms       | 1 ms         | 1 ms         | 256 ms           | 2 ms                 |
| 0x01           | 32 ms      | 512 ms       | 2 ms         | 4 ms         | 512 ms           | 8 ms                 |
| 0x02           | 64 ms      | 1 s          | 8 ms         | 16 ms        | 1 s              | 32 ms                |
| 0x03           | 128 ms     | 2 s          | 16 ms        | 64 ms        | 2 s              | 128 ms               |
| 0x04           | 256 ms     | 4 s          | 32 ms        | 256 ms       | 4 s              | 512 ms               |
| 0x05           | 512 ms     | 8 s          | 64 ms        | 1 s          | 8 s              | 2 s                  |
| 0x06           | 1 s        | 16 s         | 128 ms       | 4 s          | 16 s             | 8 s                  |
| 0x07           | 2 s        | 32 s         | 256 ms       | 16 s         | 32 s             | 32 s                 |

#### **Table 5-6 Timing Configuration**

When entering in "HRV low mode" the monitoring on LTS and the harvester remains active, however the monitoring frequency can be adapted to this situation where the system cannot take energy anymore from the harvester source. The measurement period is then set in parameter t\_hrv\_low\_period. In this mode STS is not fed by the harvester anymore. If STS and LTS are not connected internally, STS will collapse. No monitoring is performed on STS.

When the harvester is monitored (reg\_v\_hrv\_cfg.hrv\_check\_vld) based on the voltage measurement, the sampling value is set at the same frequency as the harvester voltage check. However, if the current level detector is used, the measurement of the current is done alternatively with the MPPT target setting, dividing by 2 the effective frequency of measurement and setting. For example if Thrv. period is set to 4 s, the period for checking the harvester voltage is 8 s, as well as the one for the MPPT target setting, and the harvester current checking is done 4 s after the MPPT target setting.



#### 5.2.4. MAXIMUM POWER POINT TRACKING

To efficiently cope with different DC sources EM8500 offers a configurable MPPT controller. The MPPT target ratio for the DCDC boost converter can be set between 50% (suitable for TEG sources) and 88% (80% being a standard value for solar cells). The ratio is programmed in register reg\_mppt\_ratio.

| i    | Register name: reg_mppt_ratio |      | Address: 0x12                                                                                                                                                                                                                                                 | Default value mapped in E <sup>2</sup> PROM                                                                                        |
|------|-------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|
| Bits | Bit name                      | Туре | D                                                                                                                                                                                                                                                             | escription                                                                                                                         |
| 7:4  | -                             | -    | Reserved                                                                                                                                                                                                                                                      |                                                                                                                                    |
| 3:0  | mppt_ratio                    | RW   | MPPT ratio for the DCDC power point trac<br>"0000" (0x0)<br>"0001" (0x1)<br>"0010" (0x2)<br>"0011" (0x3)<br>"0100" (0x4)<br>"0101" (0x5)<br>"0110" (0x6)<br>"0111" (0x7)<br>"1000" (0x8)<br>"1001" (0x9)<br>"1010" (0xA)<br>"1011" (0xB)<br>"11" (0xC to 0xF) | king<br>50%<br>60%<br>67%<br>71%<br>75%<br>78%<br>80%<br>82%<br>83%<br>82%<br>83%<br>85%<br>86%<br>85%<br>86%<br>85%<br>86%<br>88% |

Table 5-7 MPPT Ratio Selection Register (0x12)

#### 5.3. POWER MANAGEMENT FUNCTIONS

#### The EM8500 controls four independent power supply outputs.

The VSUP power supply output is connected to STS when STS level is within the application voltage range ([v\_bat\_min:v\_apl\_max]) or to an LDO (when above v\_apl\_max) to regulate the output to a given value.

The three auxiliary supply outputs VAUX [0:2], are user configurable between STS and the internal LDO. It is possible to force the use of the LDO even though the STS voltage level is compatible with the application supply requirements.

During the boot phase – which corresponds to the set-up of the device – all the power supply outputs are floating. Once the set-up of the registers is completed the supply output values are determined by configuration registers *reg\_ldo\_cfg.vsup\_tied\_low* and *reg\_vaux\_cfg.vaux[x]\_cfg*.

The main application power supply (VSUP) is intended to be connected to the application controller. When connected to the LDO its maximum power is limited as LDO is optimized for low consumption. The VSUP supply output is controlled by the  $reg_ldo_cfg$  register. The value of the LDO is configurable through  $reg_ldo_cfg.v_ulp_ldo$ . The LDO enable can be forced with  $reg_ldo_cfg.frc_ulp_ldo$ . In "sleep state", VSUP can be grounded ( $reg_ldo_cfg.vsup_tied_low = '1'$ ) or floating ( $reg_ldo_cfg.vsup_tied_low = '1'$ ) (see §5.4).

The individual configurability of the three auxiliary supply outputs allows the creation of different power domains for the external application. The auxiliary outputs are split into the supply and ground pins where all six outputs can be switched on/off independently. The behavior of the VAUX pins is controlled through the *reg\_vaux\_cfg* register. *reg\_vaux\_cfg*.v\_aux\_*ldo* controls the level of the single LDO connected to the three auxiliary supplies.

When switched on (reg\_pwr\_mgt.vaux[i]\_en = '1') the auxiliary supply output is controlled by reg\_vaux\_cfg.vaux[i]\_cfg.

Four possible settings are available to the user:

- 1) Force the connection to STS
- 2) Force the connection to the LDO
- 3) Use the automatic configuration permitting the auxiliary output to float when STS drops below v\_bat\_min
- 4) Use the automatic configuration grounding the auxiliary output when STS drops below v\_bat\_min

The automatic configuration of the auxiliary supplies is ensures that the auxiliary output voltage is kept within the application voltage range by auto-connecting the supply output to the LDO when STS voltage is exceeding the **v\_apl\_max** value.

When the power supply output is switched off (*reg\_pwr\_mgt.vaux[i]\_en* = '0'), its configuration is also controlled by the *reg\_pwr\_mgt.vaux[i]\_cfg* register. The output is grounded if *reg\_pwr\_mgt.vaux[i]\_cfg* is set to 3 (b11), otherwise it is kept floating.

When the LDO is used on VSUP or VAUX pins, changing the LDO settings does not generate over or under shoots on the output power supply terminals.

EM8500 offers the possibility to control the ground pin as part of the application, by connecting it to the ground of the EM8500 or letting it float. It is of particular interest when involving applications that are using  $I^2C$  communication through the pulls of the  $I^2C$  lines. The configuration of the VAUX\_GND pins is controlled through the *reg\_pwr\_mgt.vaux\_gnd[i] en* register.



|      | Register name: reg_ldo_cfg |      | Address: 0x0E                                                                                                                                                                                                  | Default value mapped in E <sup>2</sup> PROM |
|------|----------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Bits | Bit name                   | Туре | Description                                                                                                                                                                                                    |                                             |
| 7    | vsup_tied_low              | RW   | When set to '1', connects VSUP pin to ground remains floating.                                                                                                                                                 | when VSUP is disabled, otherwise VSUP       |
| 6:4  | v_vaux_ldo                 | RW   | VAUX LDO regulated voltage selection<br>• "000" (0) 1.2 V<br>• "001" (1) 1.55 V<br>• "010" (2) 1.65 V<br>• "011" (3) 1.8 V<br>• "100" (4) 2.0 V<br>• "101" (5) 2.2 V<br>• "110" (6) 2.4 V<br>• "111" (7) 2.6 V |                                             |
| 3    | frc_ulp_ldo                | RW   | Force ULP LDO on as soon as V <sub>STS</sub> > <b>v_bat_n</b>                                                                                                                                                  | nin_hi                                      |
| 2:0  | v_ulp_ldo                  | RW   | ULP LDO regulated voltage selection<br>"000" (0) 1.2 V<br>"001" (1) 1.55 V<br>"010" (2) 1.65 V<br>"011" (3) 1.8 V<br>"100" (4) 2.0 V<br>"101" (5) 2.2 V<br>"110" (6) 2.4 V<br>"111" (7) 2.6 V                  |                                             |

Table 5-8 VSUP output supply and LDOs configuration register (0x0E)

| Register name: reg_pwr_cfg |                       |      | Address: 0x0F Default value mapped in E <sup>2</sup> PROM                                                                                                     |  |
|----------------------------|-----------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits                       | Bit name              | Туре | Description                                                                                                                                                   |  |
| 7                          | usb_ldo_frc_dis       | RW   | <ul> <li>'1' Disable USB LDO after boot sequence even if usb_crt_src_sel is &gt; 0x0</li> <li>'0' Keep the default behavior on USB LDO</li> </ul>             |  |
| 6                          | dis_vaux_gnd2_hrv_low | RW   | <ul> <li>'1' open the VAUX_GND[2] (pin is floating) in "HRV low" mode.</li> <li>'0' Keep the same behavior as in normal mode</li> </ul>                       |  |
| 5                          | dis_vaux_gnd1_hrv_low | RW   | "HRV low" mode VAUX_GND[1] behavior. same as for pin VAUX_GND[2]                                                                                              |  |
| 4                          | dis_vaux_gnd0_hrv_low | RW   | "HRV low" mode VAUX_GND[0] behavior. same as for pin VAUX_GND[2]                                                                                              |  |
| 3                          | dis_vaux2_hrv_low     | RW   | <ul> <li>'1' Disable vaux[2] in "HRV low" mode. It is configured by reg_vaux_cfg.vaux2_cfg</li> <li>'0' Keeps its normal mode configuration.</li> </ul>       |  |
| 2                          | dis_vaux1_hrv_low     | RW   | "HRV low" mode VAUX[1] behavior. same as for pin VAUX[2]                                                                                                      |  |
| 1                          | dis_vaux0_hrv_low     | RW   | "HRV low" mode VAUX[0] behavior. same as for pin VAUX[2]                                                                                                      |  |
| 0                          | dis_vsup_hrv_low      | RW   | <ul> <li>'1' Disable VSUP in "HRV low" mode. Its behavior is defined by reg_ldo_cfg.vsup_tied_low</li> <li>'0' Keeps its normal mode configuration</li> </ul> |  |

Table 5-9 "HRV low" mode power switch configuration register (0x0F)

| Register name: reg_vaux_cfg |           | Address: 0x10 | Default value mapped in E <sup>2</sup> PROM                                                                                                                                                                                                                                                                                                                                                                                           |        |  |
|-----------------------------|-----------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--|
| Bits                        | Bit name  | Туре          | Descr                                                                                                                                                                                                                                                                                                                                                                                                                                 | iption |  |
| 7:6                         | -         | -             | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                              |        |  |
| 5:4                         | vaux2_cfg | RW            | Configuration of VAUX[2] pin<br>• "00" (0) Constantly connected to STS<br>• "01" (1) Constantly connected to the LDO<br>• "10" (2) Automatic configuration – floating when below V <sub>STS</sub> < <b>v_bat_min</b><br>• "11" (3) Automatic configuration – grounded when below V <sub>STS</sub> < <b>v_bat_min</b><br>If VAUX[2] is disconnected – VAUX[2] is connected to ground if the value is "11", otherwise<br>it is floating |        |  |
| 3:2                         | vaux1_cfg | RW            | Configuration of VAUX[1] pin – same as for VAUX[2] pin                                                                                                                                                                                                                                                                                                                                                                                |        |  |
| 1:0                         | vaux0_cfg | RW            | Configuration of VAUX[0] pin – same as for VAUX[2] pin                                                                                                                                                                                                                                                                                                                                                                                |        |  |
|                             | 1         | able 5-1      | 10 Auxiliary supply configuration register (0                                                                                                                                                                                                                                                                                                                                                                                         | x10)   |  |



| Register name: reg_vaux_gnd_cfg |               |      | Address: 0x11                                                                                                                      | Default value mapped in E <sup>2</sup> PROM |  |
|---------------------------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--|
| Bits                            | Bit name      | Туре | Description                                                                                                                        |                                             |  |
| 7:3                             | -             | -    | Reserved                                                                                                                           |                                             |  |
| 2                               | vaux_gnd2_cfg | RW   | <ul> <li>'1' Auto disconnect when V<sub>STS</sub> not within [v_bat_min v_apl_max]</li> <li>'0' Fully manual connection</li> </ul> |                                             |  |
| 1                               | vaux_gnd1_cfg | RW   | Configuration of VAUX_GND[1] pin – same as for VAUX_GND [2] pin                                                                    |                                             |  |
| 0                               | vaux_gnd0_cfg | RW   | Configuration of VAUX_GND[0] pin – same as for VAUX_GND[2] pin                                                                     |                                             |  |

 Table 5-11 Auxiliary ground pins configuration register (0x11)

|      | Register name: reg_pwr_mgt |      | Address: 0x19                                                                                                                 | Value at start-up mapped in E <sup>2</sup> PROM                   |  |
|------|----------------------------|------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|--|
| Bits | Bit name                   | Туре | Descr                                                                                                                         | iption                                                            |  |
| 7    | frc_prim_dcdc_dis          | RW   | <ul> <li>'1' Force the DCDC off</li> <li>'0' Keep the automatic mode of the DCD</li> </ul>                                    | с                                                                 |  |
| 6    | vaux_gnd2_en               | RW   | Enable the VAUX_GND[2] connection (see <i>reg_vaux_gnd_cfg.vaux_gnd2_cfg</i> ) when V <sub>STS</sub> ><br><b>v_bat_min_hi</b> |                                                                   |  |
| 5    | vaux_gnd1_en               | RW   | Enable the VAUX_GND[1] connection (see <i>reg_vaux_gnd_cfg.vaux_gnd0_cfg</i> ) when V <sub>STS</sub> > <b>v_bat_min_hi</b>    |                                                                   |  |
| 4    | vaux_gnd0_en               | RW   | Enable the VAUX_GND[0] connection (see <i>re</i><br>v_bat_min_hi                                                              | g_vaux_gnd_cfg.vaux_gnd0_cfg) when V <sub>STS</sub> >             |  |
| 3    | vaux2_en                   | RW   | Enable the VAUX[2] connection (see reg_vaux                                                                                   | <pre>kcfg.vaux2_cfg) when V<sub>STS</sub> &gt; v_bat_min_hi</pre> |  |
| 2    | vaux1_en                   | RW   | Enable the VAUX[1] connection (see reg_vaux                                                                                   | <pre>kcfg.vaux1_cfg) when V<sub>STS</sub> &gt; v_bat_min_hi</pre> |  |
| 1    | vaux0_en                   | RW   | Enable the VAUX[0] connection (see reg_vaux                                                                                   | <pre>kcfg.vaux0_cfg) when V<sub>STS</sub> &gt; v_bat_min_hi</pre> |  |
| 0    | sleep_vsup                 | RW   | Enable the VSUP "sleep state" - disconnects                                                                                   | VSUP for t_sleep_vsup interval                                    |  |

 Table 5-12 Power switch enable register (0x19)

## 5.4. PRIMARY CELL CONFIGURATION

The EM8500 supports supplying an application through a combination of a primary cell and a harvesting element by setting *reg\_lts\_cfg.prim\_cell* to '1'.

In this case the application is mainly supplied by STS. LTS is automatically connected to STS as soon as the harvesting element is not providing enough energy to supply the application. LTS is disconnected from STS as soon as the harvester provides enough energy to the system again.

LTS and STS are connected automatically when HRV\_LOW is asserted, or if after a measurement of  $V_{\text{STS}}$  below **v\_bat\_min\_hi\_dis**, a successive measurement (1 ms later) on STS confirms that the level is still below **v\_bat\_min\_hi\_dis**. The connection remains for two periods of HRV measurements.

If the battery level is below v\_bat\_min\_lo STS and LTS are kept disconnected to avoid damaging the battery cell.

The checks on the harvester and STS are done with the same frequencies as shown in §5.2.1.

It is possible to force the connection between STS and LTS, preventing the use of the DCDC converter to harvest energy from the harvester cell – *reg\_lts\_cfg.prim\_cell\_connect* = '1'. This is particularly useful to perform high energy tasks.

When the device is in LTS protect mode (*reg.status.lts\_protect* = '1') forcing the primary cell connection has no effect. The system continues to be supplied by the harvester. Forcing a connection leads to the collapse of the supply as the battery is too low.

By permanently connecting STS and LTS it is also possible to use only a primary cell (without harvester) and taking advantage of the EM8500 power management features to control the 4 power supply domains and their automated nodes.

| Register name: reg_lts_cfg |                   |      | Address: 0x06                                                                                                                                                      | Default value mapped in E <sup>2</sup> PROM |
|----------------------------|-------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Bits                       | Bit name          | Туре | Description                                                                                                                                                        |                                             |
| 7:3                        | -                 | -    | Reserved                                                                                                                                                           |                                             |
| 2                          | prim_cell_connect | RW   | <ul> <li>'1' Connect LTS and STS if reg_lts_cfg.prim_cell = '1'.</li> <li>'0' Normal mode on STS</li> </ul>                                                        |                                             |
| 1                          | prim_cell         | RW   | <ul> <li>'1' Sets the device in primary cell mode. The DCDC never charges LTS</li> <li>'0' Sets the device in secondary cell mode (LTS is rechargeable)</li> </ul> |                                             |
| 0                          | no_bat_protect    | RW   | <ul> <li>'1' Disables the battery protection feature. (reg.status.lts_protect = '0')</li> <li>'0' Enables the battery protection feature.</li> </ul>               |                                             |

 Table 5-13 LTS configuration register (0x06)



When the primary cell mode is selected the lux-meter function can only be used when both LTS and STS are forced to be connected together – reg\_lts\_cfg.prim\_cell\_connect = '1'.

## 5.5. SLEEP MODE AND WAKE-UP FUNCTIONS

In addition to the direct control of the power supply outputs the EM8500 supports stopping supplying the application (switching off VSUP) for a given time interval to allow very low consumption modes. When enabled, the auxiliary supplies are kept in the same state as before entering in the "sleep state". The "sleep state" is not a functional mode of the power management unit, as the device is still working according to the configuration parameters set and is only acting on the state of the VSUP supply output.

The "sleep state" can also be interrupted (VSUP is connected again on STS or on the LDO according to the settings of the VSUP power switch see Table 5-8) by setting the WAKE\_UP pin to a level above  $V_{ih_wk}$ .

During "sleep state" the serial interface is disabled.

To avoid false wake-up detection, a debouncing logic is connected to the WAKE\_UP pin. The debouncer function is enabled by default (factory default value on  $E^2PROM$ ), and can be disabled by setting the *reg\_ext\_cfg. wake\_up\_deb\_en* to '0'. The wake-up is sensitive to the edge configured in *reg\_ext\_cfg.wake\_up\_edge\_cfg*. It is not permitted to set *reg\_ext\_cfg.wake\_up\_edge\_cfg* = "00".

| Register name: reg_ext_cfg |                     |      | Address: 0x13                                                                                                                                      | Default value mapped in E <sup>2</sup> PROM |
|----------------------------|---------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Bits                       | Bit name            | Туре | Descr                                                                                                                                              | iption                                      |
| 7                          | sda_slopectrl       | RW   | MOSI_SDA pad slope control<br>• '0' for standard and fast I2C mode, and high speed mode if VSUP < 1.8V<br>• '1' for high speed mode if VSUP > 1.8V |                                             |
| 6                          | wake_up_deb_en      | RW   | When at '1' the wake-up debouncer is enabled                                                                                                       |                                             |
| 5:4                        | wake_up_edge_cfg    | RW   | "00" (0x0): Forbidden<br>"01" (0x1): wake-up on falling edge<br>"10" (0x2): wake-up on rising edge<br>"11" (0x3): wake-up on both edge             |                                             |
| 3                          | usb_frc_hrv_low_hiz | RW   |                                                                                                                                                    |                                             |
| 2                          | usb_frc_bat_low_hiz | RW   |                                                                                                                                                    |                                             |
| 1:0                        | usb_crt_src_sel     | RW   |                                                                                                                                                    |                                             |

 Table 5-14 Wake-up terminal configuration register (0x13)

The "sleep state" duration is controlled through a 24-bit counter (*reg\_t\_sleep\_vsup*[23:0]). VSUP supply can be interrupted for up to 4 hours, with a granularity of 1 ms.

#### t\_sleep\_vsup = reg\_t\_sleep\_vsup[23:0]/1000 seconds

When VSUP is in "sleep state" it is possible to ground VSUP to create a known voltage level on the main controller supply, by setting reg\_ldo\_cfg.vsup\_tied\_low to '1' (see above in page 17).

#### The VSUP "sleep state" is enabled by setting reg\_pwr\_mgt.sleep\_vsup to '1' (see Table 5-12 bit 0).

| Register name: reg_t_sleep_vsup_lo |                 |      | Address: 0x14                                   | Default value mapped in E <sup>2</sup> PROM |
|------------------------------------|-----------------|------|-------------------------------------------------|---------------------------------------------|
| Bits                               | Bit name        | Туре | Description                                     |                                             |
| 7:0                                | t_sleep_vsup_lo | RW   | Sleep counter duration – least significant byte |                                             |
|                                    |                 |      |                                                 |                                             |

Table 5-15 VSUP "sleep state" counter time-out Least significant byte (0x14)

| Register name: reg_t_sleep_vsup_mid |                  |      | Address: 0x15                   | Default value mapped in E <sup>2</sup> PROM |
|-------------------------------------|------------------|------|---------------------------------|---------------------------------------------|
| Bits                                | Bit name         | Туре | Description                     |                                             |
| 7:0                                 | t_sleep_vsup_mid | RW   | Sleep counter duration – byte 2 |                                             |

#### Table 5-16 VSUP "sleep state" counter time-out middle significant byte (0x15)

| Reg  | jister name: reg_t_sleep_vsup_ | hi   | Address: 0x16                                  | Default value mapped in E <sup>2</sup> PROM |  |  |  |
|------|--------------------------------|------|------------------------------------------------|---------------------------------------------|--|--|--|
| Bits | Bit name                       | Туре | Description                                    |                                             |  |  |  |
| 7:0  | t_sleep_vsup_hi                | RW   | Sleep counter duration – most significant byte |                                             |  |  |  |

 Table 5-17 VSUP "sleep state" counter time-out Most significant byte (0x16)

## 5.6. LUX-METER

The device contains this specific element to determine ranges of current supplied by the harvesting element.



The lux-meter is able to run in three modes:

- Fully automatic mode
- Automatic range selection
- Fully manual mode

In fully automatic mode (selected by writing '1' in *reg\_lux\_meter\_cfg.lux\_meter\_auto\_meas*) the device determines the value range for the current flowing in from the harvesting element. The result is available in the reg\_lux\_meter\_result.lux\_meter\_result register field. The *reg\_lux\_meter\_result.lux\_meter\_busy* bit indicates that the measurement is still ongoing and that the result is not available yet.

In automatic range selection mode (selected by writing '1' in *reg\_lux\_meter\_cfg.lux\_meter\_auto\_rng*) the EM8500 automatically determines the optimal range, and measures the voltage at VDD\_HRV for maximum precision. The *reg\_lux\_meter\_result.lux\_meter\_busy* bit indicates that the range search is complete. In this mode lux-meter continues to operate until user disabled by writing '0' into the *reg\_lux\_meter\_cfg.lux\_meter\_auto\_rng*.

The full manual mode allows the user to select the range. The mode is selected by writing on the bit *reg\_lux\_meter\_cfg.lux\_meter\_manu* - '1' to activate the mode, and '0' to deactivate it. The selection of the range is done through the *reg\_lux\_meter\_cfg.lux\_meter\_rng* field.

In case a lux-meter action is requested with LTS and STS disconnected,  $V_{LTS} < v_bat_min_lo \text{ or } - \text{ in primary cell mode } - \text{ when } reg_lts_cfg.prim_cell_connect = '0' the action is disregarded and the result - in automatic mode - is invalid.$ 

| Register name: reg_lux_meter_cfg |               |      |       | Address: 0x1C                                                                                                                                                                                                                                                                                                                                                                                  |
|----------------------------------|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits                             | Bit name      | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                    |
| 7                                | -             | -    | 0     | Reserved                                                                                                                                                                                                                                                                                                                                                                                       |
| 6                                | lux_auto_meas | OS   | 0     | Start the automatic lux-meter measurement. The lux-meter is disabled automatically when the measure is finished                                                                                                                                                                                                                                                                                |
| 5                                | lux_auto_rng  | RW   | 0     | Enable the lux-meter, and search for the best range. It remains enabled                                                                                                                                                                                                                                                                                                                        |
| 4                                | lux_manu      | RW   | 0     | Enable the lux-meter in manual mode (range forced by reg_lux_meter_cfg.lux_lvl)                                                                                                                                                                                                                                                                                                                |
| 3:0                              | lux_lvl       | RW   | 0x0   | Target current level to be detected<br>"0000" (0x0) 1 $\mu$ A<br>"0001" (0x1) 2 $\mu$ A<br>"0010" (0x2) 4 $\mu$ A<br>"0011" (0x3) 8 $\mu$ A<br>"0100" (0x4) 15 $\mu$ A<br>"0101" (0x5) 30 $\mu$ A<br>"0111" (0x7) 120 $\mu$ A<br>"1011" (0x8) 0.25 mA<br>"1001" (0x8) 0.25 mA<br>"1001" (0x8) 1.8 mA<br>"1011" (0xB) 1.8 mA<br>"1100" (0xC) 3.2 mA<br>"1101" (0xE) 11 mA<br>"1111" (0xF) 17 mA |

 Table 5-18 Lux Meter Configuration Register (0x1C)



|          | Register name: reg_lux_meter | _result |            | Address: 0x1D                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------------------------------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bits     | Bit name                     | Туре    | Reset      | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 7:5<br>4 | -<br>lux_meter_busy          | –<br>RO | '000'<br>0 | Reserved<br>Indicates that the lux-meter is still searching for best range                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 3:0      | lux_meter_result             | RO      | 0x0        | Lux-meter range status (result in automatic measurement mode)"0000" (0x0)below 2 $\mu$ A"0001" (0x1)from 2 $\mu$ A to 4 $\mu$ A"0010" (0x2)from 4 $\mu$ A to 8 $\mu$ A"0011" (0x3)from 8 $\mu$ A to 15 $\mu$ A"0100" (0x4)from 15 $\mu$ A to 30 $\mu$ A"0101" (0x5)from 30 $\mu$ A to 60 $\mu$ A"0110" (0x6)from 120 $\mu$ A to 0.25 mA"1000" (0x8)from 0.25 mA to 0.5 mA"1001" (0x8)from 1 mA to 1.8 mA"1011" (0xB)from 3.2 mA to 6 mA"1100" (0xC)from 6 mA to 11 mA"1101" (0xE)from 11 mA to 17 mA"1111" (0xF)above 17 mA |

Table 5-19 Lux-meter Result Register (0x1D)

## 5.7. USB CHARGING

The EM8500 is equipped with a USB power line input to supply the device and to charge has the energy bank elements.

When a voltage above  $V_{usb,mh}$  is detected, a regulator between VDD\_USB and VDD\_STS is enabled. The regulated voltage is  $V_{usb,REG}$ . In addition to the regulator, a current source is activated between VDD\_USB and VDD\_LTS. This function is controlled by the *reg\_ext\_cfg* register. Four user selected level of charge current delivered to LTS are available (*reg\_ext\_cfg.usb\_crt\_src\_sel*).

When VDD\_USB is connected, pins HRV\_LOW and BAT\_LOW can be brought into HiZ state.

|      | Register name: reg_ext_cfg |      | Address: 0x13                                                                                                                  | Default value mapped in E <sup>2</sup> PROM |
|------|----------------------------|------|--------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|
| Bits | Bit name                   | Туре | Desci                                                                                                                          | iption                                      |
| 7    | sda_slopectrl              | RW   |                                                                                                                                |                                             |
| 6    | wake_up_deb_en             | RW   |                                                                                                                                |                                             |
| 5:4  | wake_up_edge_cfg           | RW   |                                                                                                                                |                                             |
| 3    | usb_frc_hrv_low_hiz        | RW   | <ul> <li>'1' force HRV_LOW in Hi-Z state if usb_</li> <li>'0' HRV_LOW pin standard configuration</li> </ul>                    | on = '1'<br>ו                               |
| 2    | usb_frc_bat_low_hiz        | RW   | <ul> <li>'1' force BAT_LOW in Hi-Z state if usb_</li> <li>'0' BAT_LOW pin standard configuration</li> </ul>                    | on = '1'                                    |
| 1:0  | usb_crt_src_sel            | RW   | USB power current source selection<br>• "00" (0x0) 0 mA (do r<br>• "01" (0x1) 5 mA<br>• "10" (0x2) 10 mA<br>• "11" (0x3) 20 mA | ot charge)                                  |



Warning: When VDD\_LTS is to be disconnected from its load, the USB current injected into LTS must be set to 0 mA, otherwise the device could be damaged.

## 5.8. MISCELLANEOUS FUNCTIONS

This chapter describes additional control functions related to the regulation loop.

## 5.8.1. SOFT RESET FUNCTION

The soft reset function restarts the EM8500 from its boot sequence. The behavior of the EM8500 is the same as in a normal boot sequence. A soft reset is generated by setting the register *reg\_soft\_res\_word* to 0xAB. This register is enabled only if *reg\_protect\_key* is set to 0xE2. If the value of the *reg\_protect\_key* is different from 0xE2, the register *reg\_soft\_res\_word* is set to 0x00.

The reg\_protect\_key register is reset by the soft reset. Creating a new soft sequence requires preloading the reg\_protect\_key again.



|      | Register name: reg_soft_res | _word |       | Address: 0x1A                |
|------|-----------------------------|-------|-------|------------------------------|
| Bits | Bit name                    | Туре  | Reset | Description                  |
| 7:0  | soft_res_word               | RW    | 0x00  | Force reset when set at 0xAB |

Table 5-21 Soft reset register (0x1A)

|      | Register name: reg_protect | _key |       | Address: 0x1B                                                                                                                                                            |  |
|------|----------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Bits | Bit name                   | Туре | Reset | Description                                                                                                                                                              |  |
| 7:0  | protect_key                | RW   | 0x00  | Allow writing on <i>reg_soft_res_word</i> register when set at 0xE2<br>Allow writing on protected registers when set at 0x4B<br>Allow writing on E2PROM when set at 0xA5 |  |

Table 5-22 Protected registers key (0x1B)

#### 5.8.2. REGISTER PROTECTION

The EM8500 functionality is determined by the content of the configuration registers (like the supervising levels or periods). The registers are always accessible in read mode. Some registers are write protected against unwanted write operations.

The registers ranging is address space from 0x00 to 0x18 are write protected. Writing into these registers is enabled after setting *reg\_protect\_key* to 0x4B.

**Note:** The *reg\_protect\_key* is reset at the end of the communication transaction (see §6 on page 22). It is necessary to set it on the same communication transaction – on SPI keeping CS to '1' or on  $I^2C$  before putting a  $I^2C$  stop.

Write access to the on-chip  $E^2PROM$  is controlled by the same mechanism. Prior to a write operation into the  $E^2PROM$  reg\_protect\_key must be set to 0xA5.

#### 5.8.3. LTS PROTECTION DISABLE

By default the EM8500's monitors voltage levels, namely lower voltage limit, to prevent damage to the LTS energy storage element.

This protection can be disabled by setting register *reg\_lts\_cfg.no\_bat\_protect* leaving the system connected to LTS even when the voltage level drops below **v\_bat\_min**. Disabling protection might be suitable for systems using super-caps or solid-state battery storage elements.

When LTS protection is active the EM8500 tries to start-up from LTS only once, if after booting it still detects that  $V_{LTS} < v_{bat_min}$  it enables the protection and never try to restart from LTS. The system will then re-start as from a standard cold-start.

#### 5.8.4. DCDC OFF FORCING

It is possible to stop the regulation loop by explicitly forcing the DCDC to stop its pumping operation. To stop the DCDC it is necessary to set the bit *reg\_pwr\_mgt.frc\_prim\_dcdc\_dis* to '1' (see Table 5-12). De-asserting this bit (write it to '0') will re-enable the DCDC to its normal operation.

## 6. SERIAL INTERFACE

The EM8500 offers SPI and I<sup>2</sup>C serial interfaces selected by the CS pin.(see §6.2.1).

The configuration/function of the EM8500 is updated only after the end of a communication transaction. An SPI transaction is defined by all the bytes sent and received when the pad CS is kept to '1'. An  $I^2C$  transaction is defined by all the data sent or received between a start and a stop  $I^2C$  patterns.

Data synchronization between the communication interface and the internal part of the device is done at the end of a supervising loop. New information is active two milliseconds after the end of the transaction. All write transactions sent before the end of this synchronization interval are ignored. It is recommended to perform the device configuration in one transaction. Read transactions are allowed at any time.

## 6.1. I2C INTERFACE

The I<sup>2</sup>C slave interface is compatible with Philips I<sup>2</sup>C Specification version 2.1 (see specific timings on electrical specifications chapter). All modes (standard, fast, high speed) are supported. MOSI\_SDA and SCL pins are not strictly open-drain (they represent diodes to VSUP).

The 7-bit device address is defined in the E<sup>2</sup>PROM (at address 0x58). This address is copied at boot into the *reg\_spi\_i2c\_cfg.ic2\_addr* register field.

The I<sup>2</sup>C bus uses the 2 wires SCL (Serial Clock) and MOSI\_SDA. CS has to be connected to VSS. MOSI\_SDA is bi-directional with open drain to VSS: it must be externally connected to VSUP via a pull up resistor.

The I2C interface supports single and multiple read and write transactions.

In the following figures, "S" indicates the  $I^2C$  transaction start, "P" indicates the  $I^2C$  transaction stop.

The multi-read and multi write transactions are described in the following figures.





Figure 6-1: I2C write (multiple transactions)

To access registers in read mode, first address should first be send in write mode. Then a stop and a start conditions must be generated and data bytes are transferred with automatic address increment:



Figure 6-2: I2C read (multiple transactions)

In the case of a read transaction, it is possible to avoid stopping and starting again a new transaction by following the register address with a repeated start.

#### 6.2. **SPI INTERFACE**

The SPI interface is a standard Serial to Peripheral Interface. It is compatible with two of the four standard transmission modes. The automatic selection between the two modes ([CPOL='0' and CPHA='0'] and [CPOL='1' and CPHA='1']) is determined by the value of SCL after the CS rising edae.

The SPI interface can be used in 4-wire or 3-wire. The 3-wire is selected by setting the register reg\_spi\_i2c\_cfg.spi\_3w\_en to '1'. The pin MOSI is used as a data pin in 3-wire mode.

The SPI interface is a byte-oriented transmission interface. The first byte sent is contains the address of the register and access type of the transmission - on the first transmitted bit (reads register - '1' - or writes register - '0'). The following bytes contain register values. On read access the address read is incremented for each additional byte until the address 0x7F. When reaching this address, the devices internal address counter wraps to 0x00 and starts to read again from this address.

In case of a write transaction the protocol is based on an interleaved scheme of address and data. The first byte contains a 7-bit address and the write command (First sent bit of the first byte equal to '0'). The second byte contains data to be written to this address.

It is important to note that it is possible to send a set of write commands, followed by a multi read transaction within the same SPI transaction. Once in read mode, write accesses are not possible anymore in the same SPI transaction.

The following example shows a write of some registers followed by a check of the data.

| 0x00         | 0x05         | 0x01         | 0x03     | 0x06                 | 0x02            | 0x80           | 0x00         | 0x00 | 0x00 | 0x00 |
|--------------|--------------|--------------|----------|----------------------|-----------------|----------------|--------------|------|------|------|
| Set hrv_peri | od to 1/8 Hz | Set hrv_meas | to 128ms | Set the system in pr | imary cell mode | Read registers | 0x00 to 0x03 |      |      |      |



Figure 6-3 SPI transaction scheme CPOL=1, CPHA=1





Figure 6-5 Multi register access transaction

Along with the address information the SPI interface sends the status register ( $reg\_status$  – address 0x22) as the first response byte. In the case of the 3-wire mode the protocol is identical to the  $l^2C$  interface, and doesn't allow having the status byte when sending the address to the device.

Interface signals are the following:

- CS chip select, active high
- SCL clock
- MOSI\_SDA data input; data input/output in 3-wire mode
- MISO data output; Hi-Z level in 3-wire mode

#### 6.2.1. INTERFACE SELECTION

The interface selection process is done through the use of the CS pin.

At reset (at the end of the boot sequence) the default interface selection is  $I^2C$ . The SPI selection is done by asserting the CS pin. After CS assertion the SPI interface is selected until the device is shut-down ( $V_{STS}$  below  $V_{cs\_lo}$ ).

If the CS pin is continuously asserted (through a hard connection to VSUP) the SPI interface is permanently selected. I<sup>2</sup>C is not available in this case.

| F    | Register name: reg_spi_i2c_cfg |      | Address: 0x18                                 | Default value mapped in E <sup>2</sup> PROM |
|------|--------------------------------|------|-----------------------------------------------|---------------------------------------------|
| Bits | Bit name                       | Туре | Descr                                         | iption                                      |
| 7    | spi_3w_en                      | RW   | Set the SPI in its 3 wire mode (shared MOSI/M | /ISO)                                       |
| 6:0  | i2c_addr                       | RW   | i2c address                                   |                                             |

#### Table 6-1 SPI/I2C configuration register (0x18)

#### 6.3. E2PROM

#### 6.3.1. ACCESSING THE E2PROM

The on-chip E<sup>2</sup>PROM contains the default working parameters of the device. The E<sup>2</sup>PROM address space is mapped into the EM8500 register map from address 0x40 (E<sup>2</sup>PROM address 0) to 0x7F ((E<sup>2</sup>PROM address 63). Some addresses are reserved (0x76 to 0x7F) and are accessible in read-only mode by the user; some contains the defaults values – as described on §8. All other addresses can be freely used.

The user can write on the E<sup>2</sup>PROM at any time. Note that no protection is built in to prevent incomplete write transaction caused by a lack of energy (STS too low). The user must ensure that the EM8500 is able to properly finish a write transaction.

Read and write accesses are performed through the serial interface. In difference to standard registers (addresses 0x00 to 0x3F), an E<sup>2</sup>PROM access requires a dead time. A read access needs a dead time between read address and the data. A write access requires a dead time after having sent the write data.



### Figure 6-9 SPI multi-byte transaction for writing the E<sup>2</sup>PROM

When the  $I^2C$  serial interface is used only single action per transaction is allowed when accessing the E<sup>2</sup>PROM. As for an SPI transaction a dead time are necessary. Prior to a write transaction into the E<sup>2</sup>PROM it is necessary to set the *reg\_protection\_key* register to 0xA5.

For a write transaction, no other I<sup>2</sup>C transaction into the E<sup>2</sup>PROM address area is allowed for  $T_{wr_{ee}}$  after the end of the write transaction. A transaction inside this time window is ignored by the device.

In the following diagram responses from EM8500 are shown in red, data from the I<sup>2</sup>C master in black.

The following abbreviations are used:

| • | W | Write transaction request             |
|---|---|---------------------------------------|
| • | R | Read transaction request              |
| • | S | Start an I <sup>2</sup> C transaction |
|   |   |                                       |



Figure 6-11 I<sup>2</sup>C transaction for reading the E<sup>2</sup>PROM



# 7. TYPICAL CHARACTERISTICS



Figure 7-1 Charger Efficiency vs Input Voltage ( $I_{IN} = 10 \mu A$ )



Figure 7-3 Charger Efficiency vs Input Voltage ( $I_{IN} = 100 \mu A$ )



Figure 7-5 Charger Efficiency vs Input Voltage (I<sub>IN</sub> = 1mA)



Figure 7-2 Charger Efficiency vs Input Current (V<sub>IN</sub> = 1.5V)







Figure 7-6 Charger Efficiency vs Input Current ( $V_{IN} = 0.2V$ )



# 8. REGISTER MAP

| Register Name              | Add       | ress      | Factory       |                            |                           |                            | Inde                    | Xé                      |                         |                        |                      |
|----------------------------|-----------|-----------|---------------|----------------------------|---------------------------|----------------------------|-------------------------|-------------------------|-------------------------|------------------------|----------------------|
|                            | Hex       | Dec       | Value         | 7                          | 6                         | 5                          | 4                       | 3                       | 2                       | 1                      | 0                    |
| reg t hrv period           | 00×00     |           | 90×0          | ,                          |                           |                            |                         |                         |                         | t_hrv_period(2:0)      |                      |
| reg t hrv meas             | 0x01      | -         | 0×06          |                            |                           | ,                          |                         |                         |                         | t_hrv_meas(2:0)        |                      |
| reg t sts period           | 0x02      | 2         | 0x02          | ı                          | ı                         |                            |                         |                         |                         | t_sts_period(2:0)      |                      |
| reg t Its period           | 0×03      | ю         | 0x05          |                            |                           |                            |                         |                         |                         | t_lts_period(2:0)      |                      |
| reg v hrv cfg              | 0x04      | 4         | 0x01          | '                          | hrv_check_vld             |                            |                         | ν_hrv_π                 | in(5:0)                 |                        |                      |
| reg hrv check lvl          | 0x05      | 5         | 0x04          |                            |                           |                            |                         |                         | hrv_chec                | k_lvl(3:0)             |                      |
| reg Its cfg                | 90×0      | 9         | 0×00          | ·                          |                           |                            |                         |                         | prim_cell_connect       | prim_cell              | no_bat_protect       |
| reg v bat max hi           | 0×07      | 7         | 0x2A          |                            |                           |                            |                         | v_bat_ma                | x_hi(5:0)               |                        |                      |
| reg v bat max lo           | 0x08      | 8         | 0x29          | ı                          | 1                         |                            |                         | v_bat_ma                | x_lo(5:0)               |                        |                      |
| reg v bat min hi dis       | 60×0      | 6         | 0x1E          | ı                          | 1                         |                            |                         | v_bat_min_              | hi_dis(5:0)             |                        |                      |
| req v bat min hi con       | 0x0A      | 10        | 0x1E          | ı                          |                           |                            |                         | v_bat_min_              | hi_con(5:0)             |                        |                      |
| reg v bat min lo           | 0x0B      | 11        | 0x1D          | I.                         | 1                         |                            |                         | v_bat_mi                | n_lo(5:0)               |                        |                      |
| reg v apl max hi           | 0x0C      | 12        | 0x25          | ı                          | I                         |                            |                         | v_apl_ma                | x_hi(5:0)               |                        |                      |
| reg v apl max lo           | OxOD      | 13        | 0x21          | ,                          |                           |                            |                         | v_apl_ma                | x_lo(5:0)               |                        |                      |
| reg Ido cfg                | 0x0E      | 14        | OXCF          | vsup_tied_low              |                           | v_vaux_ldo(2:0)            |                         | frc_ulp_ldo             |                         | v_ulp_ldo(2:0)         |                      |
| reg pwr_cfg                | 0x0F      | 15        | 0x7E          | usb_ldo_frc_dis            | dis_vaux_gnd2_hrv_low     | dis_vaux_gnd1_hrv_low      | dis_vaux_gnd0_hrv_low   | dis_vaux2_hrv_low       | dis_vaux1_hrv_low       | dis_vaux0_hrv_low      | dis_vsup_hrv_low     |
| req vaux cfq               | 0x10      | 16        | 0x15          | ı                          |                           | vaux2_c                    | cfg(1:0)                | vaux1_c                 | fg(1:0)                 | vaux0_c                | fg(1:0)              |
| reg vaux gnd cfg           | 0x11      | 17        | 0x01          | 1                          | ,                         |                            | 1                       | ,                       | vaux_gnd2_cfg           | vaux_gnd1_cfg          | vaux_gnd0_cfg        |
| reg mppt_ratio             | 0x12      | 18        | 0×06          | ı                          | ı                         |                            |                         |                         | mppt_re                 | atio(3:0)              |                      |
| reg ext cfg                | 0x13      | 19        | 0x65          | sda_slopectrl              | wake_up_deb_en            | wake_up_ed                 | lge_cfg(1:0)            | usb_frc_hrv_low_hiz     | usb_frc_bat_low_hiz     | usb_crt_sr             | c_sel(1:0)           |
| reg t sleep vsup lo        | 0x14      | 20        | 66×0          |                            |                           |                            | t_sleep_vsu             | p_lo(7:0)               |                         |                        |                      |
| reg t sleep vsup mid       | 0x15      | 21        | 0x3A          |                            |                           |                            | t_sleep_vsup            | imid(7:0)               |                         |                        |                      |
| reg t sleep vsup hi        | 0x16      | 22        | 0X00          |                            |                           |                            | t_sleep_vsu             | p_hi(7:0)               |                         |                        |                      |
| reg t hrv low cfg          | 0x17      | 23        | 0x67          | Ţ                          | t                         | _hrv_low_period(2:0)       |                         |                         | ţ                       | lts_hrv_low_period(2:0 |                      |
| req spi i2c cfq            | 0x18      | 24        | 0x77          | spi_3w_en                  |                           |                            |                         | i2c_addr(6:0)           |                         |                        |                      |
| reg_pwr_mgt                | 0x19      | 25        | 00×00         | frc_prim_dcdc_dis          | vaux_gnd2_en              | vaux_gnd1_en               | vaux_gnd0_en            | vaux2_en                | vaux1_en                | vaux0_en               | dnsv_deels           |
| Note: Italic-underlined re | gisters a | are prote | ected against | t accidental write action. | For writing those registe | rs it is required to first | write reg_protect_key t | to 0x4B, before writing | into them within the sa | me communication trar  | saction – see §5.8.2 |

Table 8-1 Register summary with default value defined in E<sup>2</sup>PROM



| S |
|---|
| s |
| 5 |

Copyright ©2017, EM Microelectronic-Marin SA 8500-DS, Version 2.1, 24-May-17

| AT     |         |
|--------|---------|
|        |         |
| - Hite | a baile |
|        |         |
|        |         |

| Register Name                         | Addi     | ress      | Factory         |                          |                                     |                             | Ind                    | ex                       |                           |                        |                  |
|---------------------------------------|----------|-----------|-----------------|--------------------------|-------------------------------------|-----------------------------|------------------------|--------------------------|---------------------------|------------------------|------------------|
|                                       | Hex      | Dec       | Value           | 2                        | 9                                   | 5                           | 4                      | e                        | 2                         | -                      | 0                |
| eeprom0                               | 0x40     | 64        | 0×06            |                          |                                     |                             |                        |                          |                           | t_hrv_period(2:0)      |                  |
| eeprom1                               | 0x41     | 65        | 0×06            |                          |                                     |                             |                        |                          |                           | t_hrv_meas(2:0)        |                  |
| eeprom2                               | 0x42     | 66        | 0x02            |                          |                                     |                             |                        |                          |                           | t_sts_period(2:0)      |                  |
| eeprom3                               | 0x43     | 67        | 0×05            |                          |                                     |                             |                        |                          |                           | t_lts_period(2:0)      |                  |
| eeprom4                               | 0x44     | 68        | 0x01            |                          | hrv_check_vld                       |                             |                        | v_hrv_n                  | in(5:0)                   |                        |                  |
| eeprom5                               | 0x45     | 69        | 0x04            |                          | ,                                   |                             |                        |                          | hrv_ched                  | k_MI(3:0)              |                  |
| eeprom6                               | 0x46     | 70        | 0×00            |                          |                                     |                             |                        |                          | prim_cell_connect         | prim_cell              | no_bat_protect   |
| eeprom7                               | 0x47     | 71        | 0x2A            | -                        |                                     |                             |                        | v_bat_ma                 | ix_hi(5:0)                |                        |                  |
| eeprom8                               | 0x48     | 72        | 0x29            |                          |                                     |                             |                        | v_bat_ma                 | ıx_lo(5:0)                |                        |                  |
| eeprom9                               | 0x49     | 73        | 0x1E            |                          |                                     |                             |                        | v_bat_min_               | hi_dis(5:0)               |                        |                  |
| eeprom10                              | 0x4A     | 74        | 0x1E            |                          |                                     |                             |                        | v_bat_min_               | hi_con(5:0)               |                        |                  |
| eeprom11                              | 0x4B     | 75        | 0x1D            |                          |                                     |                             |                        | v_bat_mi                 | n_lo(5:0)                 |                        |                  |
| eeprom12                              | 0x4C     | 76        | 0x25            |                          |                                     |                             |                        | v_apl_ma                 | x_hi(5:0)                 |                        |                  |
| eeprom13                              | 0x4D     | 77        | 0x21            | -                        |                                     |                             |                        | v_apl_ma                 | x_lo(5:0)                 |                        |                  |
| eeprom14                              | 0x4E     | 78        | 0xCF            | vsup_tied_low            |                                     | v_vaux_ldo(2:0)             |                        | frc_ulp_ldo              |                           | v_ulp_ldo(2:0)         |                  |
| eeprom15                              | 0x4F     | 79        | 0×7E            | usb_ldo_frc_dis          | dis_vaux_gnd2_hrv_low               | dis_vaux_gnd1_hrv_low       | dis_vaux_gnd0_hrv_low  | dis_vaux2_hrv_low        | dis_vaux1_hrv_low         | dis_vaux0_hrv_low      | dis_vsup_hrv_low |
| eeprom16                              | 0×50     | 80        | 0x15            |                          |                                     | vaux2_c                     | sfg(1:0)               | vaux1_c                  | sfg(1:0)                  | vaux0_6                | fg(1:0)          |
| eeprom17                              | 0x51     | 81        | 0×01            | -                        | -                                   | -                           | -                      | -                        | vaux_gnd2_cfg             | vaux_gnd1_cfg          | vaux_gnd0_cfg    |
| eeprom18                              | 0x52     | 82        | 0×06            |                          |                                     |                             |                        |                          | mpt_ra                    | itio(3:0)              |                  |
| eeprom19                              | 0x53     | 83        | 0×65            | sda_slopectrl            | wake_up_deb_en                      | wake_up_ec                  | lge_cfg(1:0)           | usb_frc_hrv_low_hiz      | usb_frc_bat_low_hiz       | usb_crt_sr             | c_sel(1:0)       |
| eeprom20                              | 0x54     | 84        | 66×0            |                          |                                     |                             | t_sleep_vs             | up_lo(7:0)               |                           |                        |                  |
| eeprom21                              | 0x55     | 85        | 0×3A            |                          |                                     |                             | t_sleep_vsu            | up_mid(7:0)              |                           |                        |                  |
| eeprom22                              | 0x56     | 86        | 0×00            |                          |                                     |                             | t_sleep_vs             | up_hi(7:0)               |                           |                        |                  |
| eeprom23                              | 0x57     | 87        | 0×67            |                          |                                     | t_hrv_low_period(2:0)       |                        |                          | Ļ                         | lts_hrv_low_period(2:0 |                  |
| eeprom24                              | 0x58     | 88        | 0×77            | spi_3w_en                |                                     |                             |                        | i2c_addr(6:0)            |                           |                        |                  |
| eeprom25                              | 0x59     | 89        | 0×00            | frc_prim_dcdc_dis        | vaux_gnd2_en                        | vaux_gnd1_en                | vaux_gnd0_en           | vaux2_en                 | vaux1_en                  | vaux0_en               | dnsv_dəəls       |
| Note: All E <sup>2</sup> PROM is prot | ected aç | jainst au | ccidental write | action. For writing into | the E <sup>2</sup> PROM it is requi | ired to first write into re | g_protect_key the valu | e 0xA5, before writing i | into it within the same c | communication transact | ion see §5.8.2   |

Table 8-3 E<sup>2</sup>PROM default values memory mapping

EM8500



## 9. TYPICAL APPLICATIONS

## 9.1. SAMPLE SCHEMATICS

### 9.1.1. SOLAR CELL ASSISTED SYSTEM



Figure 9-1 Example of Application with a Solar Cell Harvester

| Component                             | Symbol            | Value  |
|---------------------------------------|-------------------|--------|
| Booster inductor                      | L1                | 47µH   |
| Harvester capacitor                   | C <sub>HRV</sub>  | 4.7µF  |
| STS capacitor                         | C <sub>STS</sub>  | 47µF   |
| Regulator capacitor                   | C <sub>REG</sub>  | 470 nF |
| Main supply output capacitor          | C <sub>SUP</sub>  | 1 µF   |
| Auxiliary (2) supply output capacitor | C <sub>AUX2</sub> | 1 µF   |

Table 9-1 Component list for solar cell application



#### 9.1.2. TERMO-ELECTRICAL GENERATOR (TEG) ASSISTED SYSTEM



Figure 9-2 Example of Application with a Thermo-electrical Generator (TEG) Harvester

| Component                             | Symbol                                       | Value  |
|---------------------------------------|----------------------------------------------|--------|
| Booster inductor                      | L1                                           | 47µH   |
| Harvester capacitor                   | CHRV                                         | 4.7µF  |
| STS capacitor                         | C <sub>STS</sub>                             | 47µF   |
| Regulator capacitor                   | C <sub>REG</sub>                             | 470 nF |
| Main supply output capacitor          | C <sub>SUP</sub>                             | 1 µF   |
| Auxiliary (0) supply output capacitor | C <sub>AUX0</sub>                            | 1 µF   |
| Auxiliary (2) supply output capacitor | C <sub>AUX2</sub>                            | 1 µF   |
|                                       | Table 0-2 Component list for TEG application |        |

 Table 9-2 Component list for TEG application

#### 9.2. INDUCTOR SELECTION

The boost DCDC converter requires a properly selected inductor to obtain highest efficiency. Apart from the typical value of the inductor (47  $\mu$ H ± 20%), coil saturation current and the internal resistivity need to be considered.

The saturation current should be at least 30% higher than the maximum peak current. The internal resistivity should be as low as possible – a typical value of 0.65  $\Omega$  is suitable.

## 9.2.1. REFERENCE INDUCTORS

| Monufacturer | -      | Size  |           | RI    | OC    | Dort number         | Commonto                     |
|--------------|--------|-------|-----------|-------|-------|---------------------|------------------------------|
| Manufacturer | Length | Width | Thickness | Тур   | Max   | Part number         | Comments                     |
| TDK          | 4mm    | 4mm   | 2.4mm     | 560mΩ | 644mΩ | VLCF4024T-470MR44-2 | High efficiency performances |
| ТDК          | 3mm    | 3mm   | 1.2mm     | 1.25Ω | 1.5Ω  | VLS3012ET-470M      |                              |
| TAIYO YUDEN  | 1.6mm  | 0.8mm | 0.8mm     | 2.5Ω  |       | CBMF1608T470K       | Up to 500uW and Vhrv 1V max  |

Table 9-3 List of reference inductors



## 9.3. CAPACITOR SELECTION

The selection of the capacitor is strongly linked to the hysteresis value set in the configuration registers. Please refer to the application notes for capacitors values for different system applications scenarios.

## **10. ORDERING INFORMATION**

| Part Nb            | Package form | Delivery form |
|--------------------|--------------|---------------|
| EM8500-A001-LF24B+ | QFN24 4x4 mm | Tape & Reel   |

Table 10-1 Ordering Information

For other delivery format please contact EM Microelectronics representative.

## 11. PACKAGE INFORMATION

## 11.1. QFN24 4X4 PACKAGE



TOP VIEW



|    | QFN24 | 4x4mm   |      |
|----|-------|---------|------|
|    | MIN   | NOM     | MAX  |
| е  |       | 0.5     |      |
| L  | 0.45  | 0.5     | 0.55 |
| b  | 0.18  | 0.25    | 0.3  |
| D2 | 2.5   | 2.6     | 2.7  |
| E2 | 2.5   | 2.6     | 2.7  |
| A  |       | 0.85    | 0.9  |
| A1 |       | 0.02    | 0.05 |
| A3 |       | 0.20    |      |
| к  |       | 0.20min |      |
| D  |       | 4.0     |      |
| E  |       | 4.0     |      |
| L1 |       | 0.15max |      |

ALL DIMENSIONS ARE IN MILLIMETERS



#### Figure 11-1 QFN24 Mechanical Information

#### 11.1.1. PACKAGE MARKING

This section reports the package marking for EM8500. Additional marking letters and numbers are used for lot traceability.

| 8 | 5 | 0 | 0 | 0 |
|---|---|---|---|---|
| 0 | 1 |   |   |   |
|   |   |   |   |   |



EM Microelectronic-Marin SA ("EM") makes no warranties for the use of EM products, other than those expressly contained in EM's applicable General Terms of Sale, located at http://www.emmicroelectronic.com. EM assumes no responsibility for any errors which may have crept into this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein.

No licenses to patents or other intellectual property rights of EM are granted in connection with the sale of EM products, neither expressly nor implicitly.

In respect of the intended use of EM products by customer, customer is solely responsible for observing existing patents and other intellectual property rights of third parties and for obtaining, as the case may be, the necessary licenses.

Important note: The use of EM products as components in medical devices and/or medical applications, including but not limited to, safety and life supporting systems, where malfunction of such EM products might result in damage to and/or injury or death of persons is expressly prohibited, as EM products are neither destined nor qualified for use as components in such medical devices and/or medical applications. The prohibited use of EM products in such medical devices and/or medical applications is exclusively at the risk of the customer.