## LC<sup>2</sup>MOS **GSM Baseband I/O Port** **AD7002** CAL Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. AUX DAC 1 AUX DAC 2 AUX DAC 3 AUX | Parameter | AD7002A | Units | Test Conditions/Comments | |--------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------| | ADC SPECIFICATIONS | | | | | Resolution | 12 | Bits | $R_X SLEEP = 0 V, T_X SLEEP = V_{DD}$ | | Signal Input Span | $\pm V_{REF}/2$ | Volts | Biased on V <sub>REF</sub> (2.5 V) | | Sampling Rate | 13 | MSPS | | | Output Word Rate | 270.8 | kHz | RATE 0 | | • | 541.7 | kHz | RATE 1 | | Accuracy | | | | | Integral | ±1 | LSB typ | | | Differential <sup>2</sup> | 0 | | | | Bias Offset Error | ±6.5 | LSB max | After External Calibration; MZERO Low | | 2.00 | ±8 | LSB typ | After Internal Calibration; MZERO High | | Input Resistance (DC) | 300 | kΩ typ | | | Input Capacitance | 10 | pF typ | | | Dynamic Specifications | | Pr GP | Input Frequency = 67.7 kHz | | | 64 | dB typ | input Frequency over Kills | | Dynamic Range | 62 | dB typ | | | Signal to (Noise + Distortion) | | dB max | Input Frequency = 67.7 kHz, w.r.t. 2.5 V | | Gain Error | =0.5 | 1.2 11 | 1 * * * | | Gails Match Between Channels | (0.15) | dB max | Input Frequency = 67.7 kHz | | Pilter Settling Time | 47 | μs typ | | | Frequency Response | | $\setminus \setminus \cup \cup$ | | | 0-100 kHz | ( ±0.05 ) / / | dB malx | | | 110 kHz | 1 ( | ] ofBm/ax | | | 122 kHz | -3.0 | / / AB nhax | | | 200 kHz | -66 | dB max | | | 400 kHz-6.5 MHz | -72 | / dB/max | | | Absolute Group Delay | 23 | μs typ | | | Group Delay Between Channels (0-120 kHz | 5 | ns typ | | | Coding | Twos Complement | | | | Power-Down Option | Yes | | Rx SLEEP = V <sub>DD</sub> , Independent of Transmit | | | | - | | | TRANSMIT DAC SPECIFICATIONS | 10 | Bits | $Rx SLEEP = V_{DD}, Tx SLEEP = 0 V$ | | Resolution | 10 | Dits | RX SLEET - V <sub>DD</sub> , TX SLEET = 0 V | | Number of Channels | 2 | MSPS | 16× Oversampling of the Bit Rate | | Update Rate | 4.33 | Mara | 10× Oversampling of the Bit Kate | | DC Accuracy | 0.7 | T CD . | | | Integral | ±0.7 | LSB typ | | | Differential | $\pm 1.0$ | LSB typ | | | Output Signal Span | $\pm V_{REF}/2$ | Volts | Centered on V <sub>REF</sub> Nominal (100 kΩ/20 pF Load) | | Output Signal Full-Scale Accuracy | ±1 | dB max | w.r.t. 2.5 V | | Offset Error | ±25 | mV max | 10 0000 0000 Loaded to DAC | | I Tx & Q Tx Gain Matching | ±0.15 | dB max | | | Absolute Group Delay | 10 | μs typ | Measured at 67.7 kHz | | Group Delay Linearity (0 kHz-120 kHz) | 30 | ns typ | Each Channel, 10 kHz < F <sub>OUT</sub> < 100 kHz | | Phase Matching Between Channels | 0.5 | ° typ | Generating 67.7 kHz Sine Waves | | GMSK Spectrum Mask <sup>3</sup> | | | | | 100 kHz | -3 | dB min | | | 200 kHz | -32 | dB min | | | 250 kHz | -35 | dB min | | | 400 kHz | -63 | dB min | | | 0.6 MHz | -71 | dB min | | | 4.3 MHz | -63 | dB min | | | | -63 | dB min | | | 6.5 MHz | | ° rms max | | | GMSK Phase Trajectory Error <sup>3</sup> | $\frac{2}{c}$ | | | | 3 | 6 | ° peak max | | | Maximum Phase Effect Instance <sup>3</sup> | 9 | μs typ | | | Output Impedance | | | | | I Tx | 120 | $\Omega$ typ | | | Q Tx | 120 | Ω typ | | | GMSK ROM | Yes | | Contains GMSK Coding, Four-Bit Impulse Response Tx SLEEP = V <sub>DD</sub> , Independent of Receive | | Power-Down Option | Yes | | | | Parameter | AD7002 | 2A | | Units | Test Conditions/Comments | |------------------------------------------------|-----------------------------------|-----------|---------------|---------------|----------------------------------------------------------------------------------------------------------| | AUXILIARY DAC SPECIFICATIONS | AUX1 | AUX 2 | AUX 3 | | | | Resolution | 9 | 10 | 8 | Bits | | | DC Accuracy | | | | | | | Integral | ±2 | $\pm 2$ | ±1 | LSB max | | | Differential | ±1 | ±1 | ±1 | LSB max | Guaranteed Monotonic | | Offset Error | ±2 | ±4 | ±1 | LSB max | | | Gain Error | ±4 | ±4 | ±2 | LSB max | | | LSB Size | 4.88 | 2.44 | 9.77 | mV typ | | | Output Signal Span | 0 to V <sub>R</sub> 1 | EF 0 to V | REF 0 to VREF | Volts | Unloaded Output | | Output Impedance | 10 | 10 | 10 | $k\Omega$ max | AUX DACs Have Unbuffered Resistive Outputs | | • | 8 | 8 | 8 | kΩ typ | | | Coding | Binary | Binary | Binary | | | | Power-Down | Yes | Yes | Yes | | Power-Down Is Implemented by Loading All | | | | | | | 1s or All 0s | | REFERENCE SPECIFICATIONS | | | | | | | REFOUT, Reference Output | | 2.4/ | 2.6 | V min/V max | $R_{L} = 100 \text{ k}\Omega, C_{L} = 1 \text{ nF}$ | | REFOUT, Reference Output & +25°C | | 2. | 5 | V typ | $R_L = 100 \text{ k}\Omega, C_L = 1 \text{ nF}$ | | Reference Temperature Coefficient | | 10 | 0 | ppm/°C typ | | | Reference Variation <sup>4</sup> | $\rightarrow$ $\rightarrow$ | ± ] | 0 | mV max | | | Output Impedance | $\langle \mathcal{L} \rangle$ | 60 | _ | Ω typ | | | | $\rightarrow$ | | | <u> </u> | | | LOGIC INPUTS | $\vee$ | / /, | / | k min | | | V <sub>INH</sub> , Input High Voltage | ) ) [ | $V_{DD}$ | -0.9 | / | | | V <sub>INL</sub> , Input Low Voltage | <u> </u> | ( 0. | , , , | V max | | | I <sub>INII</sub> , Input Current | -\-\ | | ンノー | /μA max / | | | C <sub>IN</sub> , Input Capacitance | | 71 | <u>'//</u> | / pF max / | | | LOGIC OUTPUTS | | _ | - | 4 / | | | VOII, Output High Voltage | | 4. | 0 | V min / | $\left \left \mathbf{I}_{\mathrm{OUT}}\right \leq 200 \; \mu\mathrm{A} \; \right \; \left \; \right $ | | V <sub>OL</sub> , Output Low Voltage | | 0. | 4 | V max | I <sub>OUT</sub> < 1.6 mA | | POWER SUPPLIES | | | | | | | AV <sub>DD</sub> | | 4,5/ | 5.5 | V min/V max | | | $\mathrm{DV}_{\mathrm{DD}}$ | | 4.5/ | | V min/V max | | | $I_{ m DD}$ | | 1.01 | | , | | | All Sections Active | | 30 | ) | mA max | | | ADC and Auxiliary Paths Active <sup>5</sup> | | 18 | | mA max | $Tx SLEEP = V_{DD}$ | | 1150 and Huamary Lams netive | | 15 | | mA typ | | | Transmit DAC and AUX Paths Active <sup>6</sup> | | 14 | | mA max | $Rx SLEEP_1 - Rx SLEEP_2 = V_{DD}$ | | Transmit Dito and How Fams henve | | 1 | | mA typ | | | Auxiliary Path only Active <sup>5, 6, 7</sup> | | 2 | | mA max | $Tx SLEEP = Rx SLEEP_1 = Rx SLEEP_2 = V_D$ | | Auxiliary I aili Olliy Active | | | | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | Specifications subject to change without notice. -3-REV. B <sup>&</sup>lt;sup>1</sup>Operating temperature range: A Version: -40°C to +85°C. <sup>2</sup>Unmeasurable: sigma-delta conversion is inherently free of differential nonlinearities. <sup>&</sup>lt;sup>3</sup>See terminology. <sup>&</sup>lt;sup>4</sup>Change in reference voltage due to a change in Tx SLEEP or Rx SLEEP modes. <sup>&</sup>lt;sup>5</sup>Measured while the digital inputs to the transmit interface are static. <sup>&</sup>lt;sup>6</sup>Measured while the digital inputs to the receive interface are static. <sup>7</sup>Measured while the digital inputs to the auxiliary interface are static. | ABSOLUTE MAXIMUM RATINGS <sup>1</sup> | 74<br>OUT<br>D DAC2<br>DAC3 | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ | × × × × × × × × × × × × × × × × × × × | | | $\overline{\mathrm{DV}}_{\mathrm{DD}}$ to AGND0.3 V to +7 V | I BX TEST4 O RX I TX REFOU O TX AGND AUX D AUX D | | | $AV_{DD}$ to AGND0.3 V to +7 V | 44<br> 42<br> 44<br> 40<br> 38<br> 35<br> 35 | | | AGND to DGND $\dots -0.3 \text{ V}$ to $+0.3 \text{ V}$ | ППППППППППППППППППППППППППППППППППППППП | | | Digital Input Voltage to DGND $\dots$ -0.3 V to DV <sub>DD</sub> + 0.3 V | <u></u> | | | Analog Input Voltage to AGND $\dots -0.3 \text{ V}$ to AV <sub>DD</sub> + 0.3 V | TX SLEEP 1 PIN 1 IDENTIFIER | 33 AUX FLAG | | Input Current to Any Pin Except Supplies <sup>2</sup> ±10 mA | | 32 AUX LATCH | | Operating Temperature Range | | 131 AUX CLK | | Industrial Plastic (A Version)40°C to +85°C | | 30 AUX DATA | | Storage Temperature Range −65°C to +150°C | 500.050 | 29 MZERO | | Lead Temperature (Soldering, 10 secs)+300°C | (Not to Scale) | l28 NC<br>l27 Rx SLEEP1 | | Power Dissipation (Any Package) to +75°C 450 mW | 52KI | lee teste | | Derates Above +75°C by | | 25 NC | | NOZES | NC 10 - | 24 Rx SLEEP2 | | Stressos above those listed under "Absolute Maximum Ratings" may cause | CLK2 11 | l23 CAL | | permanent damage to the device. This is a stress rating only and functional | <u> </u> | | | operation of the device at those or any other conditions above those listed in the | | | | operational sections of this specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. | 21 | | | <sup>2</sup> Transiem currents of up to 100 mA will not cause SCR latch-up. | RATE MODE FEST3 DVbb DGND NC DATA) | | | Managem entreme of the total with most endose of the total | RATE MODE TEST3 DVDD DGND DGND (ODATA) (ODATA) RX SYNC | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | | NC = NO CONNECT AG | | | | | | | | | <b>¬</b> . | | CAUTION | | ] [ | | ESD (electrostatic discharge) sensitive device. Electrostatic charges | as high as 4000 volts, which WAPNING! | | | readily accumulate on the human body and on test equipment, can | discharge without acception. | | | Although these devices feature proprietary ESD protection circuitry | , permanent damage may still | | | occur on these devices if they are subjected to high energy electronic | ostatic discharges. Therefore, | ENSITIVE DEVICE | | proper precautions are recommended to avoid any performance degra | dation or loss of functionality. | | | ODDEDING GLUDE | Gain Error | | #### ORDERING GUIDE | Model Temperature Range | | Package<br>Description | Package<br>Option | |-------------------------|----------------|------------------------|-------------------| | AD7002AS | -40°C to +85°C | Plastic Quad Flatpack | S-44 | #### **TERMINOLOGY** #### **Absolute Group Delay** Absolute group delay is the rate of change of phase versus frequency, $d\theta/df$ . It is expressed in microseconds. #### **Bias Offset Error** This is the offset error (in LSBs) in the ADC section. ### Differential Nonlinearity This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the DAC or ADC. #### Dynamic Range Dynamic Range is the ratio of the maximum output signal to the smallest output signal the converter can produce (1 LSB), expressed logarithmically, in decibels (dB = $20\log_{10}$ (ratio)). For an N-bit converter, the ratio is theoretically very nearly equal to $2^N$ (in dB, $20N\log_{10}(2) = 6.02N$ ). However, this theoretical value is degraded by converter noise and inaccuracies in the LSB weight. #### **Full-Scale Accuracy** This is the measure of the ADC full-scale error after the offset has been adjusted out. #### Gain Error This is a measure of the output error between an ideal DAC and the actual device output with all 1s loaded after offset error has been adjusted out and is expressed in LSBs. In the AD7002, gain error is specified for the auxiliary section. ### Gain Matching Between Channels This is the gain matching between the ITX and QTx channel and is expressed in dBs. ### GMSK Spectrum Mask This is the combined output spectrum of the I and Q analog outputs, when transmitting a random sequence of data bits on the AD7002 transmit channel. AD7002 Transmit GMSK Spectrum Mask #### **GMSK Phase Trajectory Error** This is a measure of the phase error between the transmitted phase of an ideal GMSK modulator and the actual phase transmitted by the AD7002, when transmitting a random sequence of data bits. It is specified as a peak phase error and also as an rms phase error. #### Group Delay Linearity The group delay linearity or differential group delay is the group delay over the full band relative to the group delay at one particular frequency. The reference frequency for the AD7002 is 1 kHz. #### Group Delay Between Channels This is the difference between the group delay of the I and Q channels and is a measure of the phase matching characteristics of the two. Integral Nonlinearity This is the maximum deviation from a straight line passing through the endpoints of the DAC or ADC transfer function. Maximum Phase Liffeet Instance This is the time at which a transmitted data bit will have its maximum phase change at the ITX and QTX purputs (see figure). This time includes the delay in the GMSK modulator and in the Analog low-pass filters. Maximum phase effect instance is measured from the Tx CLK falling edge, which latches the data bit, to the ITX and QTX analog outputs. Transmit Channel Maximum Phase Effect Instance #### **Output Rate** This is the rate at which data words are made available at the Rx DATA pin (Mode 0) or the IDATA and QDATA pins (Mode 1). There are two rates depending on whether the device is operated in RATE0 or RATE1. #### Offset Error This is the amount of offset, w.r.t. $V_{\rm REF}$ in the transmit DACs and the auxiliary DACs and is expressed in mVs for the transmit section and in LSBs for the auxiliary section. #### **Output Impedance** This is a measure of the drive capability of the auxiliary DAC outputs and is expressed in $k\Omega s$ . #### **Output Signal Span** This is the output signal range for the transmit channel section and the auxiliary DAC section. For the transmit channel the span is $\pm 1.25$ volts centered on 2.5 volts, and for the auxiliary DAC section it is 0 to $+V_{REF}$ . #### **Output Signal Full-Scale Accuracy** This is the accuracy of the full-scale output (all 1s loaded to the DACs) on each transmit channel measured w.r.t. 25 V and is expressed in dBs. #### Phase Matching Between Channels This is a measure of the phase matching characteristics of the I and Q transmit channels. It is obtained by transmitting all ones and then measuring the difference between the actual phase shift between the I and Q outputs and the ideal phase shift of 90°. Sampling Rate This is the rate at which the modulators on the receive channels sample the analog input. Settling Tilms This is the digital filter settling time in the AD/002 receive section. On initial power-up or after returning from the sleep mode, it is necessary to wait this amount of time to get useful data. #### Signal Input Span The input signal range for the I and Q channels is biased about $V_{\rm REF}.$ It can go $\pm 1.25$ volts about this point. #### Signal to (Noise + Distortion) Ratio This is the measured ratio of signal to (noise + distortion) at the output of the receive channel. The signal is the rms amplitude of the fundamental. Noise is the rms sum of all amplitude of the fundamental. Noise is the rms sum of all nonfundamental signals up to half the sampling frequency ( $f_s/2$ ), excluding dc. The ratio is dependent upon the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal to (noise+distortion) ratio for a sine wave is given by: Signal to (Noise + Distortion) = (6.02N+1.76) dB ## **INPUT CLOCK TIMING** 1 (AV $_{DD}$ = +5 V $\pm$ 10%; DV $_{DD}$ = +5 V $\pm$ 10%; AGND = DGND = 0 V; T $_A$ = T $_{MIN}$ to T $_{MAX}$ , unless otherwise noted) | Parameter | Limit at<br>T <sub>A</sub> = -40°C to +85°C | Units | Description | |----------------|---------------------------------------------|--------|--------------------------------| | t, | 76 | ns min | CLK1, CLK2, AUX CLK Cycle Time | | t <sub>2</sub> | 30 | ns min | CLK1, CLK2, AUX CLK High Time | | t <sub>3</sub> | 30 | ns min | CLK1, CLK2, AUX CLK Low Time | # **TRANSMIT SECTION TIMING** (AV\_DD = +5 V $\pm$ 10%; DV\_DD = +5 V $\pm$ 10%; AGND = DGND = 0 V, f<sub>CLK1</sub> = f<sub>CLK2</sub> = 13 MHz; T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, unless otherwise noted) | Parameter | Limit at $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | Units | Description | |---------------------------------------|--------------------------------------------------------------|---------------|------------------------------------------------| | $\overline{t_{4}}$ | 10 | ns min | Tx SLEEP Hold Time | | t/ | 120 | ns min | Tx SLEEP Setup Time | | $f_6$ | 24 t <sub>1</sub> | ns min | Tx CLK Active After CLK1 Rising Edge following | | l° / ) | 1/24 t <sub>1</sub> + 80 | ns max | Tx SLEEP Low | | t <sub>7</sub> \ / | 1 481 | ns | Tx CLK Cycle Time | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1 / 1241 < ( ) | ns | Tx CLK High Time | | $t_9$ | / 24 t <sub>1</sub> ) | / ns | Tx CLK Low Time | | t <sub>10</sub> | | ns min / | Propagation Delay from CLK1 to Tx CLK | | 10 | 100 ( ) ) ( | ns max / / | | | | 30 | ns m/ax / / / | | | t <sub>11</sub> | 30 | ns max/ / / | Data Setur Time | | t <sub>12</sub> | 10 | ns poin / | Data Hold Time | | t <sub>13</sub> | 0 | ns min | Tx QLK/to Tx SL/EEP Asserted for | | 15 | | | Last/Tx/CLK Cycle <sup>3</sup> / / | | | 23 t <sub>1</sub> | ns max | | | t <sub>14</sub> | 10 | ns typ | Digital Output Rise Time | | t <sub>15</sub> | 10 | ns typ | Digital Output Fall Time | # **AUXILIARY DAC TIMING** $(AV_{DD} = +5 \text{ V} \pm 10\%; DV_{DD} = +5 \text{ V} \pm 10\%; AGND = DGND = 0 \text{ V}, f_{AUX CLK} = 13 \text{ MHz};$ | Parameter | Limit at<br>T <sub>A</sub> = -40°C to +85°C | Units | Description | |-----------------|---------------------------------------------|--------|-------------------------------------------| | t <sub>16</sub> | 10 | ns min | AUX DATA Setup Time | | t <sub>17</sub> | 10 | ns min | AUX DATA Hold Time | | t <sub>18</sub> | 25 | ns min | AUX LATCH to SCLK Falling Edge Setup Time | | t <sub>19</sub> | 20 | ns min | AUX LATCH to SCLK Falling Edge Hold Time | | t <sub>20</sub> | 50 | ns max | AUX LATCH High to AUX FLAG Valid Delay | | t <sub>21</sub> | 10 | ns typ | Digital Output Rise Time | | t <sub>22</sub> | 10 | ns typ | Digital Output Fall Time | #### NOTES Specifications subject to change without notice. Figure 1. Clock Timing Figure 2. Load Circuit for Timing Specifications <sup>&</sup>lt;sup>1</sup>Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V. <sup>&</sup>lt;sup>2</sup>Digital output rise and fall times specify the time required for the output to go between 10% and 90% of 5 V. <sup>&</sup>lt;sup>3</sup>t<sub>13</sub> specifies a window, that Tx SLEEP should be asserted for the current Tx CLK to be the last prior to entering SLEEP mode. **RECEIVE SECTION TIMING** (AV\_DD = +5 V $\pm$ 10%; DV\_DD = +5 V $\pm$ 10%; AGND = DGND = 0 V, $f_{CLK1} = f_{CLK2} = 13$ MHz; $T_A = T_{MIN}$ to $T_{MAX}$ , unless otherwise noted) | Parameter | Limit at $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | Units | Description | |-----------------|--------------------------------------------------------------|------------|-------------------------------------------------------| | | 0 | ns min | Rx SLEEP Hold Time After CLK1, CLK2 High | | t <sub>24</sub> | 25 | ns min | Rx SLEEP Setup Time Before CLK1, CLK2 High | | t <sub>25</sub> | 0 | ns min | Rx SYNC to Rx SLEEP Asserted; See Note 4 | | 23 | 39 t <sub>1</sub> | ns max | RATE 0 | | | 15 t <sub>1</sub> | ns max | RATE 1 | | t <sub>26</sub> | - | | Rx CLK Active After CLK1 Rising Edge Following Fallin | | | 22 | | Edge of Rx SLEEP<br>MODE 0 | | | $32 t_1 + t_2$ | ns | MODE 0<br>MODE 1 | | | $31 t_1 + t_2$ | ns | Rx CLK Cycle Time | | t <sub>z</sub> | | | MODE 0 | | ′ ) ) | | ns | MODE 0 MODE 1 | | . ]] | $\sqrt{2t_1}$ | ns | Rx CLK High Pulse Width | | $t_{28}$ | | ns min | MODE 0 | | | / 90 | ns min | MODE 0 | | $\sim$ / | | Also Mills | Rx CLK Low Pulse Width | | $t_{29}$ | 25 ( \ | / ns min | MODE 0 | | | 30 | ns min | MODE 1 | | + | 10 | ns min | Propagation Delay from CLK1, CLK2 High | | t <sub>30</sub> | 30 | ns max | to Rx CLK High | | t | 20 | ns min | Rx SYNC Valid Prior to Rx CLK Falling | | t <sub>31</sub> | | | Rx SYNC High Pulse Width | | t <sub>32</sub> | t <sub>1</sub> | ns | MODE 9 | | | $\frac{\mathbf{r}_1}{2}\mathbf{t}_1$ | ns | MODE 1 | | t <sub>33</sub> | 2 31 | | Rx SYNC Cycle Time | | -33 | 24 t <sub>1</sub> | ns | MODE 0 RATE 0 | | | 12 t <sub>1</sub> | ns | MODE 0 RATE 1 | | | 48 t <sub>1</sub> | ns | MODE 1 RATE 0 | | | 24 t <sub>1</sub> | ns | MODE 1 RATE 1 | | t <sub>34</sub> | | | Rx DATA Valid After Rx CLK Rising Edge | | 34 | 5 | ns max | MODE 0 | | | $t_1 + 5$ | ns max | MODE 1 | | t <sub>35</sub> | 5 | ns max | MODE 0 only, Propagation Delay from Rx CLK Rising | | | | | Edge to I/Q | | t <sub>36</sub> | 10 | ns typ | Digital Output Rise Time <sup>2</sup> | | t <sub>37</sub> | 10 | ns typ | Digital Output Fall Time <sup>2</sup> | ## | Parameter | Limit at $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Description | |-----------------|--------------------------------------------------------|--------|-----------------------------------------| | t <sub>38</sub> | 25 | ns min | SLEEP to CAL Setup Time | | t <sub>39</sub> | 608 t <sub>1</sub> | ns min | CAL Pulse Width | | t <sub>40</sub> | 25 | ns min | RATE, MODE or 3-STATE ENABLE Setup Time | #### NOTES REV. B -7- $<sup>^{1}</sup>$ Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of 5 V) and timed from a voltage level of 1.6 V. $^{2}$ Digital output rise and fall times specify the time required for the output to go between 10% and 90% of 5 V. <sup>&</sup>lt;sup>3</sup>See Figure 2 for test circuit. <sup>&</sup>lt;sup>4</sup>t<sub>25</sub> specifies a window, after RxSYNC which marks the beginning of I data, that Rx SLEEP should be asserted for the subsequent IQ data pair to be last prior to entering SLEEP mode. Specifications subject to change without notice. #### CIRCUIT DESCRIPTION TRANSMIT SECTION The transmit section of the AD7002 generates GMSK I and Q waveforms in accordance with GSM recommendation 5.04. This is accomplished by a digital GMSK modulator, followed by 10-bit DACs for the I and Q channels and on-chip reconstruction filters. The GMSK (Gaussian Minimum Shift Keying) digital modulator generates I and Q signals, at 16× oversampling, in response to the transmit data stream. The I and Q data streams drive 10-bit DACs, which are filtered by on-chip Bessel low-pass filters. #### **GMSK Modulator** Figure 3 shows the functional block diagram of the GMSK modulator. This is implemented using control logic with a ROM look up table, to generate I and Q data samples at 16 times the transmit data rate. The transmit data (Tx DATA) is first differentially encoded as specified by GSM 5.04 section 2.3 (Table I). The GMSK modulator generates 10-bit I and Q waveforms (Inphase and Quadrature), in response to the encoded data, which are loaded into the 10-bit I and Q transmit DACs. The Gaussian filter, in the GMSK modulator, has an impulse response truncated to 4 data bits. When the transmit section is brought out of sleep mode (Tx SLEEP low), the modulator is reset to a transmitting all 1s state. When Tx SLEEP is asserted (Tx SLEEP high), the transmit section powers down, with the I TX and Q TX outputs connected to $V_{\rm REF}$ through a nominal impedance of 80 $k\Omega$ . #### **Reconstruction Filters** The reconstruction filters smooth the DAC output signals, providing continuous time I and Q waveforms at the output pins. These are Bessel low-pass filters with a cutoff frequency of approximately 300 kHz. Figure 5 shows a typical transmit filter frequency response, while Figure 6 shows a typical plot of group delay versus frequency. The filters are designed to have a linear phase response in the passband and due to the reconstruction filters being on-chip, the phase mismatch between the I and Q transmit channels is kept to a minimum. Transmit Section Digital Interface Figure 4 shows the timing diagram for the transmit interface. Tx SLHEP is sampled on the falling edge of CLK1 When Tx/SLEEP is brought low, Tx QLK becomes active after 24 master clock cycles. Tk CLK can be used to clock out the transmit data from the ASIC or DSP on the rising edge and Tx DATA is clocked into the AD7002 on the falling edge of Tx CLK. When Tx SLEEP is asserted the transmit section is immediately put into sleep mode, disabling Tx CLK and powering down the transmit section. Figure 4. Transmit Section Timing Diagram -8- Figure 7. Typical Spectrum Plot of the Transmit Channel When Transmitting Random Data (0 MHz to 6.4 MHz) Figure 8. Typical Spectrum Plot of the Transmit Channel When Transmitting Random Data (0 MHz to 1 MHz) Figure 9. Typical Plot of the Transmit Phase Trajectory Error Figure 10. Typical Plot of the Composite Vector Magnitude #### RECEIVE SECTION The receive section consists of I and Q receive channels, each consisting of a simple switched capacitor filter followed by a 12-bit sigma-delta ADC. The data is available on a flexible serial interface, interfacing easily to most DSPs. The data can be configured to be one of two formats and is also available at two sampling rates. On-board digital filters, which form part of the sigma-delta ADCs, also perform critical system level filtering. Their amplitude and phase response characteristics provide excellent adjacent channel rejection. The receive section is also provided with a low power sleep mode to place the receive section on standby between receive bursts, drawing only minimal current. #### Switched Capacitor Input The receive section analog front end is sampled at 13 MHz by a syntched capacitor filter. The filter has a zero at 6.5 MHz as shown in Figure 1a. The receive channel also contains a digital low pass filter (further details are contained in the following section) which operates at a clock frequency of 6.5 MHz. Due to the sampling nature of the digital filter, the pass band is repeated about the operating clock frequency and at multiples of the clock frequency (Figure 11b). Because the first null of the switched capacitor filter coincides with the first image of the digital filter, this image is attenuated by an additional 30 dBs (Figure 11c) further simplifying the external antialiasing requirements. Figure 11. Switched Capacitor Input #### SIGMA-DELTA ADC The AD7002 receive channels employ a sigma-delta conversion technique, which provides a high resolution 12-bit output for both I and Q channels with system filtering being implemented on-chip. The output of the switched capacitor filter is continuously sampled at 6.5 MHz (master clock/2), by a charge balanced modulator, and is converted into a digital pulse train whose duty cycle contains the digital information. Due to the high oversampling rate, which spreads the quantization noise from 0 to 3.25 MHz ( $F_s/2$ ), the noise energy contained in the band of interest is reduced (Figure 12a). To reduce the quantization still further, a high order modulator is employed to shape the noise spectrum, so that most of the noise energy is shifted out of the band of interest (Figure 12b). The digital filter that follows the modulator removes the large out of band quantization noise (Figure 12c), while converting the digital pulse train into parallel 12-bit wide binary data. The 12-bit I and Q data is made available, via a serial interface, in a variety of formats. Digital filtering has certain advantages over analog filtering. First, since digital filtering occurs after the A/D conversion process, it can remove noise injected during the conversion process. Analog filtering cannot do this. Second, the digital filter combines low passband ripple with a steep roll off, while also maintaining a linear phase response. This is very difficult to achieve with analog filters. However, analog filtering can remove noise superimposed on the analog signal before it reaches the ADC. Digital filtering cannot do this and noise peaks riding on signals near full-scale have the potential to saturate the analog modulator, even though the average value of the signal is within limits. To alleviate this problem, the AD7002 has overrange headroom built into the sigma-delta modulator and digital filter which allows overrange excursions of 100 mV. #### Filter Characteristics The digital filter is a 288-tap FIR filter, clocked at half the master clock frequency. The frequency response is shown in Figure 14. The 3 dB point is at 122 kHz. Due to the low pass nature of the receive filters, there is a settling time associated with step input functions. Output data will not be meaningful until all the digital filter taps have been loaded with data samples taken after the step change. Hence the AD7002 digital filters have a settling time of 44.7 $\mu s$ (288 $\times$ 2 $t_1$ ). When coming out of sleep, the digital filter taps are reset. Hence data, initially generated by the digital filters, will not be correct. Not until all 288 taps have loaded with meaningful data from –10– REV. B Figure 13. ADC Transfer Function for I and Q Receive the analog modulator, will the output data be correct. The analog modulator, on coming out of sleep, will generate meaningful data after 21 master clock cycles #### Calibration Included in the digital filter is a means by which receive signal offsets may be calibrated out. Calibration can be effected through the use of the CAL and MZERO pins. Each channel of the digital low-pass filter section has an offset register. The offset register can be made to contain a value representing the dc offset of the preceding analog circuitry. In normal operation, the value stored in the offset register is subtracted from the filter output data before the data appears on the serial output pin. By so doing, the dc offset gets cancelled. In each channel the offset register is cleared (twos complement zero) when CAL is high and becomes loaded with the first digital filter result after CAL falls. This result will be a measure of the channel dc offset if the analog channel is switched to zero prior to CAL falling. Time must be provided for the analog circuitry and the digital filter to settle after the analog circuitry is switched to zero and before CAL falls. The offset register will then be loaded with the a proper representation of the dc offset. CAL must be high for more than 608 master clock cycles (CLK1, CLK2). If the analog channels are switched to zero coincident with CAL rising, this time is also sufficient to satisfy the settling time of the analog sigma-delta modulators and the digital filters. CAL may be held high for an unlimited time if convenient or necessary. Only the digital result following the fall of CAL will be loaded into each offset register. After CAL falls, normal operation resumes immediately. Figure 14. Digital Filter Frequency Response The offset registers are static and retain their contents even during sleep mode (Rx SLEEP<sub>1</sub> and Rx SLEEP<sub>2</sub> high). They need only be updated if drifts in the analog dc offsets are experienced or expected. However, on initial application of power to the digital supply pins the offset registers may contain grossly incorrect values and, therefore, calibration must be activated at least once after power is applied even if the facility of calibration is not regularly used. | Table | e <b>H</b> . Truth | Table for 1 | the MOD | E and | RATE Pins | |-------|--------------------|-------------|------------------|--------------|---------------| | MODE | RATE | Data For | mat / | Out | put Word Rate | | 0 | 0 | IQ Data | <del>1/Q</del> √ | <b>1</b> 70. | & kHz | | 0 | 1 | IQ Data | $I/\overline{Q}$ | 541 | 7 kHz | | 1 | 0 | I Data | Q Data | 270. | 8 kHz | | 1 | 1 | I Data | Q Data | 541. | 7 kHz | The MZERO pin can be used to zero the sigma-delta modulators if calibration of preceding analog circuitry is not required. Each analog modulator has an internal analog multiplexer which is controlled by MZERO. With MZERO low, the modulator inputs are connected to the I Rx and Q Rx pins for normal operation. With MZERO high, both modulator inputs are connected to the $V_{\rm REF}$ pin, which is analog ground for the modulators. If calibration of external analog circuitry is desired, MZERO should be kept low during the calibration cycle. The offset registers have enough resolution to hold the value of any dc offset between $\pm 5$ V. However, the performance of the sigma-delta modulators will degrade if full scale signals with more that 100 mV of offset are experienced. If large offsets are Figure 15. Calibration and Control Timing Diagram present, these can be calibrated out, but signal excursions from the offsets should be limited such that the I Rx and Q Rx voltages remain within $\pm 1.35$ V of $V_{\rm REF}$ . #### Receive Section Digital Interface A flexible serial interface is provided for the AD7002 receive section. Four basic operating modes are available. Table II shows the truth table for the different serial modes that are available. The MODE pin determines whether the I and Q serial data is made available on two separate pins (MODE 1) or combined on to a single output pin (MODE 0). The RATE pin determines whether I and Q receive data is provided at 541.7 kHz (RATE 1) or at 270.8 kHz (RATE 0). When the receive section is put into sleep mode, by bringing Rx SLEEP, and Rx SLEEP, high, the receive interface will complete the current IQ cycle before entering into a low power sleep mode. MODE 0 RATE | Interface The timing diagram for the MODE 0 RATE 1 receive interface is shown in Figure 16. It can be used to interface to DSP processors requiring only one serial port. When using MODE 0, the serial data is made available on the Rx DATA pin, with the I/O pin indicating whether the 12-bit word being clocked out is an I sample or a Q sample. Although the I data is clocked out before the Q data, internally both samples are processed together. RATE 1 selects an output word rate of 541.7 kHz, which is equal to the master clock (CLK1, CLK2) divided by 24. When the receive section is brought out of sleep mode, by bringing Rx SLEEP<sub>1</sub> and Rx SLEEP<sub>2</sub> low, (after 32 master clock cycles) the Rx CLK output will continuously shift out I and Q data, always beginning with I data. Rx SYNC provides a framing signal that is used to indicate the beginning of an I or Q, 12-bit data word that is valid on the next falling edge of Rx CLK. On coming out of sleep, Rx SYNC goes high one clock cycle before the beginning of I data, and subsequently goes high in the same clock cycle as the last bit of each 12-bit word (both I and Q). Rx DATA is valid on the falling edge of Rx CLK and is clocked out MSB first, with the I/Q pin indicating whether Rx DATA is I data or Q data. #### MODE 0 RATE 0 Interface Figure 17 shows the receive timing diagram when MODE 0, RATE 0 is selected. Again I and Q data are shifted out on the Rx DATA pin but here the output word rate is reduced to 270.8 kHz, this being equal to master clock (CLK1, CLK2) divided by 48. Once the receive section is brought out of sleep mode, (after 56 master clock cycles) the Rx CLK output becomes active and generates an Rx SYNC framing pulse on the first Rx CLK. This is followed by 12 continuous clock cycles during which the I data is shifted out on the Rx DATA pin. Following this the Rx CLK remains high for 11 master clock cycles before clocking out the Q data in exactly the same manner. Rx DATA is valid on the falling edge of Rx CLK with the $I/\overline{Q}$ pin indicating whether Rx DATA is I data or Q data. #### MODE 1 RATE 1 Interface Figure 18 shows the timing for MODE 1 RATE 1 receive digital interface. MODE 1 RATE 1 gives an output word rate of 541.7 kHz, but I and Q data are transferred on separate pins. I data is shifted out on Rx DATA (IDATA) pin and Q data is shifted out on the $I/\overline{Q}$ (QDATA) pin. RATE 1 selects an output word rate of 541.7 kHz (this is equal to the master clock divided by 24). When the receive section is brought out of sleep mode, by bringing Rx SLEEP<sub>1</sub> and Rx SLEEP<sub>2</sub> low, (after 32 master clock cycles) the Rx CLK output will continuously shift out I and Q data, on separate pins. Rx SYNC provides a framing signal that is used to indicate the beginning of an I or Q, 12-bit data word that is valid on the next falling edge of Rx CLK. On coming out of sleep, Rx SYNC goes high one clock cycle before the beginning of I data, and subsequently goes high in the same clock cycle as the I and Q LSBs It takes 24 Rx CLKs (excluding the first framing pulse) to complete a single IQ cycle. IDATA and QDATA are valid on the falling edge of Rx CLK and are clocked out MSB first. #### MODE 1 RATE 0 Interface Figure 19 shows the receive timing diagram when MODE1 RATE 0 is selected. MODE 1 RATE 0, again I and Q data are transferred on separate pins. I data is shifted out on Rx DATA (IDATA) pin and Q data is shifted out on the $I/\overline{Q}$ (QDATA) pin. The output word rate is reduced to 270.8 kHz, this equal to master clock (CLK1, CLK2) divided by 48. Once the receive section is brought out of sleep mode, and after 56 master clock cycles, the Rx CLK output becomes active and generates an Rx SYNC framing pulse on the first Rx CLK. This is followed by 12 continuous clock cycles during which both the I and Q data is shifted out on IDATA and QDATA pins. Following this the Rx CLK remains high for 22 master clock cycles before clocking out the next IQ data pair. -12- REV. B Figure 17. MODE 0 RATE 0 Receive Timing Figure 18. MODE 1 RATE 1 Receive Timing Figure 19. MODE 1 RATE 0 Receive Timing -14- Three auxiliary DAGs are provided for extra control functions such as automatic gain control, automatic frequency control or for samping up/down the transmit power amplifiers during the beginning/end of a transmit burst. The three auxiliary DAGs, AUX DAC1, AUX DAC2 and AUX DAC3, have resolutions of 9-, 10- and 8-bits, respectively. In addition to the three auxiliary DACs, the auxiliary section contains a digital output flag (AUX FLAG) with three-state control. Communication and sleep control of the auxiliary section is totally independent of either the transmit or receive sections. The AD7002 AUX DACs are voltage mode DACs, consisting of R–2R ladder networks (Figure 20 shows AUX DAC1 architecture), constructed from highly stable thin-films resistors and high speed single pole, double throw switches. This design architecture leads to very low DAC current during normal operation. However, the AUX DACs have a high output impedance (typical 8 k $\Omega$ ) and hence require external buffering. The AUX DACs have an output voltage range of 0 V to $V_{REF}-1$ LSB. Each AUX DAC can be individually entered into low-power sleep mode, simply by loading all ones or all zeros to that particular AUX DACs, as either of these two codes (all 0s = 0 $\mu$ A, all $1s=50~\mu$ A typical) represent the operating points for lowest power consumption. Figure 20. Auxiliary DAC Structure The digital AUX FLAG output is available for any external logic control that may be required. For instance, the AUX FLAG could be used to control the Tx SLEEP pin, turning on the transmit section prior to ramping up (using one of AUX DACs) the RF amplifiers. #### **AUX DAC Digital Interface** Communication with the auxiliary section is accomplished via a three-pin serial interface, as the timing diagram in Figure 22 llustrates. While AUX LATCH is low, data is clocked into a 16-bit shift register via the AUX DATA and AUX CLK pins. AUX DATA is clocked on the falling edge of AUX CLK, MSB first./The 16-bit shift/register is organized as a data field (DBD-DB9) and as a control field (DB10-DB15). The data field , 9/or 10-bits wide, depending on the AUX DAC being loaded. The control field indicates which AUK DACs are being loaded and also defermines the state of the AUX FLAG pin. When the shift register has been loaded, AVX LATCH is brought high to update the selected AUX DACs and the AUX FLAG pin. The control bits are active high, and since a control bit has been assigned to each AUX DAC, this facilitates the simultaneous loading of more than one AUX DAC (with the same data). DB10, DB11 and DB12 selected AUX DAC3, AUX DAC1 and AUX DAC2 respectively and DB15 determines the logic state of AUX FLAG while DB14 determines whether the 3-state driver is enabled. Figure 21. Auxiliary Section Serial Interface REV. E #### **VOLTAGE REFERENCE** The AD7002 contains an on-chip bandgap reference which provides a low noise, temperature compensated reference to the IQ transmit DACs and the IQ receive ADCs. The reference is also made available on the REFOUT pin and can be used to bias other analog circuitry in the IF section. When both the transmit section and the receive section are in sleep mode (Tx SLEEP and Rx SLEEP asserted), the reference output buffer is also powered down by approximately 80% compatible crystal. Figure 22. Auxiliary DAC Timing Diagram ### PIN FUNCTION DESCRIPTION | PQFP Pin | | | |----------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Number | Mnemonie | Function | | POWER S | | This is 15 V+100/ | | 37 | AV <sub>DD</sub> | Positive power supply for analog section. This is $+5 \text{ V} \pm 10\%$ . Analog ground. | | 4. 15 | AGNI | Rositive power supply for digital section. This is +5 V±10%. | | 5, 16 | DV <sub>DD</sub> ) | Digital ground. | | | | | | | SIGNAL AND REFE | Analog output for the I (n-Phase) channel. This output comes from a 10-bit DAC and is filtered | | 41 | I Tx | by a Bessel low pass filter. The 10-bit DAC is loaded with I data, which is generated by the GMSK modulator. | | 39 | Q Tx | Analog output for the Q (Quadrature) channel. This output comes from a 10-bit DAC and is | | | | filtered by a Bessel low pass filter. The 10-bit DAC is loaded with O data, which is generated by the GMSK modulator. | | 44 | I Rx | Analog input for I receive channel. | | 42 | Q Rx | Analog input for Q receive channel. | | 34 | AUX DAC1 | Analog output voltage from the 9-bit auxiliary DAC. This is a voltage mode DAC with a high | | 77 | NOX DAGI | output impedance and hence should be buffered if used to drive moderate impedance loads. | | 36 | AUX DAC2 | Analog output voltage from the 10-bit auxiliary DAC. This is a voltage mode DAC with a high output impedance and hence should be buffered if used to drive moderate impedance loads. | | 35 | AUX DAC3 | Analog output voltage from the 8-bit auxiliary DAC. This is a voltage mode DAC with a high output impedance and hence should be buffered if used to drive moderate impedance loads. | | 40 | REFOUT | Reference output; this is 2.48 volts nominal. | | TRANSMI | IT INTERFACE AND | CONTROL | | 7, 11 | CLK1, CLK2 | Master clock inputs for both the transmit and receive sections. CLK1 and CLK2 must be externally hardwired together and driven from a 13 MHz TTL compatible crystal. | | 3 | Tx CLK | Clock output from the AD7002 which can be used to clock in the data for the transmit section. | | 2 | Tx DATA | Data input for the transmit section, data is clocked on the falling edge of Tx CLK. | | 1 | Tx SLEEP | Sleep control input for transmit section. When it is high, the transmit section goes into standby mode and draws minimal current. | | RECEIVE | INTERFACE AND C | | | 13 | MODE | Digital control input. When High (MODE 1), the I and Q outputs are on separate pins (QDATA and IDATA). When Low (MODE 0), I and Q are on the same pin (Rx DATA). | | 12 | RATE | Digital control input. This determines whether the receive section interface operates at a word rate of 541.7 kHz or at a word rate of 270.8 kHz. When High (RATE 1), the output word rate is 541.7 kHz. When Low (RATE 0), the output word rate is 270.8 kHz. | | 18 | Rx DATA (IDATA) | This is a dual function digital output. When the device is operating in MODE 0, the Rx DATA (both I and Q) is available at this pin. When the device is operating in MODE 1, only IDATA is available at this pin. | -15- | PQFP Pin<br>Number | Mnemonic | Function | |--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19 | I/Q (QDATA) | This is a dual function digital output. When the device is operating in MODE 0, it indicates whether IDATA or QDATA is present on RxDATA pin. In MODE 1, QDATA is available at this pin. | | 20 | Rx SYNC | Synchronization output for framing I and Q data at the receive interface. | | 21 | Rx CLK | Output clock for the receive section interface. | | 22 | 3-STATE<br>CONTROL | This digital input controls the output 3-state drivers on the receive section interface. When it is High, the outputs are enabled. When Low, they are in high impedance. | | 23 | CAL | Calibration control pin for digital filter section. When brought high, for a minimum of 608 master clock cycles, the receive section enters a calibration cycle. Where I and Q offset registers are updated, when the CAL pin is brought low again, with offset values which are subtracted out from subsequent ADC conversions. CAL should remain Low during normal operation. | | 29 | MZERO | Digital control input. When high the analog modulator input is internally grounded (i.e., tied to $V_{REF}$ ). MZERO, in conjunction with CAL, allows on-chip offsets to be calibrated out. Low for normal operation. | | 27, 24 | Rx SLEEP. | Power-down control inputs for receive section. When high, the receive section goes into standby mode and draws minimal current. Rx SLEEP <sub>1</sub> and Rx SLEEP <sub>2</sub> must be externally hardwired together for normal device operation. | | AUXILIAF | RY INTERFACE AN | ID GONTROL \ | | 32 | AUX LATCH | Synchronization input for the auxiliary DACs' shift register and AUX OUT. | | 31 | AUX CLK | Check input for the auxiliary DACs 16-bit shift register. AUX DATA is latched on the falling edge of AUX CLK while AUX LATCH is low. | | 30 | AUX DATA | Data input for the AUX DACs and the AUX FLAG serial interface. | | 33 | AUX FLAG | Digital output flag, this can be used as a digital control output and is controlled from the auxiliary serial interface. | | TEST | | | | 8, 26 | Test 1, Test 2 | Test pins for factory use only. These pins should be left unconnected and not used as routes for other circuit signals. | | 14, 43 | Test 3, Test 4 | Test pins. These must be tied to ground for normal device operation. | ### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### Plastic Quad Flatpack Package (S-44)