

### **Low Power Microprocessor Supervisory Circuits**

#### **Features**

- Guaranteed reset valid at V<sub>cc</sub>=1.15V
- Reset threshold can be from 2.6V to 5.0V with 0.1V step
- Low operating current: 52uA@5V
- Reset pulse width:200ms
- Independent watchdog timer, 1.6s timeout
- Voltage monitor for power fail or low battery warning
- Pin-to-Pin compatible with industry standard
- Available in Package of SOIC-8

#### Typical Application



#### **Description**

DIO706 series is a family of microprocessor (uP) supervisory circuit that monitors microprocessor's supply voltage and battery voltage. The series integrates uP reset circuit with 200ms delay; Watchdog, manual reset circuit and a power fail comparator with 1.22V threshold. These devices reduce system complexity, hence improve system reliability.

DIO706 series has several functional options. Each device generates a reset signal when  $V_{\text{CC}}$  is lower than reset threshold. In addition, DIO706 have a watchdog timer whose timeout period is 1.6s. DIO706 provide active low reset.

DIO706 series is ideal for applications in automotive systems, computers, controllers and intelligent instruments. All devices are available in SOIC-8 package.

### **Applications**

- Computers
- Controllers
- Intelligent instruments
- Automotive systems

### **Ordering Information**

| Order Part<br>Number | Top Marking | Green | T <sub>A</sub> | Package |                   |
|----------------------|-------------|-------|----------------|---------|-------------------|
| DIO706XCS8           | DIO706X     | Yes   | -40 to 85°C    | SOIC-8  | Tape & Reel, 2500 |

Ordering Code = Part No. + Package Code;

CS: Stands for SOIC-8

X: Refer to Device Function Reference Table as Below



## **Device Function Reference Table**

| Part No. | Reset Threshold | Reset Active Low or High | Watchdog Function |
|----------|-----------------|--------------------------|-------------------|
| DIO706S  | 2.93V           | Low                      | Yes               |
| DIO706R  | 2.63V           | Low                      | Yes               |

## **Pin Assignments**



Figure 1 Pin Assignment

## **Pin Description**

| Name |                 | Function                                                                                                                                                                                                                                                                                                                         |
|------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | MR              | Manual reset input.  When voltage at $\overline{MR}$ is pulled low, a reset pulse will be triggered. The active low input has a pull up current. It can be driven by TTL or CMOS logic as well as shorted to GND with a switch                                                                                                   |
| 2    | V <sub>CC</sub> | Positive supply input                                                                                                                                                                                                                                                                                                            |
| 3    | GND             | Negative supply input                                                                                                                                                                                                                                                                                                            |
| 4    | PFI             | Power fail monitor input.  When the voltage at PFI is below than 1.22V, PFO goes low, Connect PFI to GND or V <sub>CC</sub> when not used.                                                                                                                                                                                       |
| 5    | PFO             | Power fail monitor output.  When the voltage at PFI is less than 1.22V, PFO goes low; otherwise PFO goes high.                                                                                                                                                                                                                   |
| 6    | WDI             | Watch-dog input.  If WDI remains high or low for 1.6s, the on chip watchdog timer runs out and WDO goes low. Floating WDI or connecting WDI to high impedance three state buffer disables watchdog function. The watchdog timer clears whenever RESET is asserted, or WDI is three stated, or WDI sees a rising or falling edge. |
| 7    | RESET           | Active low reset output.  RESET stays in low if $V_{CC}$ is lower than reset threshold; it remains in low for 200ms after $V_{CC}$ becomes higher than reset threshold or $\overline{MR}$ goes from low to high.                                                                                                                 |
| 8    | WDO             | Watchdog output. $\overline{WDO}$ goes low if watchdog timer finishes its 1.6s count, and will not go high again until the watchdog timer is cleared. Whenever $V_{CC}$ is below reset threshold, $\overline{WDO}$ stays low, and as soon as $V_{CC}$ rises above reset threshold, $\overline{WDO}$ goes high without delay.     |



## **Absolute Maximum Ratings**

Stresses beyond those listed under "Absolute Maximum Rating" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other condition beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maxim rating conditions for extended periods may affect device reliability.

| Paramet                                | er              | Rating      | Unit |
|----------------------------------------|-----------------|-------------|------|
| Terminal Valtage (With respect to CND) | V <sub>CC</sub> | -0.3 to 6.0 |      |
| Terminal Voltage(With respect to GND)  | Other Inputs    | -0.3 to 6.0 | V    |
|                                        | V <sub>cc</sub> | 20          | mA   |
| T i . 10                               | GND             | 20          | mA   |
| Terminal Current                       | All Input Pins  | 20          | mA   |
|                                        | All Output Pins | 20          | mA   |
| Power Dissipation(SOIC8)               |                 | 190         | °C/W |
| Maximum Junction Temperature           |                 | 150         | °C   |
| Operating Temperature/T <sub>A</sub>   |                 | -40 to 85   | °C   |
| Storage Temperature/T <sub>STO</sub>   |                 | -65 to 150  | °C   |
| Lead Temperature Rating                |                 | 300         | °C   |
| ESD Rating HBM                         |                 | 2           | KV   |

### **Electrical Characteristics**

Typical value:  $T_A = 25$ °C,  $V_{CC}=5V$ , unless otherwise specified.

| Symbol            | Parameters                 | Conditions                                      | Min                  | Тур                  | Max  | Unit |
|-------------------|----------------------------|-------------------------------------------------|----------------------|----------------------|------|------|
| V <sub>CC</sub>   | Operating Voltage Range    |                                                 | 1.15                 |                      | 5.5  | V    |
| lvcc              | Supply Current             |                                                 |                      | 52                   | 105  | uA   |
| V <sub>RES</sub>  | Reset Threshold            | DIO706S                                         | 2.85                 | 2.93                 | 3.0  | V    |
|                   |                            | DIO706R                                         | 2.55                 | 2.63                 | 2.70 |      |
| H <sub>VRES</sub> | Reset Threshold Hysteresis |                                                 |                      | 0.01V <sub>RES</sub> |      | V    |
| t <sub>RES</sub>  | Reset Pulse Width          |                                                 | 140                  | 200                  | 280  | ms   |
| V <sub>OH1</sub>  |                            | I <sub>SOURCE</sub> =800uA                      | V <sub>CC</sub> -1.2 |                      |      | V    |
| V <sub>OH1</sub>  | RESET or RESET             | I <sub>SOURCE</sub> =8uA, V <sub>CC</sub> =1.2V | 1.0                  |                      |      | V    |
| V <sub>OL1</sub>  | Output Voltage             | I <sub>SINK</sub> =3.2mA                        |                      |                      | 0.3  | V    |
|                   |                            | I <sub>SINK</sub> =150uA, V <sub>CC</sub> =1.2V |                      |                      | 0.3  | V    |



|                     |                          |                                   | <u> </u>                     |                      |      |                     |    |
|---------------------|--------------------------|-----------------------------------|------------------------------|----------------------|------|---------------------|----|
| t <sub>WD</sub>     | Watchdog timeout period  |                                   |                              | 1                    | 1.6  | 2.25                | s  |
| t <sub>WP</sub>     | M/DI D. I. M/CIII.       | V <sub>CC</sub> =5V               | V <sub>cc</sub> =5V          |                      |      |                     |    |
|                     | WDI Pulse Widht          | V <sub>CC</sub> <4.5V             |                              | 120                  |      |                     | ns |
|                     |                          | Low                               |                              |                      |      | 0.16V <sub>CC</sub> |    |
|                     | WDI Input Threshold      |                                   | V <sub>CC</sub> =5V          | 3.5                  |      |                     | V  |
|                     |                          | High                              | V <sub>CC</sub> <4.5V        | 0.75V <sub>CC</sub>  |      |                     |    |
|                     | WDI Pull up Resistance   | V <sub>CC</sub> >V <sub>RES</sub> |                              | 125                  | 250  | 500                 | kΩ |
|                     | WDI Pull down Resistance | V <sub>CC</sub> >V <sub>RES</sub> |                              | 88                   | 175  | 350                 |    |
| V <sub>OH1</sub>    |                          | I <sub>SOURCE</sub> =800uA        |                              | V <sub>cc</sub> -1.2 |      |                     |    |
| V <sub>OL2</sub>    | WDO Output Voltage       | I <sub>SINK</sub> =3.2mA          |                              |                      |      | 0.3                 | V  |
|                     |                          | MR=0V, V <sub>CC</sub> =          | MR=0V, V <sub>CC</sub> =5V   |                      | 250  | 600                 | uA |
|                     | MR Pull up Current       | MR=0V, V <sub>CC</sub> =          | MR=0V, V <sub>CC</sub> =4V   |                      | 152  | 360                 |    |
|                     |                          | MR=0V, V <sub>CC</sub> =          | MR=0V, V <sub>CC</sub> =3V   |                      | 75   | 180                 |    |
|                     |                          | MR=0V, V <sub>CC</sub> =          | MR=0V, V <sub>CC</sub> =2.5V |                      | 44   | 105                 |    |
|                     | _                        | V <sub>CC</sub> =5V               | V <sub>CC</sub> =5V          |                      |      |                     | ns |
| $T_{\overline{MR}}$ | MR Pulse Width           | V <sub>CC</sub> <4.5V             | V <sub>CC</sub> <4.5V        |                      |      |                     |    |
|                     | MR Input Threshold       |                                   | Low                          |                      |      | 0.8                 | V  |
|                     |                          | V <sub>CC</sub> =5V               | High                         | 2.0                  |      |                     |    |
|                     |                          | V <sub>CC</sub> <4.5V             | Low                          |                      |      | 0.16V <sub>CC</sub> |    |
|                     |                          |                                   | High                         | 0.65V <sub>CC</sub>  |      |                     |    |
|                     | _                        | V <sub>CC</sub> =5V               | ·                            |                      |      | 250                 |    |
| t <sub>MD</sub>     | MR's Delay to RESET      |                                   |                              |                      |      | 750                 | ns |
| $V_{PFI}$           | PFI Input Threshold      |                                   |                              |                      | 1.22 | 1.256               | V  |
| I <sub>PFI</sub>    | PFI Input Current        |                                   |                              |                      | 0    |                     | nA |
| $V_{\text{OH3}}$    |                          | I <sub>SOURCE</sub> =800u         | ıA                           | V <sub>CC</sub> -1.2 |      |                     |    |
| V <sub>OL3</sub>    | PFO Output Voltage       |                                   |                              |                      |      | 0.3                 | V  |

Specifications subject to change without notice.



# **Block Diagram**



Figure 2 DIO706 Block Diagram



## **Typical Operating Characteristics**

All typical value are at V+=5V, T<sub>A</sub> = 25°C, unless otherwise specified.

DIO706 Operating Current Vs. Operating Voltage



DIO706 Operating Current Vs. Temperature



Power-fail Comparator Assertion Response Time



Power-fail Comparator De-assertion Response Time





### **Application Information**

DIO706 series is a microprocessor supervisory circuit that monitors the power supply to digital circuits such as microprocessor, controller and memory. These devices assert reset during power up, power down or brownout condition to prevent code execution errors.

#### **RESET Output**

On power up, once  $V_{CC}$  reaches 1.15V, DIO706 output a reset signal. As  $V_{CC}$  increases, the reset signal stays valid; When  $V_{CC}$  rises above reset threshold, an internal timer releases  $\overline{RESET}$  after 200ms.  $\overline{RESET}$  becomes valid once  $V_{CC}$  dips below reset threshold during power down or in brownout condition. If brownout occurs in the middle of a previously initiated reset pulse, the pulse will continue for at least another 200ms. On power down, once  $V_{CC}$  falls below reset threshold,  $\overline{RESET}$  stays valid and is guaranteed in the correct logic state until  $V_{CC}$  drops below 1.15V for the whole temperature range. Please refer to Figure 4. DIO706 series provide active low

RESET signal;

#### **Watchdog Timer**

DIO706 series have an independent watchdog timer that can monitor uP's activity. If uP does not toggle the watchdog input (WDI) within 1.6s and WDI is not three-stated, WDO goes low. As long as RESET is asserted, or WDI is three-stated, or WDI is left floating, the watchdog timer stays cleared and will not count, in this case WDO is in high state. When V<sub>CC</sub> stays below reset threshold, WDO goes low whether or not the watchdog timer has timed out yet. Please refer to figure 3.

#### **Manual Reset**

Manual reset input allows reset signal to be triggered by push button or switch. The push button or switch is effectively denounced by 140ms minimum reset pulse width.  $\overline{MR}$  is TTL/CMOS logic compatible.  $\overline{MR}$  can be used to force a watchdog timeout to generate a reset pulse in DIO706 by connecting  $\overline{WDO}$  to  $\overline{MR}$ . Please refer to Figure 4.

#### **Power fail Comparator**

The power fail comparator can be used for various purpose because its output and non-inverting input are not internally connected. The inverting input is internally connected to a 1.22V reference voltage.





Note: RESET is triggered by MR

Figure 3. Watchdog Timing



Note:Active high RESET is the inverse of the RESET shown

Figure 4 RESET, MR and WDO timing WDI floating



#### Ensuring a Valid RESET Output Down to V<sub>CC</sub>=0V

When  $V_{CC}$  falls below 1.15V, the DIO706  $\overline{RESET}$  output no longer sinks current, it becomes an open circuit, and hence  $\overline{RESET}$  output is at undetermined voltage. If a pull-down resistor is added from  $\overline{RESET}$  pin to GND as shown in Figure 5, then  $\overline{RESET}$  output will be held at low state. The resistor's value is not critical. it should be about  $100K\Omega$ , large enough not to load, small enough to pull  $\overline{RESET}$  to ground.



Figure 5 RESET Valid to Ground Circuit

#### Monitoring Voltages other than The unregulated DC Input

You can monitor voltages other than the unregulated DC by connecting a voltage divider to PFI and adjusting the ratio appropriately. If required, add a hysteresis by connecting a resistor (with a value approximately 10 times the sum of 2 resistors in voltage divider network) between PFI and  $\overline{\text{PFO}}$ . A capacitor between PFI and GND will reduce the power fail circuit's sensitivity to high-frequency noise on the line being monitored.  $\overline{\text{RESET}}$  can be asserted on the other voltage in addition to  $V_{CC}$  line by connecting  $\overline{\text{PFO}}$  pin to  $\overline{\text{MR}}$  pin, in this case, a RESET pulse will be initiated when PFI drops below 1.22V. Figure 6 shows DIO706 configured to assert  $\overline{\text{RESET}}$  when  $V_{CC}$  falls below reset threshold, or when 12V power supply falls below 10V.



Figure 6 Monitoring Both 5V and 12V



#### **Monitoring a Negative Voltage**

The power fail comparator can also monitor a negative supply rail as shown in Figure 7. When the negative rail is good (A negative voltage of large magnitude),  $\overline{PFO}$  is low, and when the negative rail is degraded (A negative voltage of less magnitude),  $\overline{PFO}$  is high. By adding the resistors and transistor as shown, a high  $\overline{PFO}$  triggers a  $\overline{RESET}$  pulse. As long as  $\overline{PFO}$  remains high, the DIO706 will keep  $\overline{RESET}$  asserted. Note that the circuit's accuracy depends on the PFI threshold tolerance, the V<sub>CC</sub> line and the resistors.



Figure 7 Monitoring A Negative Voltage

#### Interfacing to uPs with Bidirectional Reset Pins

uPs with bi-directional reset pins, such as the MOTOROLA 68HC11 series, can contend with DIO706  $\overline{RESET}$  output. For example, if the  $\overline{RESET}$  output is driven high and uP wants to pull it low, indeterminate logic levels may result. To correct this, connect a 4.7K $\Omega$  resistor between the  $\overline{RESET}$  output and the uP reset I/O as shown in Figure 8. Buffer the  $\overline{RESET}$  output to other system components.



Figure 8 Interfacing to uPs with Bidirectional Reset I/O



# **Physical Dimensions: SOIC-8**









| COMMON DIMENSIONS<br>(UNITS OF MEASURE=MILLIMETER) |                |         |      |  |  |  |
|----------------------------------------------------|----------------|---------|------|--|--|--|
| Symbol                                             | MIN            | NOM     | MAX  |  |  |  |
| Α                                                  | 1.35           | 1.55    | 1.75 |  |  |  |
| A1                                                 | 0.10           | 0.15    | 0.25 |  |  |  |
| A2                                                 | 1.25           | 1.40    | 1.65 |  |  |  |
| A3                                                 | 0.50           | 0.60    | 0.70 |  |  |  |
| b                                                  | 0.38           | -       | 0.51 |  |  |  |
| b1                                                 | 0.37           | 0.42    | 0.47 |  |  |  |
| С                                                  | 0.17           | -       | 0.25 |  |  |  |
| с1                                                 | 0.17           | 0.20    | 0.23 |  |  |  |
| D                                                  | 4.80           | 4.90    | 5.00 |  |  |  |
| Е                                                  | 5.80           | 6.00    | 6.20 |  |  |  |
| E1                                                 | 3.80           | 3.90    | 4.00 |  |  |  |
| е                                                  | 1.27BSC        |         |      |  |  |  |
| L                                                  | 0.45 0.60 0.80 |         |      |  |  |  |
| L1                                                 |                | 1.04REF |      |  |  |  |
| L2                                                 |                | 0.25BSC |      |  |  |  |
| R                                                  | 0.07           | ı       | -    |  |  |  |
| R1                                                 | 0.07           | -       | -    |  |  |  |
| h                                                  | 0.30           | 0.40    | 0.50 |  |  |  |
| Θ                                                  | 0°             | -       | 8°   |  |  |  |
| Θ1                                                 | 15°            | 17°     | 19°  |  |  |  |
| Θ2                                                 | 11° 13° 15°    |         |      |  |  |  |
| Θ3                                                 | 15° 17° 19°    |         |      |  |  |  |
| Θ4                                                 | 11° 13° 15°    |         |      |  |  |  |



### **CONTACT US**

**D**ioo is a professional design and sales corporation for high-quality and performance analog semiconductors. The company focuses on industry markets, such as, cell phone, handheld products, laptop, and medical equipment and so on. Dioo's product families include analog signal processing and amplifying, LED drivers and charger IC. Go to <a href="http://www.dioo.com">http://www.dioo.com</a> for a complete list of Dioo product families

For additional product information, or full datasheet, please contact with our Sales Department or Representatives.