09000-1X 6-09 1470 # 9XXX Series | PIN NAMES | DESCRIPTION | 9000 (U.L.)<br>HIGH/LOW | <b>9001 (U.L.)</b><br>HIGH/LOW | <b>9020 (U.L.)</b><br>HIGH/LOW | 9022 (U.L.)<br>HIGH/LOW | |-------------------------------|--------------------|-------------------------|--------------------------------|--------------------------------|-------------------------| | JK | JK Input | 3.0/2.0 | 3.0/2.0 | 6.0/4.0 | 6.0/4.0 | | $J_n$ , $K_n$ , $J_n$ , $K_n$ | Data Inputs | 1.5/1.0 | 1.5/1.0 | 1.5/1.0 | 1.5/1.0 | | CP | Clock Pulse Input | 1.5/1.0 | 1.5/1.0 | 3.0/2.0 | 3.0/2.0 | | Ĉ <sub>D</sub> | Direct Clear Input | 4.0/2.7 | 4.0/2.7 | 4.0/2.7 | 4.0/2.7 | | CP<br>CD<br>SD | Direct Set Input | 4.0/2.7 | 4.0/2.7 | | 4.0/2.7 | | α, α | Outputs | 30/8.8 | 30/8.8 | 30/8.8 | 30/8.8 | | | | (7,8) | (7.8) | (7.8) | (7.8) | ### **LOGIC SYMBOLS** Vcc = Pin 14 GND = Pin 7 Vcc = Pin 16 GND = Pin 8 ### 9001 Vcc = Pin 14 GND = Pin 7 Vcc = Pin 16 GND = Pin 8 ### **ASYNCHRONOUS OPERATION** | _ | | | | | | | | |------------------|--------|---------------------------|---|--|--|--|--| | INF | UTS | OUTPUTS | | | | | | | $\overline{S}_D$ | Č₽ | a | ā | | | | | | L | L<br>H | Н | H | | | | | | Н | L | L | H | | | | | | н | Н | SYNCHRONOUS INPUTS CONTRO | | | | | | H = HIGH Voltage Level L = LOW Voltage Level ### SYNCHRONOUS OPERATION | Γ | BI | FORE C | AFTER CLOCK | | | | | |---|----|--------|-------------|------|---------|---|--| | Γ | ΟU | TPUTS | IN | PUTS | OUTPUTS | | | | Γ | Q | Q | J K | | Q | Q | | | Г | L | Н | L* | Х | L | Н | | | | L | Н | H* | X | Н | L | | | | Н | L | Х | L* | Н | L | | | | Н | L. | Х | H* | L | Н | | L\* = Input does not go HIGH at any time while the clock is LOW. H\* = Input is HIGH at some time while the clock is LOW. X = Immaterial FUNCTIONAL DESCRIPTION — The TTL 9000 series has four flip-flops to satisfy the storage requirements of a logic system. All are master/slave JK designs and have the same high speed and high noise immunity as the rest of the 9000 series. As with the gates, all inputs have diode clamps to reduce ringing caused by long lines and impedance mismatches. The JK type flip-flop was chosen for all flip-flop elements in this family because of its inherent logic power. The input function required to produce a given sequence of states for a JK flip-flop will, in general, contain more "don't care" conditions than the corresponding function for an RS flip-flop. These additional "don't care" conditions will, in most cases, reduce the amount of gating elements required to implement the input function. The master/slave design offers the advantage of a dc threshold on the clock input initiating the transition of the outputs, so that careful control of clock pulse rise and fall times is not required. Data is accepted by the master while the clock is in the LOW state. Refer to the truth tables for definition of HIGH and LOW data. Transfer from the master to the slave occurs on the LOW-to-HIGH transition of the clock. When the clock is HIGH, the J and K inputs are inhibited. A joint (JK) input is provided for all flip-flops in this family. The common input removes the necessity of gating the clock signal with an external gate in many applications. This not only reduces package count, but also reduces the possibility of clock skew problems, since with internal gating provided, all flip-flops may be driven from a common clock line. Several TTL drivers may be used in parallel to drive this common clock line if the load exceeds the fan-out capability of the 9009 buffer. The asynchronous inputs provide ability to control the state of the flip-flop independent of static conditions of the clock and synchronous inputs. Both asynchronous set and clear are provided on all flip-flops except the 9020, which because of a logic trade-off has only clear inputs. The set or clear pin being LOW absolutely guarantees that one output will be HIGH, but if opposing data is present at the synchronous inputs and the flipflop is clocked, the LOW output may momentarily spike HIGH synchronous with a positive transition of the clock. If the LOW output of the flip-flop is connected to other flip-flop inputs clocked from the same line, the spike will be masked by the clock. If the clock is suspended during the time when the asynchronous inputs are activated, no spike will occur. When the spikes can cause problems, a simple solution is to common the joint JK inputs with the synchronous set or reset signal. Synchronous Operation — The truth table defines the next state of the flip-flop after a LOW-to-HIGH transition of the clock pulse. The next state is a function of the present state and the J and K inputs as shown in the table. The J and K inputs in the table refer to the basic flip-flop J and K inputs as indicated on the logic symbols. These internal inputs are for every flip-flop the result of a logic operation on the external J and K inputs. This operation is represented symbolically by AND gates in the logic symbol for each flip-flop. Logic symbols are in accordance with MIL Standard 806B. The L\* symbol in the J and K input column is defined as meaning that input does not go HIGH at any time while the clock is LOW. The H\* symbol in the J or K input column is defined as meaning that the input is HIGH at some time while the clock is LOW. The X symbol indicates that the condition of that input has no effect on the next state of the flip-flop. The H and L symbols refer to steady state HIGH and LOW voltage levels, respectively. Unused Inputs — The 9001, 9020 and 9022 all have active level LOW synchronous inputs. When not in use they must be grounded. All other unused inputs, including asynchronous, should be tied HIGH for maximum operating speed. ## **9XXX Series** 7.46-07-07 | 01/4001 | PARAMETER | 0 | 0°C | | 25°C | | °C | UNITS | CONDITIONS | | |---------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------------------|-----|----------------------------------|-----|----------------------------------|-------|----------------------------------------------------------------------------------------------------------------|--| | SYMBOL | PARAMETER | Min | Max | Min | Max | Min | Max | | 00,12,110,110 | | | Vih | Input HIGH Voltage | 1.9 | | 1.8 | | 1.6 | | ٧ | Guaranteed<br>Input HIGH<br>Threshold | | | VIL | Input LOW Voltage | | 0.85 | | 0.85 | | 0.85 | > | Guaranteed<br>Input LOW<br>Threshold | | | Vol | Output LOW Voltage | | 0.45 | | 0.45 | 1 | 0.45 | ٧ | V <sub>CC</sub> = 4.75 V,<br>I <sub>OL</sub> = 14.1 mA<br>V <sub>CC</sub> = 5.25 V,<br>I <sub>OL</sub> = 16 mA | | | | Input LOW Current All J, K Inputs CP Inputs 9000, 9001 JK Inputs 9000, 9001 CP Inputs 9020, 9022 JK inputs 9020, 9022 SD, CD (all Flip-flops) | | -1.60<br>-3.20<br>-6.40<br>-4.32 | | -1.60<br>-3.20<br>-6.40<br>-4.32 | | -1.60<br>-3.20<br>-6.40<br>-4.32 | | V <sub>CC</sub> = 5.25 V<br>V <sub>IN</sub> = 0.45 V<br>5.25 V on<br>Other Inputs | | | (IL | Input LOW Current All J, K Inputs CP Inputs 9000, 9001 JK Inputs 9000, 9021 CP Inputs 9020, 9022 JK Inputs 9020, 9022 SD, CD (all Flip-flops) | | -1.41<br>-2.82<br>-5.64<br>-3.78 | | -1.41<br>-2.82<br>-5.64<br>-3.78 | | -1.41<br>-2.82<br>-5.64<br>-3.78 | | V <sub>CC</sub> = 4.75 V<br>V <sub>IN</sub> = 0.45 V<br>5.25 V on<br>Other Inputs | | | lcc | Power Supply Current<br>9000<br>9001<br>9020, 9022 each Flip-flop | | 28<br>33<br>30 | | 28<br>33<br>30 | | 28<br>33<br>30 | l mA | S <sub>D</sub> at Gnd<br>S <sub>D</sub> at Gnd<br>C <sub>D1</sub> , C <sub>D2</sub> at G | | ### DC AND AC CHARACTERISTICS OVER MILITARY TEMPERATURE RANGE: $V_{CC} = +5.0 \text{ V} \pm 10\%$ | SYMBOL | PARAMETER | -55°C | | 25°C | | 125°C | | UNITS | CONDITIONS | |--------|--------------------|-------|-----|------|-----|-------|-----|-------|--------------------------------------------------------------------------------------------------------------| | | | Min | Max | Min | Max | Min | Max | 0 | | | ViH | Input HIGH Voltage | 2.0 | | 1.7 | | 1.4 | | ٧ | Guaranteed<br>Input HIGH<br>Threshold | | Vil | Input LOW Voltage | | 0.8 | | 0.9 | | 0.8 | ٧ | Guaranteed<br>Input LOW<br>Threshold | | VoL | Output LOW Voltage | | 0.4 | | 0.4 | | 0.4 | ٧ | V <sub>CC</sub> = 4.5 V,<br>I <sub>OL</sub> = 12.4 mA<br>V <sub>CC</sub> = 5.5 V,<br>I <sub>OL</sub> = 16 mA | 09000-4X 6 - 12 | SYMBOL | PARAMETER | -55 | -55°C | | 25°C | | 5°C | UNITS | CONDITIONS | |--------|--------------------------------------------------|-----|-------|-----|-------|-------|-------|-------|--------------------------| | | - AMAMETER | Min | Max | Min | Max | Min | Max | | | | | Input LOW Current | | | | | | | | | | | All J, K Inputs | | -1.60 | | -1.60 | | -1.60 | | | | | CP Inputs 9000, 9001 | | | | | | | | $V_{CC} = 5.5 \text{ V}$ | | | JK Inputs 9000, 9001 | | -3.20 | | -3.20 | -3.20 | -3.20 | mA | $V_{IN} = 4.5 \text{ V}$ | | | CP Inputs 9020, 9022 | | | | | } | | | 5.5 V on | | 111_ | JK I <u>n</u> puts 9020, 9022 | | -6.40 | | -6.40 | | -6.40 | | Other Inputs | | | S <sub>D</sub> , C <sub>D</sub> (all Flip-flops) | | -4.32 | | -4.32 | | -4.32 | | | | IIL | Input LOW Current | | | | | | | | | | | All J, K Inputs | | -1.24 | | -1.24 | | -1.24 | | | | | CP Inputs 9000, 9001 | | | | | | | | $V_{CC} = 4.5 \text{ V}$ | | | JK Inputs 9000, 9001 | | -2.48 | | -2.48 | | -2.48 | mA | $V_{IN} = 0.4 \text{ V}$ | | | CP Inputs 9020, 9022 | | | | | | | | 5.5 V on | | | JK Inputs 9020, 9022 | | -4.96 | | -4.96 | İ | -4.96 | | Other Inputs | | | S <sub>D</sub> , C <sub>D</sub> (all Flip-flops) | | -3.35 | L | -3.75 | | -3.35 | | | | | Power Supply Current | | | | | | | | | | | 9000 | | 24 | ] | 24 | | 24 | | S <sub>D</sub> at Gnd | | lcc | 9001 | | 28 | | 28 | | 28 | mA | S <sub>D</sub> at Gnd | | | 9020, 9022 each Flip-flop | | 27 | | 27 | | 27 | | CD1, CD2, at G | SWITCHING CHARACTERISTICS ( $T_A = 25^{\circ}$ C, $V_{CC} = 5.0$ V, $C_L = C_1 = 15$ pF of all flip-flops unless otherwise noted) | SYMBOL | PARAMETER | | | | | ITS | UNITS | CONDITIONS | | |------------------|------------------------------------|------------------------------------------------|---------------------|----------------------|-------------|-------------|---------------|-----------------------------|--| | 31111001 | · | MINITE | | | Min | Max | 0.0.70 | | | | tpLH | Clock to Output | | | | | 20<br>20 | ns | Figs. a, b, c | | | tPHL | Clock to Output<br>SD or CD to Out | | | | | 30<br>35 | ns | rigs. a, b, c | | | | J, K or JK | 9000XM<br>9000XC | | | 30<br>35 | | ns | Figs. a, c | | | tsetup | | 9001XM, 9020XM, 9022X<br>9001XC, 9020XC, 9022X | | | 10<br>15 | | ns | Figs. a, b, c | | | | J or K Data Entr | <u>У</u> | | | 17 | | | | | | trelease | J, K or JK J or K Data Entr | 9000 only<br>9001, 9020, 9022 | | | | 1.0<br>4.0 | ns<br>ns | Figs. a, c<br>Figs. a, b, c | | | Pulse | | 9000 | only | Positive<br>Negative | | 0*<br>5* | ns | Figs. a, c | | | Widths | Clock 9001, 9020,<br>9022 | | | Positive<br>Negative | ] 1 | 8.0*<br>10* | ns | Figs. a, b, c | | | | S <sub>D</sub> or C <sub>D</sub> | | | Negative | <b>├</b> ── | 5* | | | | | Toggle Frequency | | | 9000 only | 2 | :0* | MHz | Figs. a, c | | | | | | | 9001, 9020,<br>9022 | 50* MHz | | MHz | Figs. a, b, c | | | \*Typical Value ### **SWITCHING TEST NOTES** ### tplH and tpHL - 1. $V_{JK}$ should be kept at the HIGH level when performing $t_{PLH}/t_{PHL}$ test. - 2. Drive the clock pulse input with a suitable pulse source, tPLH and tPHL delays are as defined in the waveforms. ### RECOMMENDED INPUT PULSE SOURCES DTL9932 gates with adjustable capacitors connected from extender inputs to ground make suitable delay elements. ### **t**setup - 1. t<sub>setup</sub> is defined as the minimum time required for a HIGH to be present at a synchronous logic input at any time during the LOW state of the clock in order for the flip-flop to respond to the data. - 2. The test for t<sub>setup</sub> is performed by adjusting the timing relationship between the V<sub>CP</sub> and V<sub>JK</sub> inputs to the tsetup minimum value. A device that passes the test will have the output waveform shown. The output of a device that does not pass the t<sub>setup</sub> test will remain at a static logic level (no switching will occur). #### trelease - 1. trelease is defined as the maximum time allowed for a HIGH to be present at a synchronous logic input at any time during the LOW state of the clock and not be recognized. - 2. The test for trelease is performed by adjusting the timing relationship between VCP and VJK to the trelease maximum value. The outputs of devices that pass will remain at static logic levels. In order to check both J and K sides of the flip-flop it is necessary to perform the test with the flip-flop in each of its two possible states, i.e., set and clear. This can be accomplished by making use of the appropriate direct inputs to establish the state before a test. The outputs of devices that do not pass the trelease test will exhibit pulses instead of static levels. Fig. c Vout A-01 1476 09000-7X 5-9 5