# MSKSEMI 美森科













ESD

TVS

TSS

MOV

GDT

PLED

L298N(MS)

## Product specification







## DESCRIPTION

L298N(MS) is a high voltage, high current dual full-bridge driver designed to accept standard

TTL logic levels and drive inductive loads such as relays, solenoids, DC and stepping motors.

#### CHARACTERISTIC

- OPERATING SUPPLY VOLTAGE UP TO 45V
- TOTAL DC CURRENT UP TO 4 A
- LOW SATURATION VOLTAGE
- LOGICAL "0" INPUT VOLTAGE UP TO 1.5 V
- THE LOGIC POWER SUPPLY AND DRIVE POWER SUPPLY ARE INDEPENDENT OF EACH OTHER

#### **Reference News**

| PACKAGE OUTLINE | Marking                    |  |  |
|-----------------|----------------------------|--|--|
|                 | MSKSEMI<br>L298N<br>MS**** |  |  |
| ZIP-15          |                            |  |  |

## ordering information

| P/N       | PKG    | QTY                       |
|-----------|--------|---------------------------|
| L298N(MS) | ZIP-15 | 25/One tube 1000/a box of |



## **PIN DEFINITION AND FUNCTION**



| MW.15 Name   1;15 Sense A; Sense B |                    |                                                                                                                                  |  |  |  |
|------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------|--|--|--|
|                                    |                    |                                                                                                                                  |  |  |  |
| 4                                  | Vs                 | Supply Voltage for the Power Output Stages.<br>A non-inductive 100nF capacitor must be connected between this<br>pin and ground. |  |  |  |
| 5;7                                | Input 1; Input 2   | TTL Compatible Inputs of the Bridge A.                                                                                           |  |  |  |
| 6;11                               | Enable A; Enable B | TTL Compatible Enable Input: the L state disables the bridge A (enable A) and/or the bridge B (enable B).                        |  |  |  |
| 8                                  | GND                | Ground.                                                                                                                          |  |  |  |
| 9                                  | VSS                | Supply Voltage for the Logic Blocks. A100nF capacitor must be connected between this pin and ground.                             |  |  |  |
| 10; 12                             | Input 3; Input 4   | TTL Compatible Inputs of the Bridge B.                                                                                           |  |  |  |
| 13; 14                             | Out 3; Out 4       | Outputs of the Bridge B. The current that flows through the load connected between these two pins is monitored at pin 15.        |  |  |  |
| 1.77                               | N.C.               | Not Connected                                                                                                                    |  |  |  |

PINS AND DEFINITIONS OF L298N(MS)





## **BLOCK DIAGRAM**



**BLOCK DIAGRAM OF L298N-MS** 

## **ELECTRICAL CHARACTERISTICS**

| Symbol                | Parameter                                         | Test Conditions                            |                                          | Min.<br>V <sub>IH</sub> +2.5 | Typ.       | Max.<br>46      | Unit<br>V |
|-----------------------|---------------------------------------------------|--------------------------------------------|------------------------------------------|------------------------------|------------|-----------------|-----------|
| Vs                    | Supply Voltage (pin 4)                            | Operative Condition                        |                                          |                              |            |                 |           |
| Vss                   | Logic Supply Voltage (pin 9)                      |                                            |                                          | 4.5                          | 5          | 7               | V         |
| Is                    | Quiescent Supply Current (pin 4)                  | V <sub>en</sub> = H; I <sub>L</sub> = 0    | V <sub>i</sub> = L<br>V <sub>i</sub> = H |                              | 13<br>50   | 22<br>70        | mA<br>mA  |
|                       |                                                   | V <sub>en</sub> = L                        | $V_i = X$                                |                              |            | 4               | mA        |
| I <sub>SS</sub>       | Quiescent Current from $V_{SS}$ (pin 9)           | V <sub>en</sub> = H; I <sub>L</sub> = 0    | V <sub>i</sub> = L<br>V <sub>i</sub> = H |                              | 24<br>7    | 36<br>12        | mA<br>mA  |
|                       |                                                   | V <sub>en</sub> = L                        | $V_i = X$                                |                              |            | 6               | mA        |
| V <sub>iL</sub>       | Input Low Voltage<br>(pins 5, 7, 10, 12)          |                                            |                                          | -0.3                         |            | 1.5             | V         |
| V <sub>iH</sub>       | Input High Voltage<br>(pins 5, 7, 10, 12)         |                                            |                                          | 2.3                          |            | VSS             | V         |
| liL                   | Low Voltage Input Current<br>(pins 5, 7, 10, 12)  | Vi = L                                     |                                          |                              |            | -10             | μΑ        |
| l <sub>iH</sub>       | High Voltage Input Current<br>(pins 5, 7, 10, 12) | $Vi = H \le V_{SS} - 0.6V$                 |                                          |                              | 30         | 100             | μA        |
| V <sub>en</sub> = L   | Enable Low Voltage (pins 6, 11)                   |                                            |                                          | -0.3                         |            | 1.5             | V         |
| V <sub>en</sub> = H   | Enable High Voltage (pins 6, 11)                  |                                            |                                          | 2.3                          |            | V <sub>SS</sub> | V         |
| l <sub>en</sub> = L   | Low Voltage Enable Current<br>(pins 6, 11)        | V <sub>en</sub> = L                        |                                          |                              |            | -10             | μA        |
| I <sub>en</sub> = H   | High Voltage Enable Current<br>(pins 6, 11)       | $V_{en} = H \le V_{SS} - 0.6V$             |                                          |                              | 30         | 100             | μA        |
| V <sub>CEsat(H)</sub> | Source Saturation Voltage                         | I <sub>L</sub> = 1A<br>I <sub>L</sub> = 2A |                                          | 0.95                         | 1.35<br>2  | 1.7<br>2.7      | V<br>V    |
| $V_{CEsat(L)}$        | Sink Saturation Voltage                           | IL = 1A<br>IL = 2A                         |                                          | 0.85                         | 1.2<br>1.7 | 1.6<br>2.3      | V<br>V    |
| V <sub>CEsat</sub>    | Total Drop                                        | ΙL = 1Α<br>ΙL = 2Α                         |                                          | 1.80                         |            | 3.2<br>4.9      | V<br>V    |
| Vsens                 | Sensing Voltage (pins 1, 15)                      |                                            |                                          | -1                           |            | 2               | V         |



## APPLICATION

### **POWER OUTPUT STAGE**

The L298N(MS) integrates two power output stages (A ; B). The power output stage is a bridge configuration and its outputs can drive an inductive load in common or differenzial mode, depending on the state of the inputs. The current that flows through the load comes out from the bridge at the sense output : an external resistor (RSA ; RSB.) allows to detect the intensity of this current.

#### **INPUT STAGE**

All the inputs are TTL compatible

#### POWER

A non inductive capacitor, usually of 100 nF, must be foreseen between both Vs and Vss, to ground, as near as possible to GND pin. The en terminal shall be in L state before the output protection is turned off and on.

#### **OUTPUT PROTECTION**

The fast diode shall be selected as the output protection when driving inductive load. When I = 2 A, VF  $\leq$  1.2V, TRR  $\leq$  200 ns.

#### PARALLEL CONNECTION

When the driving current is greater than 2A, two groups can be connected in parallel for current expansion.



## DIMENSION

| DIM. |       | mm    |       |       | inch  |       |
|------|-------|-------|-------|-------|-------|-------|
| DIM. | MIN.  | TYP.  | MAX.  | MIN.  | TYP.  | MAX.  |
| Α    |       |       | 5     |       |       | 0.197 |
| В    |       |       | 2.65  |       |       | 0.104 |
| С    |       |       | 1.6   |       |       | 0.063 |
| D    |       | 1     |       |       | 0.039 |       |
| E    | 0.49  |       | 0.55  | 0.019 |       | 0.022 |
| F    | 0.66  |       | 0.75  | 0.026 |       | 0.030 |
| G    | 1.02  | 1.27  | 1.52  | 0.040 | 0.050 | 0.060 |
| G1   | 17.53 | 17.78 | 18.03 | 0.690 | 0.700 | 0.710 |
| H1   | 19.6  |       |       | 0.772 |       |       |
| H2   |       |       | 20.2  |       |       | 0.795 |
| L    | 21.9  | 22.2  | 22.5  | 0.862 | 0.874 | 0.886 |
| L1   | 21.7  | 22.1  | 22.5  | 0.854 | 0.870 | 0.886 |
| L2   | 17.65 |       | 18.1  | 0.695 |       | 0.713 |
| L3   | 17.25 | 17.5  | 17.75 | 0.679 | 0.689 | 0.699 |
| L4   | 10.3  | 10.7  | 10.9  | 0.406 | 0.421 | 0.429 |
| L7   | 2.65  |       | 2.9   | 0.104 |       | 0.114 |
| M    | 4.25  | 4.55  | 4.85  | 0.167 | 0.179 | 0.191 |
| M1   | 4.63  | 5.08  | 5.53  | 0.182 | 0.200 | 0.218 |
| S    | 1.9   |       | 2.6   | 0.075 |       | 0.102 |
| S1   | 1.9   |       | 2.6   | 0.075 |       | 0.102 |
| Dia1 | 3.65  |       | 3.85  | 0.144 |       | 0.152 |







#### **Attention**

■ Any and all MSKSEMI Semiconductor products described or contained herein do not have specifications that can handle applications that require extremely high levels of reliability, such as life-support systems, aircraft's control systems, or other applications whose failure can be reasonably expected to result in serious physical and/or material damage. Consult with your MSKSEMI Semiconductor representative nearest you before using any MSKSEMI Semiconductor products described or contained herein in such applications.

MSKSEMI Semiconductor assumes no responsibility for equipment failures that result from using products at values that exceed, even momentarily, rated values (such as maximum ratings, operating condition ranges, or other parameters) listed in products specifications of any andall MSKSEMI Semiconductor products described orcontained herein.

Specifications of any and all MSKSEMI Semiconductor products described or contained herein stipulate the performance, characteristics, and functions of the described products in the independent state, and are not guarantees of the performance, characteristics, and functions of the described products as mounted in the customer's products or equipment. To verify symptoms and states that cannot be evaluated in an independent device, the customer should always evaluate and test devices mounted in the customer's products or equipment.

MSKSEMI Semiconductor. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with someprobability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives, that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits anderror prevention circuits for safedesign, redundant design, and structural design.

■ In the event that any or all MSKSEMI Semiconductor products (including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from theauthorities concerned in accordance with the above law.

■ No part of this publication may be reproduced or transmitted in any form or by any means, electronic or

mechanical, including photocopying and recording, or any information storage or retrieval system, or otherwise, without the prior written permission of MSKSEMI Semiconductor.

Information (including circuit diagrams and circuit parameters) herein is for example only ; it is not guaranteed for volume production. MSKSEMI Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements intellectual property rights or other rights of third parties.

Any and all information described or contained herein are subject to change without notice due to

product/technology improvement, etc. Whendesigning equipment, referto the "Delivery Specification" for the MSKSEMI Semiconductor productthat you intend to use.