

# 4-Port PSE Controller for PoE Systems

#### **Features**

- IEEE 802.3af-2003 and 802.3at-2009 compliant
- Wide temperature range: -40°C ~+85°C
- Supplies 4 independent power ports
- Built-in power FETs
- 0.1R Sense embedded
- I<sup>2</sup>C Bus to access up to 8 x IP804AR devices
- Continuous system monitoring for every port
- Independent system parameters setting for every port
- Thermal monitoring and protection
- Built-in 3.3V regulators for external devices
- Built-in Power on Reset
- Configurations: (1) 30W x 4 ports
- Total Current/Power Limit and Overload/Temperature Warning LED
- Support Serial and Direct LED
- Support 4-Pair 60W application
- Support 24V low voltage application
- Built-in EEPROM interface for dumb application management.
- Package and operation temperature 48 Pin(7mmx7mm) QFN, -40~85°C

# **Application**

- 4 port PSE Switch
- 8 port PSE Switch

## **General Description**

IP804AR is a 4-port PSE (Power Sourcing Single DC power supply voltage input (44~57V) Equipment) controller IC for PoE (Power over Ethernet) systems. It integrates power, analog and logic circuits into a single chip, and can be used for Midspan and Endpoint PSE applications.

> IP804AR meets all IEEE 802.3af-2003 requirements, such as multi-point resistor detection, PD classification, DC Disconnect, and Back-off for Midspan. It also meets all IEEE 802.3at-2009 requirements, such as two-event classification and supply maximum 36W per port.

IP804AR comprises internal temperature monitoring and thermal protection to protect against junction overheating. The 3.3V regulator is built-in to support external devices. Multiple IP804ARs can integrate to build 4 x N ports PSE system, and I<sup>2</sup>C bus uses to collect PD power status from each IP804AR to support global power

Management switch host has options to communicate IP804ARs via I<sup>2</sup>C bus for PSE management activities. Opt couplers can be implemented to provide electrical isolations between the host and IP804ARs for signal communication.



# **Table of Contents**

| Fea  | atures                                              | 1   |
|------|-----------------------------------------------------|-----|
| Ger  | neral Description                                   | 1   |
| Tab  | le of Contents                                      | 2   |
| List | of Figures                                          | 3   |
| List | of Tables                                           | 3   |
|      | vision History                                      |     |
| 1    | Pin diagram                                         | 5   |
|      | 1.1 IP804AR Pin diagram (QFN48)                     | . 5 |
| 2    | IP804AR application diagram                         |     |
|      | 2.1 Dumb & Smart device application                 | . 6 |
| 3    | Block diagram                                       |     |
|      | 3.1 Blocks Description                              |     |
|      | Global Blocks                                       |     |
|      | Per Port Block                                      |     |
|      | Pin description                                     |     |
| 5    | Functional Description                              |     |
|      | 5.1 System Reset                                    | 13  |
|      | 5.2 Operation Modes & System Configuration          | 14  |
|      | 5.3 I <sup>2</sup> C Slave Interface                |     |
|      | 5.4 EEPROM controller                               |     |
|      | 5.5 PSE State Machine                               |     |
|      | 5.6 Power Manager                                   |     |
|      | 5.6.1 Power Trunks                                  |     |
|      | 5.6.2 Power Configuration                           |     |
|      | 5.6.3 Port Polling                                  |     |
|      | 5.7 Real time Monitor Power Event                   |     |
|      | 5.8 Port Status and Interrupt & Warning Event       |     |
|      | 5.9 Total Current/ Power Limit                      |     |
|      | 5.10 4-Pair High Power Mode                         |     |
|      | 5.11 LED Interface                                  |     |
| 6    | IP804AR Register descriptions                       |     |
|      | Electrical Characteristics                          |     |
|      | 7.1 Absolute Maximum Ratings                        |     |
|      | 7.2 Operating Conditions                            |     |
|      | 7.3 Electrical Characteristics for Analog I/O Pins  | 50  |
|      | 7.4 IEEE802.3 af/at Mode Parameters                 |     |
|      | 7.5 Digital Electrical Characteristics              | 54  |
|      | 7.6 Power Consumption                               | 54  |
|      | 7.7 AC Timing                                       | 55  |
|      | 7.7.1 Power On Sequence and Reset Timing            | 55  |
|      | 7.7.2 EEPROM Timing                                 |     |
|      | DATA read cycle                                     |     |
|      | 7.7.2.2 Command cycle                               |     |
|      | 7.7.3 I <sup>2</sup> C Command Cycle Timing Diagram |     |
| _    | 7.8 Thermal Data                                    |     |
|      | Order Information                                   |     |
| g    | Package Detail                                      | 59  |



| List of F | Figures               |                                                                 |    |
|-----------|-----------------------|-----------------------------------------------------------------|----|
| F         | Figure 1              | IP804AR Pin Diagram                                             | 5  |
| F         | Figure 2              | Application Diagram                                             |    |
| F         | Figure 3              | Block Diagram                                                   | 7  |
|           | Figure 4              | I <sup>2</sup> C bus read/write cycles diagram                  |    |
|           | Figure 5              | LED behavior and system diagram of multiple IP804AR application |    |
|           | Figure 6              | Typical Power up Sequence                                       |    |
|           | Figure 7              | Power on Sequence and Reset Timing Diagram                      |    |
|           | Figure 8              | EEPROM Read Cycle Timing Diagram                                |    |
|           | Figure 9              | EEPROM Command Cycle Timing Diagram                             |    |
|           | Figure 10             | , , ,                                                           |    |
| ŀ         | Figure 11             | Package Outline Dimensions                                      | 59 |
| List of 1 | Гable 1 Г             | Pin description                                                 | 11 |
| _         |                       | Mode Setting                                                    |    |
| _         |                       | Available functions in Operation modes                          |    |
| _         |                       | Port power off conditions                                       |    |
| -         |                       | Register Page 0 description                                     |    |
| _         |                       | Register Page 1 description                                     |    |
|           |                       | Register Page 2 description                                     |    |
| -         |                       | Electrical Characteristics EEE802.3 af/at Mode Parameters       |    |
| _         | rable 9 i<br>Fable 10 | Digital Electrical Characteristics                              |    |
| _         | Table 10              | Power Consumption                                               |    |
| -         | Table 12              | Order Information                                               |    |
|           |                       |                                                                 |    |



# **Revision History**

| Revision #     | Date       | Change Description                                        |
|----------------|------------|-----------------------------------------------------------|
| IP804AR-DS-R01 | 2020/07/22 | Initial release                                           |
| IP804AR-DS-R02 | 2020/09/30 | 1. Modify V1P8 min&max Voltage in Page 50                 |
|                |            | 2. Modify R <sub>DSON</sub> =Ron in Page 51               |
|                |            | 3. Modify I <sup>2</sup> C Bus Timeout @ Page0 in Page 18 |
|                |            | 4. Add Total Power limit description in Page 36           |



# 1 Pin diagram

## 1.1 IP804AR Pin diagram (QFN48)

(7mm X 7mm Top view)



Exposed pad is system GND, must be soldered to PCB ground plane

Figure 1 IP804AR Pin Diagram



# 2 IP804AR application diagram

## 2.1 Dumb & Smart device application



Figure 2 Application Diagram

| Application | MCU | EEPROM                                       | IP804AR Mode<br>setting | Reference   |
|-------------|-----|----------------------------------------------|-------------------------|-------------|
| Smart       | V   | X                                            | Manual mode             | Section 5.2 |
| Dumb        | X   | V: update default value X: use default value | Auto mode               | Section 5.2 |

V: necessary; X: unnecessary



# 3 Block diagram



Figure 3 Block Diagram



### 3.1 Blocks Description

### The blocks of IP804AR include global blocks for and per port blocks as below:

Global blocks for 4 ports:

POR & OSC

Reference & Regulator
I<sup>2</sup>C Interface
Registers
Control Management & State Machine
Power Management
10 Bits ADC

## Per port blocks for individual port:

Detection
Classification
I/V Control & Fold-back
Amp
DC Disconnect
T sensor & Thermal Shutdown
Bias
Power MOSFET



#### **Global Blocks**

### Reference & Regulator:

The Reference & Regulator generates 1.8V, 3.3V and 5V power for internal use and 3.3V power also can supply typical 6mA current on V3P3 pin for external devices if EnB\_Reg pin is connected to GND. If EnB\_Reg is connected to 3.3V, the internal 3.3V regulator is disabled and V3P3 pin should be connected to an external 3.3V power source.

#### Registers:

The "Registers" provides the 8 bits data for Ilim, Icut programming registers, and all other needing registers per port

#### **Control Management & State Machine:**

This block provides all the control procedures to perform PoE function. The "State Machine" implements as specified in the IEEE802.3af/at.

### **Power Management:**

The "Power Management" provides power management method to meet PD power requirement, or not to power PD if power is not enough.

#### 10 Bits ADC:

The 10 Bits ADC used to convert analog signals into digital bus for Control Management, State Machine, and Power Management for request.

### POR & OSC:

The POR generates an internal power on reset signal when V54 is power on. The POR also monitors V3P3, DV3P3, V5, & V54 voltage level. If these voltages level are below specific thresholds, a reset signal generates and resets IP804AR.

The OSC is an internal oscillator to generate 8MHz clock for IP804AR timing source.

### I<sup>2</sup>C Interface:

A host (master) can communicates with multiple IP804AR (slave) via I<sup>2</sup>C Interface (SCL/EE\_CLK, SDAO, SDAI/EE\_DAT) to collect PD power status to support global power managements and all control requirements.



#### Per Port Block

#### **Detection:**

The IP804AR uses 4 points detection method to discover PD. It shall accepted resistance as a valid "af/at PD" between  $19K\Omega$  and  $26.5K\Omega$ , with a paralleled capacitance small than 0.15uF.

It shall rejects resistance with paralleled capacitance as an invalid "af/at PD" small than 15K $\Omega$ , larger than 33K $\Omega$ , or capacitance larger than 10uF.

The specification is as specified in the IEEE802.3af/at.

#### Classification:

The "Classification" is to distinguish the requested power of PD as specified in the IEEE802.3af/at. In IEEE 802.3af, classification is 1-event method.

In IEEE 802.3at, classification is 2-event method.

#### I/V Control:

The "I/V Control" is to control the slew rate during "detection, classification, inrush, short circuit, power off ... and so on", as specified in IEEE802.3af/at

When short circuit event occurs, the "I/V control" will reduce the port current instantaneously to protect the power MOSFET from damages.

### Amp:

The "AMP" is used to convert the differential voltage between V54 and PortNx into single end voltage. This voltage will be fed into the "Detection, Classification, I/V Control" blocks to perform the IEEE8023af/at specifications.

#### **DC Disconnect:**

The IP804AR supports DC Disconnect function according to IEEE 802.3af-2003 & IEEE 802.3at-2009 requirement.

This DC Disconnect continuously monitors port current after port inrush time, and disconnects port current when port current is below 7.5mA (typical) for more than 310ms (typical) .Please refer to Tmpdo in table 8 for detail information.

#### T sensor & Thermal Shutdown:

The "T sensor" senses the temperature of each port, and will shutdown the port current as temperature beyond 150°C. When temperature goes down to 129°C, the port will start again.

#### Bias:

The "Bias" provides the current & voltage bias for all ports according to control signals.



# 4 Pin description

| Type | Description              | Type | Description               |
|------|--------------------------|------|---------------------------|
| Р    | Power or Ground          | 0    | Output                    |
| I    | Input                    | OD   | Open drain                |
| IL   | Input latched upon reset | NC   | No connection in internal |

Table 1 Pin description

| Pin<br>no. | Label  | Туре | Description                                                                                                                                                                                                                                                                                                                        |
|------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|            | EPAD   | Р    | Exposed pad, it should be connected to AGND.                                                                                                                                                                                                                                                                                       |
| 1          | AGND   | Р    | Analog ground                                                                                                                                                                                                                                                                                                                      |
| 2          | NC     | NC   | No connection.                                                                                                                                                                                                                                                                                                                     |
| 3          | PortN0 | I/O  | PortN0 Return Pin for the Power interface.                                                                                                                                                                                                                                                                                         |
| 4          | NC     | NC   | No connection.                                                                                                                                                                                                                                                                                                                     |
| 5          | PortN1 | I/O  | PortN1 Return Pin for the Power interface.                                                                                                                                                                                                                                                                                         |
| 6          | AGND   | Р    | Analog ground                                                                                                                                                                                                                                                                                                                      |
| 7          | NC     | NC   | No connection.                                                                                                                                                                                                                                                                                                                     |
| 8          | PortN2 | I/O  | PortN2 Return Pin for the Power interface                                                                                                                                                                                                                                                                                          |
| 9          | NC     | NC   | No connection.                                                                                                                                                                                                                                                                                                                     |
| 10         | PortN3 | I/O  | PortN3 Return Pin for the Power interface                                                                                                                                                                                                                                                                                          |
| 11         | AGND   | Р    | Analog ground                                                                                                                                                                                                                                                                                                                      |
| 12         | AGND   | Р    | Analog ground                                                                                                                                                                                                                                                                                                                      |
| 13         | SCAN0  | I    | Operation mode, please refer to section 5.2 table 2 for more detail information.                                                                                                                                                                                                                                                   |
| 14         | SCAN1  | I    | Operation mode, please refer to section 5.2 table 2 for more detail information. It should be connected to AGND for normal operation.                                                                                                                                                                                              |
| 15         | Vrext  | NC   | Internal use only , No connection.                                                                                                                                                                                                                                                                                                 |
| 16         | NC     | NC   | No connection.                                                                                                                                                                                                                                                                                                                     |
| 17         | V54    | Р    | Main power supply input for chip The 1uF&47uF/100V capacitor should be added between V54 and AGND.                                                                                                                                                                                                                                 |
| 18         | NC     | NC   | No connection.                                                                                                                                                                                                                                                                                                                     |
| 19         | V5     | Р    | Internal 5V generation for internal use only. A 4.7uF capacitor should be added between V5 and AGND.                                                                                                                                                                                                                               |
| 20         | V3P3   | Р    | When EnB_Reg is connected to AGND, the built-in 3.3v regulator is active, and besides IP804AR itself, V3P3 can provide 3.3v (6mA) for external device.  When EnB_Reg is connected to 3.3v, V3P3 should be connected to an external power 3.3V (6mA minimum) for IP804AR.  A 4.7uF capacitor should be added between V3P3 and AGND. |
| 21         | V1P8   | Р    | Internal 1.8V for internal use only Adding an 4.7uF capacitor between V1P8 and AGND                                                                                                                                                                                                                                                |
| 22         | VPP    | Р    | Connecting to V5 for EFuse power                                                                                                                                                                                                                                                                                                   |
| 23         | In_Top | Р    | It should be connected to AGND for normal operation.                                                                                                                                                                                                                                                                               |



# (Continued)

| Pin<br>no. | Label       | Туре | Description                                                                                                        |
|------------|-------------|------|--------------------------------------------------------------------------------------------------------------------|
| 24         | EnB_Reg     | l    | Enable/Disable the internal 3.3V regulator Please refer to pin description of V3P3.                                |
| 25         | AGND        | Р    | Analog ground                                                                                                      |
| 26         | AGND        | Р    | Analog ground                                                                                                      |
| 27         | AGND        | Р    | Analog ground                                                                                                      |
| 28         | ALT_A/B     | IL   | This pin is latched upon power-on reset to define the ALT_A/B Type 0: ALT_A (Default) 1: ALT_B                     |
| 29         | 24V_En      | IL   | This pin is latched upon power-on reset to define the 24V_En 0: Disable (Default) 1: Enable                        |
| 30         | 4Pair_En    | IL   | This pin is latched upon power-on reset to define the 4Pair_En 0: Disable (Default) 1: Enable                      |
| 31         | AGND        | Р    | Analog ground                                                                                                      |
| 32         | P0 LED      | 0    | Direct LED P0 output                                                                                               |
| 33         | P1 LED      | 0    | Direct LED P1 output                                                                                               |
| 34         | P2 LED      | 0    | Direct LED P2 output                                                                                               |
| 35         | P3 LED      | 0    | Direct LED P3 output                                                                                               |
| 36         | Overload    | 0    | Direct Overload/Temperature LED output                                                                             |
| 37         | LED_CLK     | OD   | Serial LED clock output, please refer to section 5.11 LED interface.                                               |
| 38         | LED_DAT     | OD   | Serial LED data output                                                                                             |
| 39         | SCL/EE_CLK  | I/OD | In manual mode, this pin is I <sup>2</sup> C clock input. In auto mode, this pin is clock out to EEPROM.           |
| 40         | SDAO        | OD   | I <sup>2</sup> C serial data output                                                                                |
| 41         | SDAI/EE_DAT | I/OD | In manual mode, this pin is I <sup>2</sup> C serial data input. In auto mode, this pin is data input from EEPROM.  |
| 42         | INTB        | OD   | Interrupt output and low active                                                                                    |
| 43         | DGND        | Р    | Digital ground, it should be connected to AGND.                                                                    |
| 44         | DV3P3       | Р    | Digital power 3.3V A 4.7uF capacitor should be added between DV3P3 and DGND and DV3P3 should be connected to V3P3. |
| 45         | RstN        |      | It is a low active signal to reset IP804AR.                                                                        |
| 46         | AD2         | L    | I <sup>2</sup> C device address bus AD2, please refer to section 5.3&5.11                                          |
| 47         | AD1         | L    | I <sup>2</sup> C device address bus AD1                                                                            |
| 48         | AD0         | IL   | I <sup>2</sup> C device address bus AD0                                                                            |



## 5 Functional Description

## 5.1 System Reset

System reset occurs in either of the following conditions:

Reset triggered by the built-in power-on-reset circuit

IP804AR generates an internal power on reset signal when V54 is power on. It didn't leave reset state until V54 reaching V54\_UVL. After reset, IP804AR still keeps on monitoring voltage level of V3P3, DV3P3, and V54. If the voltage level of V54 (V3P3) is below V54\_UVL(V3P3\_UVL), IP804AR enters reset state. Please refer to section 7.3 for detail specification of V54\_UVL, and V3P3\_UVL. It is note that there are two values for one parameter because of hysteresis.

Reset triggered by the reset pin (RstN)

Reset triggered by the Software

### System Control Register @ 0x02 of Page 1

| -     |     | _       | _                                                                                                                                                                                   |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Bit # | R/W | Default | Description                                                                                                                                                                         |
| 7:1   | R   | 0       | Reserved.                                                                                                                                                                           |
| 0     | R/W | 0       | Software Reset. Writing 1 to this bit initiates a system reset. After system reset, this bit is automatically cleared. Writing 0 has no effects. Reading this bit always returns 0. |



### 5.2 Operation Modes & System Configuration

IP804AR operates in four possible modes, namely the Auto Mode, Manual Mode, Diagnostic Mode, and Scan Mode. The mode in which the chip operates in is determined by the two pins SCAN<1:0> at system reset.

Auto Mode means the chip is operating in a stand alone fashion, i.e. without the need for software intervention. The state machine does the detection, classification, power configuration, and system event monitoring automatically. The system events and status will be recorded in the corresponding registers, however, no interrupt will be generated and I<sup>2</sup>C bus in this mode could be used. If there is an EEPROM, the contents of the EEPROM are loaded into the register file as initial values. Please refer to the section 5.4 for the description of the syntax of the contents of the EEPROM.

Manual Mode means the chip will not be working, that is all ports are disabled, until the software have enabled the port by writing 0x01 to the Port Power Control Register, at that time, the state machine start doing the detection, classification, power configuration, and system event monitoring as does in auto mode. The interrupt output pin will be active if the interrupt masks are turned off by software and predefined events occur. The ports can be disabled (power turned off and no further detection activity) by writing 0x00 to the Port Power Control Register. If the operation mode is either in manual mode or diagnostic mode, the host CPU can read register 0 (12 LSB Device Address Register) to make sure that IP804AR has done the system start up procedure

Diagnostic Mode, as its name suggests, is not for normal operation. It is used in field diagnosis and mass production test. In this mode, the state machine will be working in a step-by-step fashion, in which the state machine will stop at each detection, classification, and power configuration step and can be controlled by software to advance to the next step. The port current, voltage, or temperature measured by the ADC can be read in each step. Another use of diagnostic mode is to program the E-Fuse during mass production.

**Scan Mode** is also not for normal operation. It is used to execute the scan test through the scan in, scan out, and scan enable pins. The state machine will not be working in this mode.

| Mode          | Auto Mode |       |                | N      | lanual Mo | Diagnostic     | Scan |      |
|---------------|-----------|-------|----------------|--------|-----------|----------------|------|------|
| Pin setting   | LED       | LED   | LED<br>Disable | LED    | LED       | LED<br>Disable | Mode | Mode |
| 1 III setting | Master    | Slave | Disable        | Master | Slave     | Disable        |      |      |
| SCAN0         | 0         | 0     | 0              | 1      | 1         | 1              | 0    | 1    |
| SCAN1         | 0         | 0     | 0              | 0      | 0         | 0              | 1    | 1    |
| AD2           | 1         | 0     | Χ              | 1      | 0         | Χ              | Х    | Χ    |
| LED_CLK       | 1         | 1     | 0              | 1      | 1         | 0              | 0    | X    |
| LED_DAT       | 1         | 1     | 0              | 1      | 1         | 0              | X    | X    |

Please refer to Section 5.11 for LED mode setting.

Table 2 Mode Setting

14 / 59

Sept 30, 2020



A summary of available functions in different modes

| Function                                         | Auto<br>mode | Manual<br>mode | Diagnostic mode | Reference    |
|--------------------------------------------------|--------------|----------------|-----------------|--------------|
| Auto start detection, classfiction, and power up | V            | -              | -               | Section 5.2  |
| Program to detection, classfiction, and power up | -            | V              | -               | Section 5.2  |
| Stepbystepdetection classfiction, and power up   | -            | V              | V               | Section 5.2  |
| Access register through I <sup>2</sup> C         | V            | V              | V               | Section 5.3  |
| Load EEPROM                                      | V            |                |                 | Section 5.4  |
| LED master & slave                               | V            | V              | -               | Section 5.11 |

Table 3 Available functions in Operation modes

# System Configuration Register @ 0x01 of Page 1

| Bit # | R/W | Default        | Description                                                                                                                                                                                                                       |
|-------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | R   | Pin<br>Setting | Operation Modes. At system reset, these bits latch the input pins SCAN<1:0> to determine the operation mode.  00b: Auto Mode.  01b: Manual Mode.  10b: Diagnostic Mode.  11b: Scan Mode.                                          |
| 5:3   | R   | 0              | Reserved.                                                                                                                                                                                                                         |
| 2     | R/W | 0x0            | Suspend Classification When set to 1 and the operation mode is manual mode, the state machine will be suspended before entering the classification state until the Start Classification bit is set to be 1.                       |
| 1     | R/W | 0x0            | Suspend Power Up. When set to 1 and the operation mode is manual mode, the state machine will be suspended before entering the power up state (thus the port will not be powered up) until the Start Power Up bit is set to be 1. |



# Hardware Revision Registers @ 0x03~0x04 of Page 1

|   | Bit # | R/W | Default | Description            |
|---|-------|-----|---------|------------------------|
|   | 7:0   | R   | 0x04    | Hardware Revision MSB. |
|   | Bit # | R/W | Default | Description            |
| I | 7:0   | R   | 0xA2    | Hardware Revision LSB. |

## Watchdog Timer Register @ 0x05 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                       |
|-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R/W | 0       | Watchdog Timer Enable. 0 = disable watchdog timer. 1 = enable watchdog timer.                                                                                                     |
| 6:0   | R/W | 0x7F    | Watchdog Timer. When enabled, the watchdog timer starts counting down every 100mS, when the watchdog timer reaches 0, a watchdog reset will be generated to reset the whole chip. |

# Scratch Register @ 0x06 of Page 1

| Bit # | R/W | Default | Description                                                                                                           |
|-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W | 0x00    | Scratch Register. A scratch pad that can be written any value. The value will be reset to 0 when system reset occurs. |

## Alternative A/B Register @ 0x07 of Page 1

| Bit # | R/W | Default        | Description                                                                                                                                                                                                                                                                                                          |
|-------|-----|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0   | R/W | Pin<br>Setting | Alternative A/B.  At system reset, IP804AR latches the input pins ALT_A_B to determine the wiring alternative. However, these bits can also be set by software in manual mode or by EEPROM in auto mode.  0: Alternative A.  1: Alternative B.  Bit 0 corresponds to port 0, bit 1 corresponds to port 1, and so on. |

## AF/AT Mode Register @ 0x25 of Page 0

| Bit # | R/W | Default | Description                                                                                                                                                          |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0   | R/W | 0xF     | AF/AT Mode. The 4 bits represent the af/at mode of the 4 ports, where bit 0 corresponds to port 0, and bit 1 corresponds to port 1, etc.  0 = AF mode.  1 = AT mode. |



#### 5.3 I<sup>2</sup>C Slave Interface

Through the I<sup>2</sup>C slave interface of IP804AR, host CPU can access the register file in IP804AR. It consists of SCL, SDAO and SDAI pins, where SCL is Clock, SDAO is Serial DATA Output and SDAI is Serial DATA Input. It should be note that SDAO and SDAI could be connected to implement a bidirectional data pin. This I<sup>2</sup>C interface supports the 7-bit addressing mode of the I<sup>2</sup>C standard. There can be up to eight IP804AR chips on one I<sup>2</sup>C bus, the LSB 3 bits of the I<sup>2</sup>C address can be assigned with the address pin AD2~AD0. The MSB 4 bits of the I<sup>2</sup>C address are fixed at **1110b**.

The following diagram is the register read/write cycles of the I<sup>2</sup>C bus.

### I<sup>2</sup>C Register Write Cycle





Figure 4 I<sup>2</sup>C bus read/write cycles diagram

Following the 7-bit slave address and read/write bit, the 1<sup>st</sup> data byte received by IP804AR is always interpreted as the register address to be accessed, thus named the address byte.

In a write cycle, following the address byte, there is only one byte, which contains the register data to be written. IP804AR replies an ACK to the host whenever it receives a data byte. After writing this byte, the host should terminate the write cycle by sending a STOP bit.

In a read cycle, the host writes only one byte, which contains the initial address of registers to be read, to the IP804AR firstly. Then the host needs to start another I<sup>2</sup>C cycle with its read/write bit set to 1. IP804AR will continue to send out the next data and increase the address by one automatically whenever the host acknowledges a data byte with an ACK, If the calculated register address is valid (within valid address range). The host can terminates a read cycle by sending a NACK following by a STOP bit. If the address of the data to be sent back falls out of valid register address range, IP804AR always returns 00h.



### I<sup>2</sup>C Device Address Register @ 0x00 of Both Pages

| Bit #   | R/W | Default                                                                          | Description                                                                                                                                                           |
|---------|-----|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6 R/W | 0x0 | Register Page. This bit specifies the page number of the register to be accessed |                                                                                                                                                                       |
| 7.0     | 7.0 | 0.00                                                                             | through the I <sup>2</sup> C interface. 0: page 0, 1: page 1, 2: page 2                                                                                               |
| 5:4     | R/W | 0x1                                                                              | I <sup>2</sup> C Bus Timeout @ Page0 0 = Disable I2C bus time-out strategy. 1 = 5mS.                                                                                  |
| 3       | R   | 0x0                                                                              | Reserved.                                                                                                                                                             |
| 2:0     | R   | Pin<br>Setting                                                                   | I <sup>2</sup> C Device LSB Address. Unique device address to identify this chip on the I <sup>2</sup> C bus. This address is latched in from the input pins AD2~AD0. |

The highest  $I^2C$  clock speed supported is 800 KHz. However, in order to prevent abnormal activity on the  $I^2C$  bus from hanging IP804AR, the  $I^2C$  interface implements a timeout mechanism. Host CPU can stop the  $I^2C$  clock when it's either low or high and resume the clock within one time (5mS) defined by the **I2C Bus Timeout** register . If the clock does not resume within the limit, the  $I^2C$  interface will abort the current  $I^2C$  cycle and wait for the next START condition.



#### 5.4 EEPROM controller

When IP804AR operates in auto mode, the register file can be loaded with some initial value from external EEPROM (24xx series EEPROM, Maximum support to 24C16). IP804AR reads the EEPROM starting from address 0, parses the contents of the EEPROM command blocks, checks for integrity of the contents, and then writes the designated registers. This process continues until there is either no more data (the valid bit of one command block is 0) or the integrity check fails. If the data integrity check fails, the system startup fails and IP804AR halts until an external reset (the RstN pin) happens. EEPROM is necessary only if user wants to modify the default value of registers in auto mode.

To check the existence of EEPROM connected to the IP804AR, the first byte of EEPROM (Byte 0) must be 0x5A.

| The format of the EEPRO | JIVI | TOIIOWS: |
|-------------------------|------|----------|
|-------------------------|------|----------|

| BYTE  | Bit 7 | Bit 6                     | Bit 5 | Bit 4           | Bit 3      | Bit 2 | Bit 1 | Bit 0 |  |
|-------|-------|---------------------------|-------|-----------------|------------|-------|-------|-------|--|
| 0     | Devid | e ID (AD2~                | -AD0) | # of DATA Bytes |            |       |       | Valid |  |
| 1     |       | Starting Register Address |       |                 |            |       |       |       |  |
| 2     |       |                           |       | DATA            | Byte 1     |       |       |       |  |
| 3     |       | DATA Byte 2               |       |                 |            |       |       |       |  |
|       |       |                           |       |                 |            |       |       |       |  |
| 1 + N |       | DATA Byte N               |       |                 |            |       |       |       |  |
| 2 + N |       |                           |       | Checks          | um Byte    |       |       |       |  |
| 3 + N |       |                           |       | Next comr       | nand block |       |       |       |  |

#### Where:

**Device ID**: (AD2~AD0)=100b = Master, 000b = Slave0, 001b = Slave1, 010b = Slave2, 011b = Slave3, other values of Device ID are invalid and the EEPROM loading process will be stopped. On auto mode IP804AR doesn't check this field

# Of DATA Bytes: the number of data bytes in this command block. 0 = 1 byte, 1 = 2 bytes, etc.

**Valid Bit :** If the valid bit is 0x1, IP804AR will continue to process the data block. Otherwise, if the valid bit is 0x0, the EEPROM download operation will be stopped

Starting Register Address: the starting register address to be loaded by the following data bytes.

**DATA Bytes**: the data bytes to be loaded in to specified registers.

**Checksum Byte**: the checksum byte is the checksum of all previous bytes in the command block. The checksum is calculated by adding all the previous bytes with the carry bit (if any) adding back to the sum. If the checksum fails, the system start up procedure fails and the system halt.



#### 5.5 PSE State Machine

IP804AR has four ports and each port is mainly controlled by a state machine to perform the detection, classification, and powering up procedures. As the four state machines run in parallel, they contend for the detection and classification procedures. Thus an arbiter is needed and follow the power up priority defined in **Power Up Sequence Registers** to grant the access rights among the four state machines.

Furthermore, to limit the chip inrush current, a maximum of one ports are allowed to start their classification procedures simultaneously. And only one port is allowed to turn on power at a time. After successful detection, classification, and power configuration, the port power is turned on.

The state machine is also designed to respond to abnormal power events, such as overload, short circuit, and overheat (thermal shutdown); basically port power will be turned off when such event happens. It takes time to cool off the device after power is turned off, so the state machine will delay a programmable amount of time before starting next detection procedure for the port. The above mentioned programmable amount of time is set in the **Error Delay Register**.

Power Up Sequence Registers @ 0x80~0x81 of Page 2

| Bit #             | R/W             | Default           | Description                                                                                  |
|-------------------|-----------------|-------------------|----------------------------------------------------------------------------------------------|
| 7:6               | R               |                   | Reserved                                                                                     |
| 5:4               | R/W             | 0x1               | 2 <sup>nd</sup> Power Up Port                                                                |
| 3:2               | R               | 0x0               | Reserved                                                                                     |
|                   |                 |                   | 1 <sup>st</sup> Power Up Port                                                                |
|                   |                 |                   | 0 = port 0                                                                                   |
| 1:0               | R/W             | 0x0               | 1 = port 1                                                                                   |
|                   |                 |                   | 2 = port 2                                                                                   |
|                   |                 |                   | 3 = port 3                                                                                   |
|                   |                 |                   |                                                                                              |
| Bit #             | R/W             | Default           | Description                                                                                  |
| <b>Bit #</b> 7:6  | <b>R/W</b><br>R | 0x0               | Reserved                                                                                     |
|                   |                 | 0x0               |                                                                                              |
| 7:6               | R               | 0x0<br>0x3        | Reserved                                                                                     |
| 7:6<br>5:4        | R<br>R/W        | 0x0<br>0x3        | Reserved<br>4 <sup>th</sup> Power Up Port                                                    |
| 7:6<br>5:4        | R<br>R/W        | 0x0<br>0x3        | Reserved<br>4 <sup>th</sup> Power Up Port<br>Reserved                                        |
| 7:6<br>5:4        | R<br>R/W        | 0x0<br>0x3        | Reserved 4 <sup>th</sup> Power Up Port Reserved 3 <sup>rd</sup> Power Up Port                |
| 7:6<br>5:4<br>3:2 | R<br>R/W<br>R   | 0x0<br>0x3<br>0x0 | Reserved  4 <sup>th</sup> Power Up Port  Reserved  3 <sup>rd</sup> Power Up Port  0 = port 0 |



Port 0~3 State Machine Control Registers @ 0x90~0x93 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R   | 0x0     | Power Up Suspended. When in manual mode and when the Suspend Power Up bit is set, the state machine will be suspended before entering the power up state. At which time, this bit will be set to 1 by hardware.  When the state machine is re-started by setting the Start Power Up bit, this bit will be cleared automatically by hardware.                                                                                                                                                   |
| 6     | R/W | 0x0     | Step State Machine. When in diagnostic mode, writing 1 to this bit will advance the state machine to the next state, after which this bit will be cleared by hardware. Writing 0 has no effect. Note that not every state can be stepped; Basically, only those states directly related to the detection and classification procedures can be stepped.                                                                                                                                         |
| 5     | R/W | 0x0     | <b>Start Power Up</b> . When in manual mode and when the <b>Suspend Power Up</b> bit is set, the state machine will be suspended before entering the power up state. Writing a 1 to this bit will re-start the state machine to enter the power up state. After entering the power up state, this bit will be cleared by hardware.                                                                                                                                                             |
| 4:0   | R   | 0x00    | Current State of the State Machine.  Current state of the state machine.  0 = DISABLED  1 = TEST_MODE  2 = TEST_ERROR  3 = IDLE  4 = START_DETECTION  5 = DETECT_EVAL  6 = SIGNATURE_INVALID  7 = BACKOFF  8 = START_CLASSIFICATION (af Mode)  2-EVENT_CLASS (at Mode)  9 = CLASS_EV1 (at Mode)  10 = MARK_EV1 (at Mode)  11 = CLASS_EV2 (at Mode)  12 = MARK_EV2 (at Mode)  13 = CLASSIFICATION_EVAL  14 = POWER_DENIED  15 = POWER_UP  16 = POWER_ON  19 = ERROR_DELAY  20 = PWRUP_SUSPENDED |



# Port 0~3 Power Control Registers @ 0x98~0x9B of Page 1

| Bit # | R/W   | Default | Description                                                                                                               |
|-------|-------|---------|---------------------------------------------------------------------------------------------------------------------------|
|       |       |         | Enable Power Up Suspended Interrupt.                                                                                      |
| 7     | R/W   | 0x0     | When the state machine is suspended before entering the power up state and                                                |
|       |       |         | this bit is 1, an interrupt will be issued.                                                                               |
| _     |       |         | Enable Classification Suspended Interrupt.                                                                                |
| 6     | R/W   | 0x0     | When the state machine is suspended before entering the classification state                                              |
|       |       |         | and this bit is 1, an interrupt will be issued.                                                                           |
|       | D 444 |         | Enable Auto BackOff on Force Power Mode                                                                                   |
| 5     | R/W   | 0x0     | 0 = Power off and stop after error event occur.                                                                           |
|       |       |         | 1 = Back off and re-power on after an error event occurs.                                                                 |
|       | DAM   | 00      | Enable Classification Events Modification In Auto-mode                                                                    |
| 4     | R/W   | 0x0     | 0 = disable.                                                                                                              |
|       |       |         | 1 = enable.  PSE Initial State In Auto-mode                                                                               |
|       |       |         |                                                                                                                           |
| 3:2   | R/W   | 0x0     | 00 = PSE port disabled<br>01 = PSE port enabled                                                                           |
| 3.2   | 17/77 |         | 10 = PSE port enabled<br>10 = PSE port force power on                                                                     |
|       |       |         | 11 = PSE port enabled (skip detection process)                                                                            |
|       |       |         | PSE Enable.                                                                                                               |
|       |       |         | 00b = PSE port disabled.                                                                                                  |
|       |       |         | The port is disabled, port power is turned off, and the PSE state machine                                                 |
|       |       |         | returns to the IDLE state.                                                                                                |
|       |       |         | 01b = PSE port enabled.                                                                                                   |
|       |       |         | The port is enabled, and the PSE state machine starts the detection                                                       |
|       |       |         | process if the port is not in error condition and the Start State Machine                                                 |
| 1:0   | R/W   | 0x0     | bit in the <b>State Machine Control Register</b> is set to be 1.                                                          |
|       |       |         | 10b = PSE port force power on.                                                                                            |
|       |       |         | The port is forced to turn power on without going through the normal                                                      |
|       |       |         | detection, classification, and power configuration processes. This is used for testing purpose, not for normal operation. |
|       |       |         | 11b = PSE port enabled (skip detection process).                                                                          |
|       |       |         | The port is enabled, and the PSE state machine skips the detection                                                        |
|       |       |         | process and starts the classification process directly. This is only used for                                             |
|       |       |         | testing purpose and not for normal operation.                                                                             |

# Port 0~3 Detected Signature Registers @ 0x68~0x6B of Page 0

| Bit # | R/W | Default | Description                                                                                                                                                                                                      |
|-------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3   | R   | 0x0     | Reserved.                                                                                                                                                                                                        |
| 2:0   | R   | 0x0     | $\begin{array}{l} \textbf{Detected Signature}.\\ 000b = R_{BAD}.\\ 001b = R_{GOOD}.\\ 010b = R_{OPEN}.\\ 011b = Reserved\\ 100b = C_{LARGE}.\\ 101b = R_{LOW}.\\ 110b = R_{HIGH}.\\ 111b = Reserved \end{array}$ |



## Port 0~3 Classification Event Number Registers @ 0xA0 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | R/W | 0x2     | Number of Classification Events for Port 3.  Valid value range is from 0 to 2. The value 3 will be regarded as 2. If the value is 0, no classification is executed, and the PD is always deemed class 0 device.  This register can be written to by host CPU. However, according to IEEE802.3 standard, if the port is in af mode, only one classification event is executed, and in at mode, there will be two classification events. So, this register will be automatically updated when the af/at Mode Register is updated. |
| 5:4   | R/W | 0x2     | Number of Classification Events for Port 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 3:2   | R/W | 0x2     | Number of Classification Events for Port 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1:0   | R/W | 0x2     | Number of Classification Events for Port 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

### Port 0~3 Skip Event 2 Registers @ 0xA2 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                      |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3:0   | R/W | 0x0F    | Skip the Second Classification Event.  In AT mode, if the 1 <sup>st</sup> classification determines that the PD is of class 0 ~ 3, and this bit is 1, the second classification is skipped.  Bit 0 corresponds to port 0, bit 1 corresponds to port 1, etc.  0 = do not skip event 2 in AT mode .  1 = skip event 2 in AT mode . |

## Port 0~1 Detected PD Class Registers @ 0x88 of Page 0

| Bit # | R/W | Default | Description                  |
|-------|-----|---------|------------------------------|
| 7     | R   | 0x0     | Reserved.                    |
|       |     |         | Detected PD Class of Port 1. |
|       |     |         | 0 = Class 0                  |
|       |     |         | 1 = Class 1                  |
| 6:4   | R   | 0x5     | 2 = Class 2                  |
|       |     |         | 3 = Class 3                  |
|       |     |         | 4 = Class 4                  |
|       |     |         | 5 = Unknown                  |
| 3     | R   | 0x0     | Reserved.                    |
| 2:0   | R   | 0x5     | Detected PD Class of Port 0. |

## Port 2~3 Detected PD Class Registers @ 0x89 of Page 0

| Bit # | R/W | Default | Description                  |
|-------|-----|---------|------------------------------|
| 7     | R   | 0x0     | Reserved.                    |
| 6:4   | R   | 0x5     | Detected PD Class of Port 3. |
| 3     | R   | 0x0     | Reserved.                    |
| 2:0   | R   | 0x5     | Detected PD Class of Port 2. |

# Port I<sub>CLASS</sub> Registers @ 0x78~0x7F of Page 0

| Bit # | R/W | Default | Description                                                                                                                                       |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | R   | 0x0     | Reserved.                                                                                                                                         |
| 4:0   | R   |         | Port I <sub>CLASS</sub> MSB. The current detected in classification. The MSB 10 bits are integer and the LSB 4 bits are fractional. Unit is in mA |
| Bit # | R/W | Default | Description                                                                                                                                       |
| 7:0   | R   | 0x00    | Port I <sub>CLASS</sub> LSB.                                                                                                                      |



# Error Delay Register @ 0xE4 Page 0

| Bit# | R/W | Default | Description                                                        |
|------|-----|---------|--------------------------------------------------------------------|
| 7:0  | R/W | 0x10    | Error Delay.                                                       |
|      |     |         | The programmable error delay in units of 0.1S. Minimum value is 9. |



#### 5.6 Power Manager

Power manager is responsible for two tasks: **power configuration** and **power monitoring**. Power configuration is the task to allocate power to the ports requesting for power. Power monitoring is the task to monitor power conditions (current, voltage, and temperature). When invalid conditions occur, proper actions will be taken to prevent hazardous consequences.

#### 5.6.1 Power Trunks

Before doing power configuration, the total available power must be determined first. IP804AR supports two trunks of power, where each power trunk has its own set of parameters to facilitate the calculation of total available power.

Trunk Power Limit is the maximum power supply capacity allocated to the power trunk.

### Trunk 0 Power Limit Register @ 0x40~0x41 of Page 1

| Bit # | R/W | Default | Description                                                                                                         |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------|
| 7:3   | R   | 0       | Reserved.                                                                                                           |
| 2:0   | R/W | 1       | Trunk 0 Power Limit (MSB).                                                                                          |
| Bit # | R/W | Default | Description                                                                                                         |
| 7:0   | R/W |         | Trunk 0 Power Limit (LSB).  Trunk Power Limit specifies the upper limit of the power supply.  Default is 300 Watts. |

### Trunk 1 Power Limit Register @ 0x42~0x43 of Page 1

| Bit # | R/W | Default | Description                                     |
|-------|-----|---------|-------------------------------------------------|
| 7:3   | R   | 0       | Reserved.                                       |
| 2:0   | R/W | 1       | Trunk 1 Power Limit (MSB)                       |
| 7:0   | R/W | 0x2C    | Trunk 1 Power Limit (LSB) Default is 300 Watts. |

### Trunk Select Register @ 0x69 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                            |
|-------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:3   | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                              |
| 1:0   | R/W |         | Trunk Select. Writing to this register will switch power trunk. Note that whenever the parameters of the power trunk currently in use are updated, this Trunk Select Register must also be written to make the newly updated parameters in effect.  0 = Set trunk 0 as active trunk.  1 = Set trunk 1 as active trunk. |

#### 5.6.2 Power Configuration

Power manager is responsible to allocate powers to the ports that pass the detection and classification process. To do so, several parameters must be specified or be calculated in advance:

Maximun Trunk Power (specified in register 0x40~0x43, page1).

Power configuration Mode (specified in register 0x10, page1).

**Power configuration Mode** specifies the way to determine the requested port power of the power device (**RPP** of **Power configuration Mode Register**) in the power configuration process.

**Requested Port Power** is determined in the power configuration process according to **RPP** of power configuration mode.

.



## Power configuration Mode Register @ 0x10 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                           |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | R/W | 0x0     | Reserved                                                                                                                                                                                                                                                                                                                                              |
| 4:3   | R/W | 0x1     | Requested port power (RPP) specifies ways to determine the port power requested by the power device in the power configuration process  0 = Host Defined Power Limit (HDPL) specified in Host Defined Power Limit registers  1 = Class defined power limit (CDPL) specified in Class Defined Power Limit registers.  2 = Highest possible Power limit |
| 2     | R   | 0x0     | Reserved.                                                                                                                                                                                                                                                                                                                                             |
| 1:0   | R/W | 0x0     | PSE Power Type.  The register defines the PSE power used to estimate the total power requirement to power on one PD.  0 = Class Power. (PSE allocated power)  1 = Current PSE Consumed Power. (PSE consumed power)  2 = Max PSE Consumed Power                                                                                                        |

## PD Requested Power Register @ 0x90~0x93 of Page 0

| Bit # | R/W | Default | Description                                                                                                                         |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------|
|       |     |         | PD Requested Power.                                                                                                                 |
| 7:0   | R   | 0x00    | The power requested by and allocated to the PD, which is calculated according to the power allocation mode and the class of the PD. |
|       |     |         | The unit is Watt. The MSB 6 bits are the integer number and                                                                         |
|       |     |         | the LSB 2 bits are the fraction number.                                                                                             |

## Class 0 Defined Power Limit Registers @ 0x12 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                               |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W | 0x3E    | Class 0 Port Power Limit (C0DPL).  The maximum allowable port power for class 0 devices if RPP is set to be 1.  Bit 7~2 specifies the integral part of the power limit, whereas bit 1~0 specifies the fractional part of the power limit value.  Default is 0x3e = 15.5W. |

## Class 1 Defined Power Limit Registers @ 0x13 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                             |
|-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W |         | Class 1 Port Power Limit (C1DPL).  The maximum allowable port power for class 1 devices if RPP is set to be 1.  Bit 7~2 specifies the integral part of the power limit, whereas bit 1~0 |
|       |     |         | specifies the fractional part of the power limit value.  Default is 0x10 = 4.0W.                                                                                                        |

## Class 2 Defined Power Limit Registers @ 0x14 of Page 1

| Bit # | R/W | Default | Description                                                                 |
|-------|-----|---------|-----------------------------------------------------------------------------|
|       |     |         | Class 2 Port Power Limit (C2DPL).                                           |
|       |     |         | The maximum allowable port power for class 2 devices if RPP is set to be 1. |
| 7:0   | R/W | 0x1C    | Bit 7~2 specifies the integral part of the power limit, whereas bit 1~0     |
|       |     |         | specifies the fractional part of the power limit value.                     |
|       |     |         | Default is 0x1c = 7.0W.                                                     |



## Class 3 Defined Power Limit Registers @ 0x15 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                               |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W | 0x3E    | Class 3 Port Power Limit (C3DPL).  The maximum allowable port power for class 3 devices if RPP is set to be 1.  Bit 7~2 specifies the integral part of the power limit, whereas bit 1~0 specifies the fractional part of the power limit value.  Default is 0x3e = 15.5W. |

## Class 4 Defined Power Limit Registers @ 0x16 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                  |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W | 0x3E    | Class 4 Port Power Limit Type 1 (C4DPL_TYPE1).  The maximum allowable port power for class 4 type 1 devices if RPP is set to be 1.  Bit 7~2 specifies the integral part of the power limit, whereas bit 1~0 specifies the fractional part of the power limit value.  Default is 0x3e = 15.5W |

## Class 4 Type 2 Power Limit Registers @ 0x17 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                  |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W | 0x78    | Class 4 Port Power Limit Type 2 (C4DPL_TYPE2).  The maximum allowable port power for type 2 class 4 devices if RPP is set to be 1.  Bit 7~2 specifies the integral part of the power limit, whereas bit 1~0 specifies the fractional part of the power limit value.  Default is 0x78 = 30.0W |

## Host Defined Port 0~3 Power Limit Registers @ 0x18~0x1B of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                  |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W | 0x78    | Class 4 Port Power Limit Type 2 (C4DPL_TYPE2).  The maximum allowable port power for type 2 class 4 devices if RPP is set to be 0.  Bit 7~2 specifies the integral part of the power limit, whereas bit 1~0 specifies the fractional part of the power limit value.  Default is 0x78 = 30.0W |

## Trunk Available Power Registers @ 0x6C~0x6D of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                   |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R   | 0x0     | Reserved.                                                                                                                                                                                                                                                                                                                                                     |
| 6:0   | R   | 0x0     | Trunk Available Power MSB.                                                                                                                                                                                                                                                                                                                                    |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                   |
| 7:0   | R   |         | Trunk Available Power LSB. The PSE available power is specified as an 11-bit integer and a 4-bit fraction. Unit is Watt.  These registers specified the PSE's available power. And it is set as the active trunk power. When doing power allocation, this register is compared to the PSE allocated power to determine if the power allocation is successful. |



# Trunk Allocated Power Registers @ 0x6E~0x6F of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                  |
|-------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R   | 0x0     | Reserved.                                                                                                                                                                                                                                                    |
| 6:0   | R   | 0x0     | Trunk Allocated Power MSB.                                                                                                                                                                                                                                   |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                  |
|       |     |         | <b>Trunk Allocated Power LSB</b> . The PSE allocated power is specified as an 11-bit integer and a 4-bit fraction. Unit is Watt.                                                                                                                             |
| 7:0   | R   | 0x0     | The PSE allocated power is set by summing up all the powers that have been allocated to ports (i.e. power on ports). When doing power allocation, this register is compared to the PSE's available power to determine if the power allocation is successful. |

### PSE Consumed Power Registers @ 0x6A~0x6B of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                            |
|-------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R   | 0x0     | PSE Consumed Power MSB.                                                                                                                                                                                |
| Bit # | R/W | Default | Description                                                                                                                                                                                            |
| 7:0   | R   |         | PSE Consumed Power LSB. The PSE consumed power is specified as an 8-bit integer and a 8-bit fraction. Unit is Watt. The PSE consumed power is calculated by the IVT polling results of power on ports. |

# Max PSE Consumed Power Registers @ 0x60~0x61 of Page 2

| Bit # | R/W | Default | Description                                                                                                                                                                                 |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R   | 0x0     | Max PSE Consumed Power MSB.                                                                                                                                                                 |
| Bit # | R/W | Default | Description                                                                                                                                                                                 |
| 7:0   | R   | 0x0     | Max PSE Consumed Power LSB. The PSE consumed power is specified as an 8-bit integer and a 8-bit fraction. Unit is Watt.                                                                     |
|       |     |         | The Max PSE consumed power is searched from PSE consumed power on<br>the same condition of power on ports. If the power on status is changed, the<br>Max PSE consumed power is re-searched. |



### 5.6.3 Port Polling

Besides power configuration, power manager is also responsible for the monitoring of port current (I), port voltage (V), and port temperature (T). When either of IVT is out of its valid range, power manager will take prompt actions to prevent the system from hazardous consequences.

Power manager do the monitoring by periodically polling the IVT of each port. The poll period can be specified in the IVT Poll Register.

### Force Poll Register @ 0xE2 of Page 0

| Bit # | R/W | Default | Description                                                          |
|-------|-----|---------|----------------------------------------------------------------------|
|       |     |         | Force Poll.                                                          |
| 3:0   | R/W | 11711   | Writing 1 to a bit will force an IVT poll on the corresponding port. |
| 3.0   |     |         | Bit 0 corresponds to port 0, and bit 1 corresponds to port 1, etc.   |
|       |     |         | When the polling completes, the bit will be cleared automatically.   |

### IVT Poll Register @ 0xE3 of Page 0

| Bit # | R/W | Default | Description                                                                                                                                       |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R   | 0x0     | <b>Polling in Progress.</b> When an IVT polling is in progress, this bit will be set to 1. Otherwise, this bit stays 0.                           |
| 6     | R   | 0x0     | Reserved.                                                                                                                                         |
| 5     | R/W | 0       | Enable Auto Poll. Enable automatically polling of IVT of powered ports. In auto mode, this bit will be set to 1 automatically after system reset. |
| 4     | R   | 0x0     | Reserved.                                                                                                                                         |
| 3:0   | R/W | 0x00    | Poll Interval. The interval between 2 consecutive IVT polling. (unit: 0.25ms)                                                                     |

### Port 0~3 Current Registers @ 0xA0~0xA7 of Page 0

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                             |
|-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                               |
| 3:0   | R   | 0x00    | Port Current MSB                                                                                                                                                                                                                                                                                                                        |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                             |
| 7:0   | R   | 0x00    | Port Current LSB The port current. MSB 10 bits are the integer part and LSB 2 bits are the fractional part. The unit is mA. This value is updated every time the port is polled. Since the current register have 2 bytes, the I2C read CMD must Burst read 2 bytes (hi byte First) to avoid the deviation in reading the register value |

### Port 0~3 Voltage Registers @ 0xB0~0xB7

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 3:0   | R   | 0x00    | Port Voltage MSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 7:0   | R   | 0x00    | Port Voltage LSB The MSB 8 bits are the integer part and the LSB 4 bits are the fractional part. The unit is Volts. This value is updated every time the port is polled.  Note that the true port voltage is (Supply Voltage - Port Voltage). Please refer to Supply Voltage Registers.  This value is updated every time the port is polled.  Since the current register have 2 bytes, the I2C read CMD must Burst read 2 bytes (hi byte First) to avoid the deviation in reading the register value |



### Port 0~3 Temperature Registers @ 0xC0~0xC7 of Page 0

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                            |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                              |
| 4:0   | R   | 0x00    | Port Temperature MSB                                                                                                                                                                                                                                                                                                                   |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                            |
| 7:0   | R   | 0000    | Port Temperature LSB The MSB 9 bits are the integer part and the LSB 4 bits are the fractional part. The unit is Celsius. This value is updated every time the port is polled. Since the current register have 2 bytes, the I2C read CMD must Burst read 2 bytes (hi byte First ) to avoid the deviation in reading the register value |

### Supply Voltage Registers @ 0xE0~0xE1 of Page 0

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                   |  |
|-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:4   | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                                     |  |
| 3:0   | R   | 0x00    | Supply Voltage MSB                                                                                                                                                                                                                                                                                                                            |  |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                   |  |
| 7:0   | R   |         | Supply Voltage LSB The supply voltage in Volts. The MSB 8 bits are the integer part, where the LSB 4 bits are the fractional part. This value is updated every time the port is polled. Since the current register have 2 bytes, the I2C read CMD must Burst read bytes (hi byte First ) to avoid the deviation in reading the register value |  |

#### 5.6.4 Power Event Handling

After the IVTs are polled and recorded, the power manager checks the polled values against predefined valid ranges. If the polled values drop out of the predefined valid range, power events are recorded and handled. The power events triggered by power manager **Port Temperature Limit Event**.

When a power event occurs, if its corresponding power event handle bit is 1, the port power is turned off. If IP804AR is in manual mode or diagnostic mode, and the power event's corresponding status mask bit is 1, an interrupt will be issued to the host CPU.

**Port Temperature Limit Event (Bit 7).** After the port is polled and if the port temperature is above the value specified in **Port Temperature Limit Register**, a **Port Temperature Limit Event** occurs.

## Port Temperature Limit Registers @ 0x24~0x25 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                      |  |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:5   | R   | 0       | Reserved.                                                                                                                                                                                                                        |  |
| 4:0   | R/W | 0x9     | Port Temperature Limit.                                                                                                                                                                                                          |  |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                      |  |
| 7:0   | R/W | 0x60    | Port Temperature Limit. The port temperature limit in Celsius, over which a port temperature limit event will be reported. The 9 MSB bits are the integer part, and the 4 LSB bits are the fraction part. Default 0x960 = 150°C. |  |



### Trunk 0 Voltage Limit Registers @ 0x4C~0x4F of Page 1

| Bit # | R/W | Default | Description                                                                                                                               |  |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7:4   | R   | 0       | Reserved.                                                                                                                                 |  |
| 3:0   | R/W | 0x3     | Trunk 0 Voltage Upper Limit MSB.                                                                                                          |  |
| Bit # | R/W | Default | Description                                                                                                                               |  |
| 7:0   | R/W | 0xF8    | Trunk 0 Voltage Upper Limit LSB. The 8 MSB bits are the integer part, and the 4LSB bits are the fraction part. Default 0x3F8 = 63.5 Volts |  |
| Bit # | R/W | Default | Description                                                                                                                               |  |
| 7:4   | R   | 0       | Reserved.                                                                                                                                 |  |
| 3:0   | R/W | 0x1     | Trunk 0 Voltage Lower Limit MSB.                                                                                                          |  |
| Bit # | R/W | Default | Description                                                                                                                               |  |
| 7:0   | R/W | 0xA8    | Trunk 0 Voltage Lower Limit LSB. The 8 MSB bits are the integer part, and the 4LSB bits are the fraction part.                            |  |

## Trunk 1 Voltage Limit Registers @ 0x50~0x53 of Page 1

| Bit # | R/W | Default | Description                                                                   |
|-------|-----|---------|-------------------------------------------------------------------------------|
| 7:4   | R   | 0       | Reserved.                                                                     |
| 3:0   | R/W | 0x3     | Trunk 1 Voltage Upper Limit MSB.                                              |
| Bit # | R/W | Default | Description                                                                   |
|       |     |         | Trunk 1 Voltage Upper Limit LSB.                                              |
| 7:0   | R/W | 0xF8    | The 8 MSB bits are the integer part, and the 4LSB bits are the fraction part. |
|       |     |         | Default 0x3F8 = 63.5 Volts                                                    |
| Bit # | R/W | Default | Description                                                                   |
| 7:4   | R   | 0       | Reserved.                                                                     |
| 3:0   | R/W | 0x1     | Trunk 1 Voltage Lower Limit MSB.                                              |
| Bit # | R/W | Default | Description                                                                   |
|       |     |         | Trunk 1 Voltage Lower Limit LSB.                                              |
| 7:0   | R/W | 0xA8    | The 8 MSB bits are the integer part, and the 4LSB bits are the fraction part. |
|       |     |         | Default 0x1A8 = 26.5 Volts                                                    |

**Port Current Limit Event (Bit 5).** After the port is polled and if the port has being turn on ,the port current is check against **Port Current Limit Register**, if the port current exceeds the port current limit a **Port Current Limit Event** occurs

## Port Current Limit Registers @ 0x30~0x37 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                          |
|-------|-----|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | R   | 0       | Reserved.                                                                                                                                                                                                                                            |
| 3:0   | R/W | 0xC     | Port Current Limit MSB                                                                                                                                                                                                                               |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                          |
| 7:0   | R/W | 0x80    | Port Current Limit LSB The 10 MSB bits are the integer part, and the 2 LSB bits are the fraction part. Default 0xC80 = 800mA.  Note: if Port current limit above 640mA, the Overload (I <sub>CUT</sub> ) Event occur earlier than port current limit |



#### 5.7 Real time Monitor Power Event

Power events described in previous sections are discovered only when the ports are polled. The analog monitor can continuously watch over and report time-critical power events so that the power manager can take prompt actions. Power events from analog monitor include thermal shutdown event, severe short circuit event (I > 1.3 Amp), MPS error event (DC Disconnect), overload event ( $I > I_{CUT}$ ), and short circuit event ( $I > I_{LIM}$ ).

- ➤ Thermal Shutdown Event is the event where the port temperature is over the pre-defined thermal shutdown threshold. The port power is turned off and the port is eligible for detection only after the port is cooled off (temperature drops below the threshold).
- > Severe Short Circuit Event is the event where the port current is over 1.3 Amp. Immediate action must be taken to eliminate such event. The power manager responds to this event by temporarily turn off port power.
- ➤ DC Disconnect Event is the event the port cannot maintain its power signature (MPS). If the event lasts for specified period of time (Event High Count Register), this will be considered an MPS error event and the port power will be turned off. After the power is turned off the port start another detection process after about 1.6 seconds.
- ➤ Overload (I<sub>CUT</sub>) Event is the event where port current is greater than I<sub>CUT</sub>. If the event lasts for specified period of time (Event High Count Register), this will be considered an overload event. When an overload condition is determined, the port power will be turned off. After the power is turned off the port start another detection process after about 1.6 seconds.
- Short Circuit (I<sub>LIM</sub>) Event is the event where port current is greater than I<sub>LIM</sub>. This event should be sampled by the power manager to determine if a short circuit event has occurred either during the power up process or after the port being powered up. When a short circuit condition is determined, the port power will be turned off. After the power is turned off the port start another detection process after about 1.6 seconds.

A summary of power off conditions

| Condition           | description                               | Power off moment  | Reference<br>Section |
|---------------------|-------------------------------------------|-------------------|----------------------|
| Power Trunk< budget | Power Trunk not enough power to port used | Power up sequence | 5.6.1                |
| Port temp > limit   | Port temperature Event                    | IVT polling       | 5.6.4                |
| Port temp > thermal | Thermal Shutdown Event                    | Real-time monitor | 5.7                  |
| Port I > 1.3 A      | Severe Short Circuit Event                | Real-time monitor | 5.7                  |
| Port unplug UTP     | DC Disconnect Event                       | Real-time monitor | 5.7                  |
| Port I > Ilim       | short circuit event                       | Real-time monitor | 5.7                  |
| Port I > Icut       | Overload (I <sub>CUT</sub> ) Event        | Real-time monitor | 5.7                  |

Table 4 Port power off conditions



### 5.8 Port Status and Interrupt & Warning Event

Port state and power events are recorded in the registers. In manual mode and diagnostic mode, these statuses can generate interrupts to host CPU for further processing.

## Port Power Event Handle Register @ 0x81 of Page 1

| Bit # | R/W | Default | Description                                      |  |
|-------|-----|---------|--------------------------------------------------|--|
| 7     | R/W | 0x0     | Port Temperature Limit Event Handle.             |  |
|       |     |         | 0 = Do not turn off power when the event occurs. |  |
|       |     |         | 1 = Turn off power when the event occurs.        |  |
| 6     | R/W | 0x1     | Trunk Voltage Limit Event Handle.                |  |
| 5     | R/W | 0x0     | Port Current Limit Event Handle.                 |  |
| 4     | R   | 0x0     | Reserved                                         |  |
| 3     | R/W | 0x1     | Port Voltage Bad Event Handle.                   |  |
| 2:0   | R   | 0x0     | Reserved                                         |  |

### Port 0~3 Power Event Register @ 0x70~0x73 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                      |
|-------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | W1C | 0x0     | Port Temperature Limit Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect.                       |
| 6     | W1C | 0x0     | Trunk Voltage Limit Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect.                          |
| 5     | W1C | 0x0     | Port Current Limit Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect.                           |
| 4     | W1C | 0x0     | Port Thermal Shutdown Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect.                        |
| 3     | W1C | 0x0     | Port Voltage Bad Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect.                             |
| 2     | W1C | 0x0     | Port MPS Error (DC Disconnect) Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect.               |
| 1     | W1C | 0x0     | Port Short Circuit Limit (I <sub>LIM</sub> ) Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect. |
| 0     | W1C | 0x0     | Port Overload (I <sub>CUT</sub> ) Event. In manual or diagnostic mode, write 1 to clear the bit. Writing 0 to this bit has no effect.            |

## Port 0~3 Power Event Mask Register @ 0x78 of Page 1

| Bit # | R/W | Default | Description                                                                 |
|-------|-----|---------|-----------------------------------------------------------------------------|
|       |     |         | Port Temperature Limit Event Mask.                                          |
| 7     | R/W | 0x0     | In manual mode or diagnostic mode, when mask bit is 0, no interrupt will be |
|       |     |         | issued for this event.                                                      |
| 6     | R/W | 0x0     | Trunk Voltage Limit Event Mask.                                             |
| 5     | R/W | 0x0     | Port Current Limit Event Mask.                                              |
| 4     | R/W | 0x0     | Port Thermal Shutdown Event Mask.                                           |
| 3     | R/W | 0x0     | Port Voltage Bad Event Mask.                                                |
| 2     | R/W | 0x0     | Port MPS Error (DC Disconnect) Event Mask.                                  |
| 1     | R/W | 0x0     | Port Short Circuit (I <sub>LIM</sub> ) Event Mask.                          |
| 0     | R/W | 0x0     | Port Overload (I <sub>CUT</sub> ) Event Mask.                               |



### Port Interrupt Register @ 0x80 of Page 1

| Bit # | R/W | Default | Description           |
|-------|-----|---------|-----------------------|
| 7:4   | R   | 0x0     | Reserved.             |
| 3     | R   | 0x0     | Port 3 Interrupt.     |
| 3     | K   | UXU     | Port 3 has interrupt. |
| 2     | R   | 0x0     | Port 2 Interrupt.     |
|       | K   |         | Port 2 has interrupt. |
| 1     | R   | D 0.40  | Port 1 Interrupt.     |
| ' '   |     | 0x0     | Port 1 has interrupt. |
| 0     | D   |         | Port 0 Interrupt.     |
| 0     | R   |         | Port 0 has interrupt. |

## Port Power Status Register @ 0x82 of Page 1

| Bit # | R/W | Default | Description                                                                                                                   |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | R   | 0x0     | Reserved.                                                                                                                     |
| 3:0   | R   | 0x0     | Power Status of the Ports.  0 = power off.  1 = power on.  Bit 0 corresponds to port 0, and bit 1 corresponds to port 1, etc. |

## Port MPS Present Status Register @ 0x83 of Page 1

| Bit # | R/W | Default | Description                                                                                                                         |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | R   | 0x0     | Reserved.                                                                                                                           |
| 3:0   | R   | 0x0     | MPS Status of the Ports.  0 = MPS not present.  1 = MPS present  Bit 0 corresponds to port 0, and bit 1 corresponds to port 1, etc. |

## System Initialization and Current Overload Event Register @ 0x84 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                |
|-------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | R   | 0       | Reserved                                                                                                                                                                                                                                   |
| 5     | W1C | 0x0     | PSE Current Overload Event. When the bit is 1, it represents that the PSE consumed current of this chip is greater than the PSE available current. The event can be cleared by writing 1 to this bit. Writing 0 to this bit has no effect. |
| 4:3   | R   | 0x0     | Reserved                                                                                                                                                                                                                                   |
| 2     | R   | 0x0     | No EEPROM                                                                                                                                                                                                                                  |
| 1     | R   | 0x0     | <b>EEPROM Initialization Error</b> This bit represents there are some errors during EEPROM initialization process.                                                                                                                         |
| 0     | W1C | 0x0     | Initialization Complete Event.  This event represents that the initialization of this device is finished, write 1 to clear the bit. Writing 0 to this bit has no effect.                                                                   |

### System Initialization and Current Overload Event Mask Register @ 0x85 of Page 1

| Bit # | R/W | Default | Description                                                                                                                     |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | R   | 0       | Reserved                                                                                                                        |
| 5     | W1C | 0x0     | PSE Current Overload Event Mask                                                                                                 |
| 4:1   | R   | 0x0     | Reserved                                                                                                                        |
| 0     | W1C | Setting | Initialization Complete Event Mask.<br>In auto mode, the default value is logic 0. In other mode, the default value is logic 1. |



## Port Voltage Bad Event Register @ 0x86 of Page 1

| Bit # | R/W | Default | Description                                                                                                       |
|-------|-----|---------|-------------------------------------------------------------------------------------------------------------------|
| 7:5   | R   | 0       | Reserved                                                                                                          |
| 4     | R/W | 0x0     | Severe Short Circuit Event Mask                                                                                   |
| 3:1   | R   | 0x0     | Reserved                                                                                                          |
| 0     | R/W | 0x0     | Voltage Bad Event Timing This registers defines the time which voltage bad event must be kept for. 0: 5ms 1: 10ms |

### Severe Short Circuit Event Register @ 0x87 of Page 1

| Bit # | R/W   | Default | Description                       |
|-------|-------|---------|-----------------------------------|
| 7:4   | R     | 0       | Reserved                          |
| 3     | R/W1C | 0x0     | Port 3 Severe Short Circuit Event |
| 2     | R/W1C | 0x0     | Port 2 Severe Short Circuit Event |
| 1     | R/W1C | 0x0     | Port 1 Severe Short Circuit Event |
| 0     | R/W1C | 0x0     | Port 0 Severe Short Circuit Event |

### Total Current &Power Limiter Power Off Event Registers @ 0x60 of Page 1

| Bit # | R/W   | Default | Description                                                                                                                                          |
|-------|-------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:4   | R     | 0       | Reserved                                                                                                                                             |
| 3     | R/W1C | 0x0     | Port 3 Current &Power Limiter Power Off Event. When one port is cut off by the Total current limiter, the related bit is asserted to show the event. |
| 2     | R/W1C | 0x0     | Port 2 Current &Power Limiter Power Off Event.                                                                                                       |
| 1     | R/W1C | 0x0     | Port 1 Current &Power Limiter Power Off Event.                                                                                                       |
| 0     | R/W1C | 0x0     | Port 0 Current &Power Limiter Power Off Event.                                                                                                       |

## Port 0~3 Invalid Signature Event Registers @ 0xDC of Page 1

| Bit # | R/W   | Default | Description                     |
|-------|-------|---------|---------------------------------|
| 7:4   | R     | 0       | Reserved                        |
| 3     | R/W1C | 0x0     | Port 3 Invalid Signature Event. |
| 2     | R/W1C | 0x0     | Port 2 Invalid Signature Event. |
| 1     | R/W1C | 0x0     | Port 1 Invalid Signature Event. |
| 0     | R/W1C | 0x0     | Port 0 Invalid Signature Event. |

## Port 0~3 Power Denied Event Registers @ 0xDA of Page 1

| Bit # | R/W   | Default | Description                |
|-------|-------|---------|----------------------------|
| 7:4   | R     | 0       | Reserved                   |
| 3     | R/W1C | 0x0     | Port 3 Power Denied Event. |
| 2     | R/W1C | 0x0     | Port 2 Power Denied Event. |
| 1     | R/W1C | 0x0     | Port 1 Power Denied Event. |
| 0     | R/W1C | 0x0     | Port 0 Power Denied Event. |



#### 5.9 Total Current/ Power Limit

When the IVT is polled, the port currents are summed up to get the total current consumption. Total current limit Register can be specified and checked against the total current consumption. When this total current limit is exceeded, the last port powered on would be turned off. The total current limit is by default disabled and can be enabled by using the Total Current Limit Control Register. The total current limit is specified in the **PSE Available Current Registers**. The total current consumption is automatically set in the **PSE Consumed Current Registers**. The total Power limit is by default disabled The total Power limit is specified in the **PSE Available Power Registers**. The total current consumption is automatically set in the **PSE Consumed Power Registers** and can be enabled by using the Total Power Limit Control Register.

IP804AR have Overload/Temperature LED threshold register, When the PSE consumed current is more that the Overload LED Threshold, the Overload LED will be turn on. Please refer to the section 5.11 for LED interface Display setting description

Total Current &Power Limit Control Registers @ 0xC0 of Page 1

| Bit # | R/W | Default | Description                         |
|-------|-----|---------|-------------------------------------|
|       |     |         | Enable Total Current Limit          |
| 7     | R/W | 0x0     | 0= Disable                          |
|       |     |         | 1= Enable                           |
|       |     |         | Enable Total Power Limit            |
| 6     | R/W | 0x0     | 0= Disable                          |
|       |     |         | 1= Enable                           |
| 5:3   | R   | 0x0     | Reserved.                           |
|       |     |         | Victim Strategy.                    |
|       |     |         | Strategy to pick victim port.       |
|       |     |         | 0 = Last port powered up.           |
| 2:0   | R/W | 0x0     | 1 = First port powered up.          |
|       |     |         | 2 = The port with least current.    |
|       |     |         | 3 = The port with greatest current. |
|       |     |         | 4~7 = The port with lowest priority |

### PSE Available Current Registers @ 0x54~0x55 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                               |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R   | 0       | Reserved.                                                                                                                                                                                                                                                                 |
| 6:0   | R/W | 0x5D    | PSE Available Current MSB                                                                                                                                                                                                                                                 |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                               |
| 7:0   | R/W | 0xC0    | PSE Available Current LSB  Total available current is the maximum current that the power supply can provide to the ports.  The MSB 11 bits are the integer part, and the LSB 4 bits are the fractional part. The unit is in mA.  Thus the default value 0x5DC0 is 1500mA. |



# PSE Consumed Current Registers @ 0x56~0x57 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                   |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                     |
| 6:0   | R   | 0x00    | PSE Consumed Current MSB                                                                                                                                                                                                                                                                                      |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                   |
| 7:0   | R   | 0x00    | PSE Consumed Current LSB Total available current is the maximum current that the power supply can provide to the ports. The MSB 11 bits are the integer part, and the LSB 4 bits are the fractional part. The unit is mA. The total consumed current is updated when the IVT monitor performs an IVT polling. |

### Port Priority Registers @ 0x58~0x5B of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 5:0   | R/W | 0x00    | Port Priority.  When the victim strategy is priority, these registers represent the victim priority of each port. If the PSE current limiter is enabled and the PSE consumed current is greater than the PSE available current, IP804AR will turn off the port with the lowest port priority.  When the victim strategy is not priority mode, these registers show the power-up sequential order. The first power-up port has the highest value and the latest power-up port has the lowest value. |

### PSE Available Power Registers @ 0x2E~0x2F of Page 2

| Bit # | R/W | Default | Description                                                                                                                                                          |
|-------|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R/W | 0xFF    | PSE Available Power MSB.                                                                                                                                             |
| Bit # | R/W | Default | Description                                                                                                                                                          |
| 7:0   | R/W |         | PSE Available Power LSB. The PSE available consumed power is specified as an 8-bit integer and a 8-bit fraction. Unit is Watt. Thus the default value 0xFF00 is 255W |

### PSE Consumed Power Registers @ 0x6A~0x6B of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                             |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:0   | R   | 0x00    | PSE Consumed Power MSB.                                                                                                                                                                                 |
| Bit # | R/W | Default | Description                                                                                                                                                                                             |
| 7:0   | R   | 0x00    | PSE Consumed Power LSB. The PSE consumed power is specified as an 8-bit integer and a 8-bit fraction. Unit is Watt.  The PSE consumed power is calculated by the IVT polling results of power on ports. |



#### 5.10 4-Pair High Power Mode

IP804AR provides high power over 4-pairs. Those pairs with high power can be configured by external pin setting or re-configured by the register updating. Traditionally the first 2-pairs as the master port take the responsibility of detection and classification. After the classification is complete, the first 2-pairs and the last 2-pairs as the slave port are powered up immediately and the property of slave port is the same as the master port. The delay of power up between master port and slave port can be defined in the **Slave Power Up Delay** registers. When Auto Master/Slave Swap Enable register is asserted, IP804AR can swap master port and slave port automatically if the detection of previous master port fails.

#### High Power Control Registers @ 0xF3 of Page 1

| Bit # | R/W | Default        | Description                                                                                                                                                                                                                                   |  |  |  |
|-------|-----|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:6   | R   | 0              | Reserved.                                                                                                                                                                                                                                     |  |  |  |
| 5     | R/W | 0x0            | <ul> <li>Auto Master/Slave Swap Enable</li> <li>0 = only port 0 and port 2 work as the master port.</li> <li>1 = if the detection fail, the master port and slave port can be swapped automatically to try another detection again</li> </ul> |  |  |  |
| 4     | R/W | 0x1            | High Power Disconnect Mode.  0 = Power off when one of master port or slave port is in the DC disconnect situation.  1 = Power off only when both master and slave ports are in the DC disconnection situation.                               |  |  |  |
| 3:2   | R   | 0              | Reserved.                                                                                                                                                                                                                                     |  |  |  |
| 1:0   | R/W | Pin<br>Setting | High Power Mode.  If the high power mode is configured by the pin setting, all bits of this registers are asserted after system initialization.  Bit 1: port 2 and port 3 in high power mode.  Bit 0: port 0 and port 1 in high power mode.   |  |  |  |

#### High Power Timing Registers @ 0xF4 of Page 1

| Bit # | R/W | Default | Description                                                                                                                  |  |  |  |
|-------|-----|---------|------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7:4   | R   | 0       | Reserved.                                                                                                                    |  |  |  |
| 3:0   | R/W | 0x0     | Slave Power Up Delay This registers defines the power up delay of slave port after the master port has powered up. Unit: 1ms |  |  |  |



#### 5.11 LED Interface

In auto mode or manual mode, IP804AR provides two kinds of LED interface. One is the direct LED interface which connects to the LEDs directly and have 4 port status LEDs and 1 PSE warning LED . The other is the Serial LED interface can hook up with an IP403 (Serial-to-Parallel LED driver) to display the port status. A port status LED is lit up when IP804AR allocates power to the port

LED interface(serial&Direct) is enabled by pulling up LED\_DAT pin with a resister. One IP804AR(serial) can handle 4 LEDs and up to six IP804ARs can share one IP403, where one IP804AR serves as the master to drive LED\_CLK and the others are slaves. AD2 pin defines IP804AR to be a master or a slave. The index counter in all IP804ARs counts from 0 to 23 repeatly with LED\_CLK after reset and the value of index counter in all IP804AR are identical. An IP804AR will send out 4-bit LED information on LED\_DAT when its index counter reaches start index defined in start index register (0x0B). The detail is illustrated in the LED start index register (0x0B) and figure 7.

If there is only one IP804AR, user can replace IP403 with a 74LV164 to display port status for cost saving. IP804AR should be configured as a master.

Port LED Configuration Register @ 0x08 of Page 1

| Bit # | R/W   | Default | Description                                                                       |
|-------|-------|---------|-----------------------------------------------------------------------------------|
|       |       |         | Serial LED Interface Enable.                                                      |
| 7     | R/W   | Pin     | Enable the serial LED interface.                                                  |
| ,     | 17/// | Setting | 0 = disable, 1 = enable.                                                          |
|       |       |         | The default value of this bit is latched from LED_DAT pin.                        |
|       |       |         | Direct LED Interface Enable.                                                      |
| 6     | R/W   | Pin     | Enable the direct LED interface.                                                  |
|       |       | Setting | 0 = disable, 1 = enable.                                                          |
|       |       |         | The default value of this bit is latched from LED_DAT pin.                        |
| 5     | R     | 0       | Reserved.                                                                         |
|       |       |         | LED Order.                                                                        |
| 4     | R/W   | 1       | The order in which 4-bit LED information is shifted out.                          |
|       |       |         | 0 = Port 0, Port1, Port3.                                                         |
|       |       |         | 1 = Port3, Port1, Port 0.  LED Active Level.                                      |
| 3     | R/W   | 0       | 0 = light up a LED by driving logic low                                           |
| 3     | K/VV  | 0       | 1 = light up a LED by driving logic low  1 = light up a LED by driving logic high |
|       |       |         | LED Initial Level.                                                                |
| 2     | R/W   | 1       | The initial level of the LED. After reset, the LED will be driven to this initial |
|       | 17/// | '       | value.                                                                            |
|       |       |         | LED Clock Rate [0]                                                                |
|       |       |         | Clock rate of the LED clock.                                                      |
|       |       |         | 0 = LED clock is 512k Hz                                                          |
| 1     | R/W   | 1       | 1 = LED clock is 1M Hz                                                            |
|       |       |         | 2 = LED clock is 2M Hz                                                            |
|       |       |         |                                                                                   |
|       |       |         | LED Clock Rate [1] is allocated 0x0D[6] of Page1                                  |
|       |       |         | LED Master.                                                                       |
| 0     | R/W   | Pin     | 0 = slave. IP804AR receives LED clock on LED_CLK pin.                             |
|       | 17/11 | Setting | 1 = master. IP804AR drives LED_CLK pin.                                           |
|       |       |         | The default value of this bit is latched from AD2 pin.                            |



# Port LED Flash Control Register @ 0x09 of Page 1

| Bit # | R/W       | Default | Description                                                |
|-------|-----------|---------|------------------------------------------------------------|
| 7     | R/W       | 0x0     | Port LED Flash for Thermal Shutdown                        |
| ,     | 17/11     | UXU     | 0 = disable, 1 = enable.                                   |
| 6     | R/W       | 0x0     | Port LED Flash for Voltage Bad                             |
| 0     | 17/11     | UXU     | 0 = disable, 1 = enable.                                   |
| 5     | R/W       | 0x0     | Port LED Flash for Severe Short Circuit                    |
|       | 17/ / /   | 0.00    | 0 = disable, 1 = enable.                                   |
| 4     | R/W       | 0x0     | Port LED Flash for Overload (Icut )                        |
| 4     | 17/77     | 0.00    | 0 = disable, 1 = enable.                                   |
| 3     | R/W       | 0x0     | Port LED Flash for Temperature Overheat                    |
| 3     | 17/11     | UXU     | 0 = disable, 1 = enable.                                   |
| 2     | R/W       | 0x0     | Port LED Flash for Total Current Overload                  |
|       | 1 1 / 7 7 |         | 0 = disable, 1 = enable.                                   |
|       |           |         | Port LED Flash Enable / Times[1:0]                         |
|       |           |         | The port LED flash when the warning condition occurs.      |
|       |           |         | 0 = disable.                                               |
| 1:0   | R/W       | 0x0     | 1 = 3  times, 2 = 5  times, 3 = 7  times, 4 = 9  times,    |
|       |           |         | 5 = 11  times, 6 = 13  times, 7 = 15  times.               |
|       |           |         |                                                            |
|       |           |         | LED Flash Enable / Times [2] is allocated 0x0B[7] of Page1 |

# Port Warning LED Control Register @ 0x0A of Page 1

| Bit # | R/W | Default | Descript                    | Description                |                              |         |  |  |
|-------|-----|---------|-----------------------------|----------------------------|------------------------------|---------|--|--|
|       |     |         | Disable LED Diagnostic Mode |                            |                              |         |  |  |
| 7     | R/W | 0x1     | If the                      | LED diagnostic mode is ena | abled, all LEDs connected to | IP804AR |  |  |
|       |     |         | will flash                  | after system reset.        |                              |         |  |  |
| 6:5   | R   | 0       | Reserve                     | d.                         |                              |         |  |  |
| 4     | R/W | 0x0     | Enable [                    | Direct Warning LED.        |                              |         |  |  |
| 3     | R/W | 0x0     | Enable S                    | Enable Serial Warning LED. |                              |         |  |  |
|       |     |         | Warning                     | LED Display Mode           |                              |         |  |  |
|       |     |         |                             |                            |                              |         |  |  |
|       |     |         |                             | Light                      | Flash                        |         |  |  |
|       |     |         | 0                           | Current/Power overload     | No                           |         |  |  |
| 2:0   | R/W | 0x0     | 1                           | Temperature overheat       | No                           |         |  |  |
|       |     |         | 2                           | No                         | Current/Power overload       |         |  |  |
|       |     |         | 3                           | No                         | Temperature overheat         |         |  |  |
|       |     |         | 4                           | Current/Power overload     | Temperature overheat         |         |  |  |
|       |     |         | 5                           | Temperature overheat       | Current/Power overload       |         |  |  |



# LED Start Index Register @ 0x0B of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                     |
|-------|-----|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R/W | 0x0     | Port LED Flash E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | nable /                                                                            | Times[2]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                     |
|       |     |         | Port LED Flash Enable / Times [1:0] is allocated 0x09[1:0] of Page1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                     |
| 6     | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                                                                                     |
| 5:0   | R/W |         | Reserved.  LED Start Index.  There are 3 default It is benefit to imply without software properties of the properties of | t values fement a rogramm  (er) (e) (e) (e) (f) (f) (f) (f) (f) (f) (f) (f) (f) (f | trates the aster (14h ,0,0 ast | elected with I <sup>2</sup> C add (no more than 3) I It value of bit [5:0] 0x14h (20d) 0x10h (16d) 0x0Ch (12d) 0x08h (08d) 0x04h (04d)  LED applications for Slave1 0x10h 0,0,0 Slave1 0x10h 0,0,0 Slave1 0x10h 0,0,0 cart index may be in a thickness that is register to main plementation if the tus of IP804AR throp 2403 works as a 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | dress pin AD2 ~ AD0. P804AR LED display  or 1~3 IP804AR.  Slave2  0x0Ch  0,0,1    address at the same ncorrect. User has to ike sure that IP804AR  ere is a MCU in the bugh I²C and write the GPIO controller not a |
|       |     |         | AD2~AD0  In manual mode, Itime, the default scorrect the LED stacan send out LED:  There is an altern system. The MCU                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | because etting of art index status of attive for reads the D IP403                 | ,0,0 e AD0~AD of LED sta c by writing correctly. or LED im ne port sta c, where If er. Because                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | D2 is used for I <sup>2</sup> C art index may be ing this register to mathematical in the second seco | address at the s<br>ncorrect. User ha<br>lke sure that IP80<br>ere is a MCU in<br>ough I <sup>2</sup> C and write<br>GPIO controller r                                                                              |

# PSE Warning LED Index Registers @ 0x0C of Page 1

| Bit # | R/W   | Default | Description                                                                                                                                                                                 |
|-------|-------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:6   | R/W   | 0x0     | LED Flash Time at LED Diagnostic                                                                                                                                                            |
| 7.0   | 17/77 | 0.00    | 0 = 1s, 1 = 2s, 2 = 3s, 3 = 4s                                                                                                                                                              |
| 5:0   | R/W   | 0x13    | <b>PSE Warning LED Index</b> . When the serial PSE Warning LED is enabled and the index count reaches the index defined in the registers, IP804AR drives out the status of PSE Warning LED. |



# LED Control Registers @ 0x0D of Page 1

| Bit # | R/W   | Default | Description                                                     |  |  |
|-------|-------|---------|-----------------------------------------------------------------|--|--|
| 7     | R/W   | 0x0     | Direct Port LED Oder                                            |  |  |
| ,     | 17/00 | UXU     | 0: normal order 1: Reverse oder                                 |  |  |
| 6     | R/W   | 0x0     | LED Clock Rate[1]                                               |  |  |
| O     | 17/00 | UXU     | LED Clock Rate [0] is allocated 0x08[1] of Page1                |  |  |
|       |       |         | Serial LED Pattern Number                                       |  |  |
| 5:0   | R/W   | 0x18    | The number of LED patterns shifted from parallel LED interface. |  |  |
|       |       |         |                                                                 |  |  |

### PSE Warning LED Display Registers @ 0x0E of Page 1

| Bit # | R/W | Default | Description                           |
|-------|-----|---------|---------------------------------------|
| 7     | R   | 0       | Reserved.                             |
| 6     | R/W | 0x0     | Threshold Unit 0 = Current. 1 = Power |
| 5:0   | R   | 0       | Reserved.                             |

# PSE Warning LED Current / Power Threshold Registers @ 0xDD~0xDE of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                 |
|-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7     | R   | 0       | Reserved.                                                                                                                                                                                                                                                                                                                   |
| 6:0   | R/W | 0x19    | PSE Warning LED Current/Power Threshold MSB.                                                                                                                                                                                                                                                                                |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                                                                                 |
| 7:0   | R/W | 0x80    | PSE Warning LED Current/Power Threshold LSB. When the PSE consumed current / power is more that the Warning LED Threshold, the PSE Warning LED will be turn on. The unit is in mA or W based on the setting of page1, register 0x0E[6]  Current: 11-bit integer and 4-bit fraction. Power: 7-bit integer and 8-bit fraction |

### PSE Warning LED Temperature Threshold Registers @ 0xDF~0xE0 of Page 1

| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                   |
|-------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7:5   | R   | 0       | Reserved.                                                                                                                                                                                                                                                     |
| 4:0   | R/W | 0x06    | PSE Warning LED Temperature Threshold MSB.                                                                                                                                                                                                                    |
| Bit # | R/W | Default | Description                                                                                                                                                                                                                                                   |
| 7:0   | R/W | 0x40    | PSE Warning LED Temperature Threshold LSB. When the temperature is more that this threshold, the event is one trigger event to turn on PSE Warning LED.  The MSB 9 bits are the integer part and the LSB 4 bits are the fractional part. The unit is Celsius. |





Figure 5 LED behavior and system diagram of multiple IP804AR application



# 6 IP804AR Register descriptions

Table 5 Register Page 0 description

| Dogo      | Page Register Address Register Name Refault Value |        |                                                                             |                            |  |  |
|-----------|---------------------------------------------------|--------|-----------------------------------------------------------------------------|----------------------------|--|--|
| Page<br># | and Attri                                         |        | Register Name                                                               | Default Value              |  |  |
|           | erface Registe                                    |        |                                                                             |                            |  |  |
| 0         | 0x00                                              | R/W    | Register Page & I <sup>2</sup> C LSB Device Address (I <sup>2</sup> C Addr) | (0001,xPPP)                |  |  |
|           |                                                   |        |                                                                             | P: pin setting             |  |  |
|           | g Configure and                                   |        |                                                                             |                            |  |  |
| 0         | 0x01~0x24                                         | R      | Reserved (write prohibited)                                                 | -                          |  |  |
| 0         | 0x25                                              | R/W    | AF/AT Mode                                                                  | (xxxx,1111)                |  |  |
| 0         | 0x26                                              | R      | Reserved (write prohibited)                                                 | - ( 0000)                  |  |  |
| 0         | 0x27                                              | R/W    | Power Down HV Analog Driver                                                 | (xxxx,0000)                |  |  |
| 0         | 0x28~0x5E                                         | R      | Reserved (write prohibited)                                                 | - (0.444, 444.0)           |  |  |
| 0         | 0x5F                                              | R/W    | Inrush Time                                                                 | (0111,1110)                |  |  |
| 0         | 0x60~0x67                                         | R      | Reserved (write prohibited)                                                 | _                          |  |  |
|           | tion Result                                       |        | D. C. D. (O                                                                 | ( 00)                      |  |  |
| 0         | 0x68                                              | R      | R <sub>DET</sub> for Port 0                                                 | (xxxx,xx00)                |  |  |
| 0         | 0x69                                              | R      | R <sub>DET</sub> for Port 1                                                 | (xxxx,xx00)                |  |  |
| 0         | 0x6A                                              | R      | R <sub>DET</sub> for Port 2                                                 | (xxxx,xx00)                |  |  |
| 0         | 0x6B                                              | R      | R <sub>DET</sub> for Port 3                                                 | (xxxx,xx00)                |  |  |
| 0         | 0x6C~0x77                                         | R      | Reserved (write prohibited)                                                 | -                          |  |  |
|           | fication Current                                  |        | L Control OMOD                                                              | ( 00 0000)                 |  |  |
| 0         | 0x78                                              | R      | I <sub>CLASS</sub> for Port 0 MSB                                           | (xx00,0000)                |  |  |
| 0         | 0x79                                              | R      | I <sub>CLASS</sub> for Port 0 LSB                                           | (0000,0000)                |  |  |
| 0         | 0x7A                                              | R      | I <sub>CLASS</sub> for Port 1 MSB                                           | (xx00,0000)                |  |  |
| 0         | 0x7B                                              | R      | I <sub>CLASS</sub> for Port 1 LSB                                           | (0000,0000)                |  |  |
| 0         | 0x7C                                              | R      | I <sub>CLASS</sub> for Port 2 MSB                                           | (xx00,0000)                |  |  |
| 0         | 0x7D                                              | R      | I <sub>CLASS</sub> for Port 2 LSB                                           | (0000,0000)                |  |  |
| 0         | 0x7E                                              | R      | I <sub>CLASS</sub> for Port 3 MSB                                           | (xx00,0000)                |  |  |
| 0         | 0x7F                                              | R      | I <sub>CLASS</sub> for Port 3 LSB                                           | (0000,0000)                |  |  |
| O Classi  | 0x80~0x87                                         | R      | Reserved (write prohibited)                                                 | -                          |  |  |
|           | fication Results                                  | •      |                                                                             | (>404 >404)                |  |  |
| 0         | 0x88                                              | R      | Detected PD Class Port 1 & 0                                                | (x101,x101)                |  |  |
| 0         | 0x89                                              | R      | Detected PD Class Port 3 & 2                                                | (x101,x101)                |  |  |
|           | 0x8A~0x8F                                         | R      | Reserved (write prohibited)                                                 | -                          |  |  |
|           | equested Powe                                     |        | DD 0 Deguared Dower                                                         | (0000 0000)                |  |  |
| 0         | 0x90                                              | R      | PD 1 Requested Power                                                        | (0000,0000)                |  |  |
| 0         | 0x91                                              | R      | PD 1 Requested Power                                                        | (0000,0000)                |  |  |
|           | 0x92                                              | R      | PD 2 Requested Power                                                        | (0000,0000)                |  |  |
| 0         | 0x93                                              | R<br>R | PD 3 Requested Power Reserved (write prohibited)                            | (0000,0000)                |  |  |
|           | 0x94~0x9F<br>currents                             | ı K    | Leservea (write brouibitea)                                                 | -                          |  |  |
|           |                                                   | D      | Port 0 Current MSB                                                          | (vvvv 0000)                |  |  |
| 0         | 0xA0<br>0xA1                                      | R<br>R | Port 0 Current LSB                                                          | (xxxx,0000)<br>(0000,0000) |  |  |
| 0         | 0xA1<br>0xA2                                      | R      | Port 1 Current MSB                                                          | (xxxx,0000)                |  |  |
| 0         | 0xA2<br>0xA3                                      | R      | Port 1 Current USB                                                          | (0000,0000)                |  |  |
| 0         | 0xA3<br>0xA4                                      | R      | Port 2 Current MSB                                                          | (xxxx,0000)                |  |  |
| 0         | 0xA4<br>0xA5                                      | R      | Port 2 Current LSB                                                          | (0000,0000)                |  |  |
| 0         | 0xA6                                              | R      | Port 3 Current MSB                                                          | (xxxx,0000)                |  |  |
| 0         | 0xA6<br>0xA7                                      | R      | Port 3 Current LSB                                                          | (0000,0000)                |  |  |
| 0         | 0xA7<br>0xA8~0xAF                                 | R      | Reserved (write prohibited)                                                 | (0000,0000)                |  |  |
| U         | UXAO~UXAF                                         | L/     | rveservea (write profibilea)                                                |                            |  |  |



| Page<br># | ge Register Address and Attribute |     | Register Name               | Default Value |
|-----------|-----------------------------------|-----|-----------------------------|---------------|
| Port V    | oltages                           |     |                             |               |
| 0         | 0xB0                              | R   | Port 0 Voltage MSB          | (xxxx,0000)   |
| 0         | 0xB1                              | R   | Port 0 Voltage LSB          | (0000,0000)   |
| 0         | 0xB2                              | R   | Port 1 Voltage MSB          | (xxxx,0000)   |
| 0         | 0xB3                              | R   | Port 1 Voltage LSB          | (0000,0000)   |
| 0         | 0xB4                              | R   | Port 2 Voltage MSB          | (xxxx,0000)   |
| 0         | 0xB5                              | R   | Port 2 Voltage LSB          | (0000,0000)   |
| 0         | 0xB6                              | R   | Port 3 Voltage MSB          | (xxxx,0000)   |
| 0         | 0xB7                              | R   | Port 3 Voltage LSB          | (0000,0000)   |
| 0         | 0xB8~0xBF                         | R   | Reserved (write prohibited) | -             |
| Port T    | emperatures                       |     |                             |               |
| 0         | 0xC0                              | R   | Port 0 Temp. MSB            | (xxx0,0000)   |
| 0         | 0xC1                              | R   | Port 0 Temp. LSB            | (0000,0000)   |
| 0         | 0xC2                              | R   | Port 1 Temp. MSB            | (xxx0,0000)   |
| 0         | 0xC3                              | R   | Port 1 Temp. LSB            | (0000,0000)   |
| 0         | 0xC4                              | R   | Port 2 Temp. MSB            | (xxx0,0000)   |
| 0         | 0xC5                              | R   | Port 2 Temp. LSB            | (0000,0000)   |
| 0         | 0xC6                              | R   | Port 3 Temp. MSB            | (xxx0,0000)   |
| 0         | 0xC7                              | R   | Port 3 Temp. LSB            | (0000,0000)   |
| 0         | 0xC8~0xDF                         | R   | Reserved (write prohibited) | -             |
| Suppl     | y Voltage                         |     |                             |               |
| 0         | 0xE0                              | R   | Supply Voltage MSB          | (xxxx,0000)   |
| 0         | 0xE1                              | R   | Supply Voltage LSB          | (0000,0000)   |
| IVT P     | oll Control                       |     |                             |               |
| 0         | 0xE2                              | R/W | Force IVT Poll              | (0000,0000)   |
| 0         | 0xE3                              | R/W | IVT Poll Control            | (0000,0000)   |
| 0         | 0xE4                              | R/W | Error Delay ( Unit :100ms)  | (0000,0000)   |
| 0         | 0xE5 ~ 0xFF                       | R   | Reserved (write prohibited) | -             |



Table 6 Register Page 1 description

| Page<br># | Register Adams and Attri    | ddress<br>bute | Register Name                                                               | Default Value<br>(Binary)  |
|-----------|-----------------------------|----------------|-----------------------------------------------------------------------------|----------------------------|
| Regist    | ter Page & I <sup>2</sup> C |                | Registers                                                                   | (= <b>y</b> )              |
| 1         | 0x00                        | R/W            | Register Page & I <sup>2</sup> C LSB Device Address (I <sup>2</sup> C Addr) | (0001,xPPP)                |
| Synton    | M Configuration             | 2 Contro       |                                                                             | P:pin setting              |
| Syster    | II Coringulation            | l & Contro     | r Registers                                                                 | (PPPP,x000)                |
| 1         | 0x01                        | R/W            | System Configuration                                                        | P:pin setting              |
| 1         | 0x02                        | R/W            | System Control                                                              | (xxxx,xxx0)                |
| 1         | 0x03                        | R              | Hardware Revision (MSB)                                                     | (0000,0100)                |
| 1         | 0x04                        | R              | Hardware Revision ( LSB)                                                    | (1010,0010)                |
| 1         | 0x05                        | R/W            | Watchdog Timer                                                              | (0111,1111)                |
| 1         | 0x06                        | R/W            | Scratch register                                                            | (0000,0000)                |
| 1         | 0x07                        | R/W            | Alternative Register                                                        | (xxxx,PPPP)                |
| LED C     | Control & Config            | guration Re    | egister                                                                     |                            |
| 1         | 0x08                        | R/W            | Port LED Configuration                                                      | (PP01,011P)                |
|           | 0.00                        | D 44/          | •                                                                           | P:PinSetting               |
| 1         | 0x09                        | R/W            | Port LED Flash Control                                                      | (0000,0000)                |
| 1         | 0x0A                        | R/W            | Port Warning LED Control                                                    | (1100,0000)                |
| 1         | 0x0B                        | R/W            | LED Start Index                                                             | (xxPP,PPPP)                |
|           | 0.00                        | D 44/          | DOE West's LED to to                                                        | P:PinSetting               |
| 1         | 0x0C                        | R/W            | PSE Warning LED Index                                                       | (0001,0011)                |
| 1         | 0x0D                        | R/W            | LED Control Registers                                                       | (0001,1000)                |
| 1         | 0x0E                        | R/W            | PSE Warning LED Display Registers                                           | (0000,0000)                |
| 1         | 0x0F                        | R              | Reserved (write prohibited)                                                 | -                          |
|           | r Configuration             |                | De la Carta de la (DANA)                                                    | (0000 4000)                |
| 1         | 0x10                        | R/W            | Power Configuration Mode (PAM)                                              | (0000,1000)                |
| 1         | 0x11                        | R              | Reserved (write prohibited)                                                 | (0044,4440)                |
| 1         | 0x12                        | R/W            | Class 0 Port Power Limit                                                    | (0011,1110)                |
| 1         | 0x13                        | R/W            | Class 1 Port Power Limit                                                    | (0001,0000)                |
| 1         | 0x14                        | R/W            | Class 2 Port Power Limit                                                    | (0001,1100)                |
| 1         | 0x15                        | R/W<br>R/W     | Class 3 Port Power Limit                                                    | (0011,1110)                |
| 1         | 0x16<br>0x17                | R/W            | Class 4 Port Power Limit Type 1                                             | (0011,1110)                |
| 1         | 0x17<br>0x18                | R/W            | Class 4 Port Power Limit Type 2  Host Define Port 0 Power Limit             | (0111,1000)                |
| 1         | 0x18                        | R/W            | Host Define Port 1 Power Limit  Host Define Port 1 Power Limit              | (0111,1000)<br>(0111,1000) |
| 1         | 0x19<br>0x1A                | R/W            | Host Define Port 2 Power Limit                                              | (0111,1000)                |
|           | 0x1B                        | R/W            | Host Define Port 3 Power Limit  Host Define Port 3 Power Limit              | (0111,1000)                |
| 1         | 0x1C~0x23                   | R              | Reserved (write prohibited)                                                 | (0111,1000)                |
| 1         | 0x1C~0x23                   | R/W            | Port Temp. Limit MSB                                                        | (xxx0,1001)                |
| 1         | 0x24<br>0x25                | R/W            | Port Temp. Limit MSB                                                        | (0110,0000)                |
| 1         | 0x26~0x2F                   | R              | Reserved (write prohibited)                                                 | -                          |
| 1         | 0x20~0x21                   | R/W            | Port 0 Current Limit MSB                                                    | (xxxx,1100)                |
| 1         | 0x30<br>0x31                | R/W            | Port 0 Current Limit MSB                                                    | (1000,0000)                |
| 1         | 0x31                        | R/W            | Port 1 Current Limit MSB                                                    | (xxxx,1100)                |
| 1         | 0x32<br>0x33                | R/W            | Port 1 Current Limit MSB                                                    | (1000,0000)                |
| 1         | 0x34                        | R/W            | Port 2 Current Limit MSB                                                    | (xxxx,1100)                |
| 1         | 0x35                        | R/W            | Port 2 Current Limit MoB                                                    | (1000,0000)                |
| 1         | 0x36                        | R/W            | Port 3 Current Limit MSB                                                    | (xxxx,1100)                |
| 1         | 0x37                        | R/W            | Port 3 Current Limit MSB                                                    | (1000,0000)                |
| <u>'</u>  | 3,01                        | 17/77          | 1 OIL O CARTOIL EIGHT LOD                                                   | (1000,0000)                |



|           | Dalasi leet              |           |                                                        |                           |  |  |  |
|-----------|--------------------------|-----------|--------------------------------------------------------|---------------------------|--|--|--|
| Page<br># | Register Adams and Attri |           | Register Name                                          | Default Value<br>(Binary) |  |  |  |
| 1         | 0x38~0x3F                | R         | Reserved (write prohibited)                            | -                         |  |  |  |
| Power     | Trunk Control            | & Configu | ration                                                 |                           |  |  |  |
| 1         | 0x40                     | R/W       | Trunk 0 Power Limit MSB                                | (xxxx,x001)               |  |  |  |
| 1         | 0x41                     | R/W       | Trunk 0 Power Limit LSB                                | (0010,1100)               |  |  |  |
| 1         | 0x42                     | R/W       | Trunk 1 Power Limit MSB                                | (xxxx,x001)               |  |  |  |
| 1         | 0x43                     | R/W       | Trunk 1 Power Limit LSB                                | (0010,1100)               |  |  |  |
| 1         | 0x44~0x4B                | R         | Reserved (write prohibited)                            | -                         |  |  |  |
| 1         | 0x4C                     | R/W       | Trunk 0 Supply Voltage Upper Limit MSB                 | (xxxx,0011)               |  |  |  |
| 1         | 0x4D                     | R/W       | Trunk 0 Supply Voltage Upper Limit LSB                 | (1111,1000)               |  |  |  |
| 1         | 0x4E                     | R/W       | Trunk 0 Supply Voltage Lower Limit MSB                 | (xxxx,0001)               |  |  |  |
| 1         | 0x4F                     | R/W       | Trunk 0 Supply Voltage Lower Limit LSB                 | (1010,1000)               |  |  |  |
| 1         | 0x50                     | R/W       | Trunk 1 Supply Voltage Upper Limit MSB                 | (xxxx,0011)               |  |  |  |
| 1         | 0x51                     | R/W       | Trunk 1 Supply Voltage Upper Limit LSB                 | (1111,1000)               |  |  |  |
| 1         | 0x52                     | R/W       | Trunk 1 Supply Voltage Lower Limit MSB                 | (xxxx,0001)               |  |  |  |
| 1         | 0x53                     | R/W       | Trunk 1 Supply Voltage Lower Limit LSB                 | (1010,1000)               |  |  |  |
| 1         | 0x54                     | R/W       | PSE Available Current MSB                              | (x101,1101)               |  |  |  |
| 1         | 0x55                     | R/W       | PSE Available Current LSB                              | (1100,0000)               |  |  |  |
| 1         | 0x56                     | R         | Total consumed Current MSB                             | (x000,0000)               |  |  |  |
| 1         | 0x57                     | R         | Total consumed Current LSB                             | (0000,0000)               |  |  |  |
| 1         | 0x58                     | R/W       | Port 0 Priority                                        | (xx00,0000)               |  |  |  |
| 1         | 0x59                     | R/W       | Port 1 Priority                                        | (xx00,0000)               |  |  |  |
| 1         | 0x5A                     | R/W       | Port 2 Priority                                        | (xx00,0000)               |  |  |  |
| 1         | 0x5B                     | R/W       | Port 3 Priority                                        | (xx00,0000)               |  |  |  |
| 1         | 0x5C~0x5F                | R         | Reserved (write prohibited)                            | -                         |  |  |  |
| 1         | 0x60                     | R/W1C     | Total Current &Power Limiter Power Off Event Registers | (0000,0000)               |  |  |  |
| 1         | 0x61~0x68                | R         | Reserved (write prohibited)                            | -                         |  |  |  |
| 1         | 0x69                     | R/W       | Trunk Select                                           | (xxxx,xx00)               |  |  |  |
| 1         | 0x6A                     | R         | PSE Consumed Power MSB                                 | (0000,0000)               |  |  |  |
| 1         | 0x6B                     | R         | PSE Consumed Power LSB                                 | (0000,0000)               |  |  |  |
| 1         | 0x6C                     | R         | Trunk Available Power MSB.                             | (0001,0010)               |  |  |  |
| 1         | 0x6D                     | R         | Trunk Available Power LSB                              | (1100,0000)               |  |  |  |
| 1         | 0x6E                     | R         | Trunk Allocated Power MSB                              | (x000,0000)               |  |  |  |
| 1         | 0x6F                     | R         | Trunk Allocated Power LSB                              | (0000,0000)               |  |  |  |
| Port S    |                          |           |                                                        | (2222,2222)               |  |  |  |
| 1         | 0x70                     | R/W1C     | Port 0 Status                                          | (0000,0000)               |  |  |  |
| 1         | 0x71                     | R/W1C     | Port 1 Status                                          | (0000,0000)               |  |  |  |
| 1         | 0x72                     | R/W1C     | Port 2 Status                                          | (0000,0000)               |  |  |  |
| 1         | 0x73                     | R/W1C     | Port 3 Status                                          | (0000,0000)               |  |  |  |
| 1         | 0x74~0x77                | R         | Reserved (write prohibited)                            | -                         |  |  |  |
| 1         | 0x78                     | R/W       | Port 0 Status Mask                                     | (0000,0000)               |  |  |  |
| 1         | 0x79~0x7F                | R         | Reserved (write prohibited)                            | -                         |  |  |  |
| 1         | 0x80                     | R         | Port Interrupt Status                                  | (0000,0000)               |  |  |  |
| 1         | 0x81                     | R/W       | Power Event Handle                                     | (0100,1xxx)               |  |  |  |
| 1         | 0x82                     | R         | Port Power Status                                      | (0000,0000)               |  |  |  |
| 1         | 0x83                     | R         | MPS Present Status                                     | (0000,1111)               |  |  |  |
| 1         | 0x84                     | R/W1C     | System Initialization and Current Overload Status      | (0000,0001)               |  |  |  |
| 1         | 0x85                     | R/W       | System Initialization and Current Overload Status mask | (0000,0000)               |  |  |  |
| 1         | 0x86                     | R/W       |                                                        | (0000.0000)               |  |  |  |
| 1         | 0x87                     | R/W       | Severe Short Circuit Event Register                    | (0000,0000)               |  |  |  |
| 1         | 0x86                     | R/W       | mask Port Voltage Bad Event Register                   | (0000,0000)               |  |  |  |
| <u> </u>  | 0,07                     | 17/77     | Devele Short Ollouit Everit Megistel                   | (0000,0000)               |  |  |  |



|           | Datasticet               |             |                                                            |                           |  |  |
|-----------|--------------------------|-------------|------------------------------------------------------------|---------------------------|--|--|
| Page<br># | Register Adams and Attri |             | Register Name                                              | Default Value<br>(Binary) |  |  |
| 1         | 0x88~0x8F                | R           | Reserved (write prohibited)                                | -                         |  |  |
| State     | Machine Contro           | ol & Status |                                                            |                           |  |  |
| 1         | 0x90                     | R/W         | Port 0 State Machine State                                 | (0000,0000)               |  |  |
| 1         | 0x91                     | R/W         | Port 1 State Machine State                                 | (0000,0000)               |  |  |
| 1         | 0x92                     | R/W         | Port 2 State Machine State                                 | (0000,0000)               |  |  |
| 1         | 0x93                     | R/W         | Port 3 State Machine State                                 | (0000,0000)               |  |  |
| 1         | 0x94~0x97                | R           | Reserved (write prohibited)                                | -                         |  |  |
| 1         | 0x98                     | R/W         | Port 0 Power Control                                       | (xxxx,0101)               |  |  |
| 1         | 0x99                     | R/W         | Port 1 Power Control                                       | (xxxx,0101)               |  |  |
| 1         | 0x9A                     | R/W         | Port 2 Power Control                                       | (xxxx,0101)               |  |  |
| 1         | 0x9B                     | R/W         | Port 3 Power Control                                       | (xxxx,0101)               |  |  |
| 1         | 0x9C~0x9F                | R           | Reserved (write prohibited)                                | -                         |  |  |
| 1         | 0xA0                     | R/W         | Port 3-0 Classification Event Number                       | (1010,1010)               |  |  |
| 1         | 0xA1                     | R           | Reserved (write prohibited)                                | -                         |  |  |
| 1         | 0xA2                     | R/W         | PSE Skip Event 2                                           | (0000,1111)               |  |  |
| 1         | 0xA3                     | R           | Power Up Suspend Control                                   | (xxxx,0000)               |  |  |
| 1         | 0xA4                     | R           | Class Suspend Status                                       | (xxxx,0000)               |  |  |
| 1         | 0xA5                     | R/W         | Class Suspend Control                                      | (xxxx,0000)               |  |  |
| Count     | er Registers             | 1011        | Class Gaspana Garmar                                       | (70001,0000)              |  |  |
| 1         | 0xA6                     | R/W         | Statistic Count 0&1 Selection                              | (1000,1001)               |  |  |
| 1         | 0xA7                     | R/W         | Statistic Count 2 Selection                                | (xxxx,1000)               |  |  |
| 1         | 0xA8                     | R           | Port 0 Statistic Count 0                                   | (0000,0000)               |  |  |
| 1         | 0xA9                     | R           | Port 1 Statistic Count 0                                   | (0000,0000)               |  |  |
| 1         | 0xAA                     | R           | Port 2 Statistic Count 0                                   | (0000,0000)               |  |  |
| 1         | 0xAB                     | R           | Port 3 Statistic Count 0                                   | (0000,0000)               |  |  |
| 1         | 0xAC~0xAF                | R           | Reserved (write prohibited)                                | -                         |  |  |
| 1         | 0xB0                     | R           | Port 0 Statistic Count 1                                   | (0000,0000)               |  |  |
| 1         | 0xB1                     | R           | Port 1 Statistic Count 1                                   | (0000,0000)               |  |  |
| 1         | 0xB2                     | R           | Port 2 Statistic Count 1                                   | (0000,0000)               |  |  |
| 1         | 0xB3                     | R           | Port 3 Statistic Count 1                                   | (0000,0000)               |  |  |
| 1         | 0xB4~0xB7                | R           | Reserved (write prohibited)                                | (0000,0000)               |  |  |
| 1         | 0xB8                     | R           | Port 0 Statistic Count 2                                   | (0000,0000)               |  |  |
| 1         | 0xB9                     | R           | Port 1 Statistic Count 2                                   | (0000,0000)               |  |  |
| 1         | 0xBA                     | R           | Port 2 Statistic Count 2                                   | (0000,0000)               |  |  |
| 1         | 0xBA<br>0xBB             | R           | Port 3 Statistic Count 2                                   | (0000,0000)               |  |  |
| 1         | 0xBC~0xBF                | R           |                                                            | (0000,0000)               |  |  |
|           |                          |             | Reserved (write prohibited)                                | -                         |  |  |
|           |                          |             | D Threshold Registers  Total Current & Power Limit Control | (0000 0000)               |  |  |
| 1         | 0xC0                     | R/W         | Total Current &Power Limit Control                         | (0000,0000)               |  |  |
|           | 0xC1~0xD9                | R           | Reserved (write prohibited)                                | (0000 0000)               |  |  |
| 1         | 0xDA                     | R/W1C       | Power Denied Event Status                                  | (0000,0000)               |  |  |
| 1         | 0xDB                     | R           | Reserved (write prohibited)                                | (0000 0000)               |  |  |
| 1         | 0xDC                     | R/W1C       | Invalid Signature Event Status                             | (0000,0000)               |  |  |
| 1         | 0xDD                     | R/W         | Overload LED Threshold MSB                                 | (0001,1001)               |  |  |
| 1         | 0xDE                     | R/W         | Overload LED Threshold LSB                                 | (1000,0000)               |  |  |
| 1         | 0xDF                     | R/W         | Temperature LED Threshold MSB                              | (0000,0110)               |  |  |
| 1         | 0xE0                     | R/W         | Temperature LED Threshold LSB                              | (0100,0000)               |  |  |
| 1         | 0xE1~0xF2                | R           | Reserved (write prohibited)                                | (0000 0000)               |  |  |
| 1         | 0xF3                     | R/W         | 4 Pair High Power Control Registers                        | (0000,00PP)               |  |  |
| 1         | 0xF4                     | R/W         | 4 Pair High Power Timing Registers                         | (xxxx,0000)               |  |  |
| 1         | 0xF5~0xFF                | R           | Reserved (write prohibited)                                | -                         |  |  |



# Table 7 Register Page 2 description

| Register Page & I*C Interface Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Page<br># |                             |             | Register Name                           | Default Value<br>(Binary) |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------------------|-------------|-----------------------------------------|---------------------------|--|
| PSE Available Consumed Power Registers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Regist    | ter Page & I <sup>2</sup> C | Interface F | Registers                               | \                         |  |
| PSE Available Consumed Power Registers   2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |           |                             |             |                                         |                           |  |
| 2         0x2E         R/W         PSE Available Power MSB         (1111,1111)           2         0x2F         R/W         PSE Available Power MSB         (0000,0000)           2         0x30         R         Port 0 Consumed Power MSB         (0000,0000)           2         0x31         R         Port 0 Consumed Power LSB         (0000,0000)           2         0x32         R         Port 1 Consumed Power LSB         (0000,0000)           2         0x33         R         Port 1 Consumed Power LSB         (0000,0000)           2         0x34         R         Port 2 Consumed Power LSB         (0000,0000)           2         0x34         R         Port 2 Consumed Power MSB         (0000,0000)           2         0x36         R         Port 3 Consumed Power MSB         (0000,0000)           2         0x36         R         Port 3 Consumed Power MSB         (0000,0000)           2         0x37         R         Port 3 Consumed Power MSB         (0000,0000)           2         0x38-0x3F         R         Reserved (write prohibited)         -           2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x42         R <t< td=""><td>PSE A</td><td>vailable Consu</td><td>med Powe</td><td>er Registers</td><td>, ,</td></t<>          | PSE A     | vailable Consu              | med Powe    | er Registers                            | , ,                       |  |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |           |                             |             |                                         | -                         |  |
| 2         0x30         R         Port 0 Consumed Power LSB         (0000,0000)           2         0x31         R         Port 0 Consumed Power LSB         (0000,0000)           2         0x32         R         Port 1 Consumed Power MSB         (0000,0000)           2         0x33         R         Port 1 Consumed Power LSB         (0000,0000)           2         0x34         R         Port 2 Consumed Power LSB         (0000,0000)           2         0x35         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x36         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x37         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x37         R         Port 0 Max Consumed Power LSB         (0000,0000)           2         0x40         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x43         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x45 <t< td=""><td>2</td><td>0x2E</td><td>R/W</td><td>PSE Available Power MSB</td><td>(1111,1111)</td></t<> | 2         | 0x2E                        | R/W         | PSE Available Power MSB                 | (1111,1111)               |  |
| 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2         | 0x2F                        | R/W         | PSE Available Power LSB                 | (0000,0000)               |  |
| 2         0x32         R         Port 1 Consumed Power MSB         (0000,0000)           2         0x33         R         Port 1 Consumed Power LSB         (0000,0000)           2         0x34         R         Port 2 Consumed Power MSB         (0000,0000)           2         0x35         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x36         R         Port 3 Consumed Power MSB         (0000,0000)           2         0x37         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x40         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x45         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x46                                                                                                |           | 0x30                        | R           | Port 0 Consumed Power MSB               | (0000,0000)               |  |
| 2         0x33         R         Port 1 Consumed Power LSB         (0000,0000)           2         0x34         R         Port 2 Consumed Power MSB         (0000,0000)           2         0x35         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x36         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x37         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x40         R         Port 0 Max Consumed Power LSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x45         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x46 <td></td> <td>0x31</td> <td></td> <td>Port 0 Consumed Power LSB</td> <td>(0000,0000)</td>  |           | 0x31                        |             | Port 0 Consumed Power LSB               | (0000,0000)               |  |
| 2         0x34         R         Port 2 Consumed Power LSB         (0000,0000)           2         0x35         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x36         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x37         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x40         R         Port 0 Max Consumed Power LSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x43         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48                                                                                        |           | 0x32                        |             | Port 1Consumed Power MSB                | (0000,0000)               |  |
| 2         0x35         R         Port 2 Consumed Power LSB         (0000,0000)           2         0x36         R         Port 3 Consumed Power MSB         (0000,0000)           2         0x37         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x43         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power MSB         (0000,0000)           2                                                                                                 |           | 0x33                        |             | Port 1 Consumed Power LSB               | (0000,0000)               |  |
| 2         0x36         R         Port 3 Consumed Power MSB         (0000,0000)           2         0x37         R         Port 3 Consumed Power LSB         (0000,0000)           2         0x38-0x3F         R         Reserved (write prohibited)         -           2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x41         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48-0x4F         R         Reserved (write prohibited)         -           2         0x50                                                                                              |           |                             |             |                                         |                           |  |
| 2         0x38 - 0x3F         R         Reserved (write prohibited)         -           2         0x38 - 0x3F         R         Reserved (write prohibited)         -           2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x41         R         Port 0 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x43         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x45         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48-0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x5                                                                                        |           |                             |             |                                         |                           |  |
| 2         0x38-0x3F         R         Reserved (write prohibited)         -           2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x41         R         Port 0 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x43         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x45         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current MSB         (0000,0000)           2                                                                                    |           |                             |             |                                         |                           |  |
| 2         0x40         R         Port 0 Max Consumed Power MSB         (0000,0000)           2         0x41         R         Port 0 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x43         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x45         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48-0x4F         R         Reserved (write prohibited)                                                                                                                                                                                                                                                                                                                                                                                                         |           |                             |             |                                         | (0000,0000)               |  |
| 2         0x41         R         Port 0 Max Consumed Power LSB         (0000,0000)           2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x43         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x45         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48~0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 2 Max Consumed Current LSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2 <td></td> <td></td> <td></td> <td></td> <td>-</td>                               |           |                             |             |                                         | -                         |  |
| 2         0x42         R         Port 1 Max Consumed Power MSB         (0000,0000)           2         0x43         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x45         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48-0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 2 Max Consumed Current MSB         (0000,0000)           2<                                                                               |           |                             |             |                                         | , , ,                     |  |
| 2         0x43         R         Port 1 Max Consumed Power LSB         (0000,0000)           2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x45         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48-0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 0 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current LSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current LSB         (0000,0000)                                                                                          |           |                             |             |                                         | , , ,                     |  |
| 2         0x44         R         Port 2 Max Consumed Power MSB         (0000,0000)           2         0x45         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48~0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 0 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current MSB         (0000,0000) <t< td=""><td></td><td></td><td></td><td></td><td></td></t<>                           |           |                             |             |                                         |                           |  |
| 2         0x45         R         Port 2 Max Consumed Power LSB         (0000,0000)           2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48-0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x58-0x5F         R         Reserved (write prohibited)         -           2 <td></td> <td></td> <td></td> <td></td> <td></td>                                 |           |                             |             |                                         |                           |  |
| 2         0x46         R         Port 3 Max Consumed Power MSB         (0000,0000)           2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48~0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 0 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power LSB         (0000,0000)           2                                                                                      |           |                             |             |                                         |                           |  |
| 2         0x47         R         Port 3 Max Consumed Power LSB         (0000,0000)           2         0x48~0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 0 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2                                                                                    |           |                             |             |                                         |                           |  |
| 2         0x48-0x4F         R         Reserved (write prohibited)         -           2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 0 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x57         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2         0x61         R         Max PSE Consumed Current MSB         (0000,0000)           2                                                                                          |           |                             |             |                                         |                           |  |
| 2         0x50         R         Port 0 Max Consumed Current MSB         (0000,0000)           2         0x51         R         Port 0 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2         0x61         R         Max PSE Consumed Power LSB         (0000,0000)           2         0x62         R         Max PSE Consumed Current MSB         (0000,0000)           2         0x63         R         Max PSE Consumed Current MSB         (0000,0000)           2                                                                                    |           |                             |             |                                         | (0000,0000)               |  |
| 2         0x51         R         Port 0 Max Consumed Current LSB         (0000,0000)           2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2         0x61         R         Max PSE Consumed Current MSB         (0000,0000)           2         0x62         R         Max PSE Consumed Current LSB         (0000,0000)           2         0x63         R         Max PSE Consumed Current LSB         (0000,0000)           2         0x64~0x6F         R         Reserved (write prohibited)         -           2                                                                                           |           |                             |             |                                         | - (2222 222)              |  |
| 2         0x52         R         Port 1 Max Consumed Current MSB         (0000,0000)           2         0x53         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2         0x61         R         Max PSE Consumed Current MSB         (0000,0000)           2         0x62         R         Max PSE Consumed Current LSB         (0000,0000)           2         0x63         R         Reserved (write prohibited)         -           2         0x64~0x6F         R         Reserved (write prohibited)         -           2         0x70         R/W         Detection Signature MSB         (0000,0000)           2         0x72                                                                                               |           |                             |             |                                         |                           |  |
| 2         0x53         R         Port 1 Max Consumed Current LSB         (0000,0000)           2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 2 Max Consumed Current LSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2         0x61         R         Max PSE Consumed Power LSB         (0000,0000)           2         0x62         R         Max PSE Consumed Current MSB         (0000,0000)           2         0x63         R         Max PSE Consumed Current LSB         (0000,0000)           2         0x64~0x6F         R         Reserved (write prohibited)         -           2         0x70         R/W         Detection Signature MSB         (0000,0000)           2         0x72         R         1st Detection Signature LSB (12-bits integer, 4-bits fraction, KΩ)         (0000,0000) <tr< td=""><td></td><td></td><td></td><td></td><td></td></tr<>             |           |                             |             |                                         |                           |  |
| 2         0x54         R         Port 2 Max Consumed Current MSB         (0000,0000)           2         0x55         R         Port 2 Max Consumed Current LSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2         0x61         R         Max PSE Consumed Power LSB         (0000,0000)           2         0x62         R         Max PSE Consumed Current MSB         (0000,0000)           2         0x63         R         Max PSE Consumed Current LSB         (0000,0000)           2         0x64~0x6F         R         Reserved (write prohibited)         -           2         0x70         R/W         Detection Signature Port Selection bit [5:4]         (xx00,xxxx)           2         0x71         R         1st Detection Signature LSB         (0000,0000)           2         0x73         R         2nd Detection Signature LSB         (0000,0000)           2                                                                                      |           |                             |             |                                         |                           |  |
| 2         0x55         R         Port 2 Max Consumed Current LSB         (0000,0000)           2         0x56         R         Port 3 Max Consumed Current MSB         (0000,0000)           2         0x57         R         Port 3 Max Consumed Current LSB         (0000,0000)           2         0x58~0x5F         R         Reserved (write prohibited)         -           2         0x60         R         Max PSE Consumed Power MSB         (0000,0000)           2         0x61         R         Max PSE Consumed Power LSB         (0000,0000)           2         0x62         R         Max PSE Consumed Current MSB         (0000,0000)           2         0x63         R         Max PSE Consumed Current LSB         (0000,0000)           2         0x64~0x6F         R         Reserved (write prohibited)         -           2         0x70         R/W         Detection Signature Port Selection bit [5:4]         (xx00,xxxx)           2         0x71         R         1st Detection Signature LSB         (0000,0000)           2         0x72         R         1st Detection Signature LSB         (0000,0000)           2         0x73         R         2nd Detection Signature LSB         (0000,0000)           2                                                                                          |           |                             |             |                                         |                           |  |
| $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         |                           |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         |                           |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         |                           |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         | (0000,0000)               |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         | (0000 0000)               |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         |                           |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         |                           |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         |                           |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         | -                         |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         | (xx00 xxxx)               |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             |                                         |                           |  |
| $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           |                             |             | 1 <sup>st</sup> Detection Signature LSB | ,                         |  |
| 2 0x74 R $\frac{2^{\text{nd}} \text{ Detection Signature LSB}}{(12\text{-bits integer, 4-bits fraction, K}\Omega)}$ (0000,0000)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |           |                             |             |                                         | ,                         |  |
| $(12-bits integer, 4-bits fraction, K\Omega)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 2         | 0x73                        | R           |                                         | (0000,0000)               |  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2         | 0x74                        | R           |                                         | (0000,0000)               |  |
| 2   OATO OATT   TA   ROSOLVOU (WITTO PTOTIIDILEU)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2         | 0x75~0xFF                   | R           | Reserved (write prohibited)             | -                         |  |



#### 7 Electrical Characteristics

# 7.1 Absolute Maximum Ratings

(Note: Beyond these ratings can cause damage to the device)

**Table 8 Electrical Characteristics** 

| Parameter           | Description                     | Min.       | Тур. | Max. | Unit                   |
|---------------------|---------------------------------|------------|------|------|------------------------|
| Supply Voltage      | V54 – AGND                      | -0.3       |      | +75  | V                      |
| PortN0~PortN3       | PortNn- AGND @n=0~3             | -0.3       |      | +75  | V                      |
| V5                  | V5 – AGND                       | -0.3       |      | +5.5 | V                      |
| All other Pins      | All other Pin – (AGND, or DGND) | -0.3       |      | +3.6 | V                      |
| RGND, AGND          | DGND – AGND                     | -0.3       |      | +0.3 | V                      |
| Maximum Junction    |                                 |            |      | 150  | $^{\circ}\!\mathbb{C}$ |
| Temperature         |                                 |            |      | 130  | C                      |
| Storage Temperature |                                 | -65        |      | 150  | $^{\circ}\!\mathbb{C}$ |
| Range               |                                 | -03        |      | 130  | C                      |
| Lead Temperature    | 30s, reflow                     |            |      | 260  | $^{\circ}\mathbb{C}$   |
| ESD at all Pins     | HBM                             | <u>+</u> 2 |      |      | K۷                     |

### 7.2 Operating Conditions

| Parameter | Description         | Min. | Тур. | Max. | Units                  |
|-----------|---------------------|------|------|------|------------------------|
| Та        | Ambient temperature | -40  |      | +85  | $^{\circ}\!\mathbb{C}$ |
| V54       | V54 – AGND @ af     | 44   | 48   | 57   | V                      |
|           | V54 – AGND @ at     | 50   | 54   | 57   | V                      |

# 7.3 Electrical Characteristics for Analog I/O Pins

| Parameter  | Description                | Conditions                                                    | Min. | Тур. | Max. | Unit     |
|------------|----------------------------|---------------------------------------------------------------|------|------|------|----------|
| V54        | Power Supply               | 44V~57V @af                                                   | 44   |      | 57   | V        |
| V 54       | voltage                    | 50V~57V @at                                                   | 50   |      | 57   | ٧        |
| 154        | V54 operating current      | All ports on @w/o peripheral load current & port load current |      | 6    | 10   | mA       |
| V3P3       | V3P3 voltage               | External Capacitance=4.7uF @short V3P3 and DV3P3              | 3.10 | 3.30 | 3.46 | <b>V</b> |
| lout_v3p3  | EnB_Reg=low                | V3P3 providing to peripheral device<br>@short V3P3 and DV3P3  |      |      | 6    | mA       |
| lin_v3p3   | EnB_Reg=high               | External 3.3V provides to V3P3 @short V3P3 and DV3P3          | 6    |      |      | mA       |
| V5         | Internal use only          | External Capacitance=4.7uF                                    | 5    | 5.25 | 5.5  | V        |
| V1P8       | Internal use only          | External Capacitance=4.7uF                                    | 1.7  | 1.8  | 1.9  | V        |
| \/E4_LI\/I | V54 under                  | Increasing V54 – AGND                                         |      | 13   |      | V        |
| V54_UVL    | voltage Rst                | Decreasing V54 – AGND                                         |      | 12   |      | V        |
| V3P3_UVL   | V3P3 under voltage lockout | Increasing V3P3 – AGND<br>V3P3 – AGND @short V3P3 and DV3P3   |      | 2.4  |      | V        |



#### 7.4 IEEE802.3 af/at Mode Parameters

#### Table 9 IEEE802.3 af/at Mode Parameters

| Parameter | Description                                             | Conditions                                         | Min.         | Тур. | Max. | Unit |    |
|-----------|---------------------------------------------------------|----------------------------------------------------|--------------|------|------|------|----|
| Tovlrec   | Auto-recovery time                                      | From overload shutdown to next dete                | ection       |      | 1.6  |      | S  |
| Tudlrec   | Auto-recovery time                                      | From Imin_off shutdown to next dete                | ection       |      | 1.6  |      | S  |
| Tbackoff  | Back-off time                                           | Midspan mode detection back-off time               | ne           |      | 2.5  |      | S  |
| linrush   | Inrush current                                          | For t=50ms Cload=180uF max.                        |              | 400  | 425  | 450  | mA |
|           | 5                                                       | Continuous port output current after               | af           | 10   |      | 375  | mA |
| lport     | Port output current startup period at                   |                                                    | 10           |      | 640  | mA   |    |
| Donast    | Dest extend a success                                   | Continuous port output power after s period @ af   | tartup       | 0.57 |      | 15.4 | W  |
| Pport     | Port output power                                       | Continuous port output power after speriod @ at    | tartup       | 0.57 |      | 30   | W  |
| I_off     | Port off                                                | Must disconnect for t greater than Tr              | npdo         | 0    |      | 5    | mA |
| I_hold    | Port off or on                                          | May or may not disconnect for greate<br>Tmpdo      | 5            | 7.5  | 10   | mA   |    |
| Tmpdo     | PD Maintenance<br>power signature<br>dropout time limit | af/at                                              | 300          | 310  | 400  | ms   |    |
| Tmps      | PD Maintenance<br>power signature time<br>for validity  | Port current pulse width to reset disconnect timer |              |      | 4    | 60   | ms |
| lcut      | Over load current                                       | af                                                 |              | 350  | 375  | 400  | mA |
| icut      | (default)                                               | at                                                 |              | 600  | 640  | 664  | mA |
| Tcut      | Over load time                                          | Iport > Icut, af/at                                |              | 50   | 62.5 | 75   | ms |
|           |                                                         | af                                                 |              | 400  | 425  | 450  | mA |
| Ilim      | Current limit                                           | at                                                 |              | 800  | 860  | 920  | mA |
|           |                                                         | Iport = Ilim, af                                   |              | 50   | 62.5 | 75   | ms |
| Tlim      | Current limit time                                      | Iport = Ilim, at                                   | lim, at 14.5 |      | 16.5 | 18.5 | ms |
| Toff      | Turn off time                                           | From VportN to V54-2.8V                            |              |      |      | 500  | ms |
| Ron       | Port on resistance                                      | lport≦640mA, & Ta=25°C                             |              |      | 0.2  |      | Ω  |
| loff_port | PortN leakage current                                   | V54=54V , Ta=25°C , Port off                       |              |      |      | 10   | uA |





Figure 6 Typical Power up Sequence

#### IEEE802.3 af/at Mode Parameters: (continued)

| Parameter | Description                         | Conditions                                  | Min. | Тур. | Max. | Unit     |
|-----------|-------------------------------------|---------------------------------------------|------|------|------|----------|
| Detection |                                     |                                             |      |      |      |          |
| Vdet1     | Detection voltage<br>@first point   | V54 – PortNn, (n=0~3)<br>@Rdet=25ΚΩ         | 2.8  | 8    | 10   | ٧        |
| Vdet2     | Detection voltage<br>@second point  | V54 – PortNn, (n=0~3)<br>@Rdet=25KΩ         | 2.8  | 4    | 10   | V        |
| Idetlim   | Detection current limit             | V54=PortNn, (n=0~3)                         |      |      | 5    | mA       |
| Tdet      | Time to complete detection of a PD  | af/at                                       |      | 326  | 500  | ms       |
| Vdet_oc   | Detection port open circuit voltage | V54 – PortNn, (n=0~3)<br>@Port open circuit |      |      | 30   | <b>V</b> |
| Rdet_min  | Minimum Rdet detection resistance   | @Cdet=0.1uF                                 | 15   | 17   | 19   | ΚΩ       |
| Rdet_max  | Maximum Rdet detection resistance   | @Cdet=0.1uF                                 | 26.5 | 30   | 33   | ΚΩ       |
| Rdet_open | Open circuit resistance             | Rdet @Cdet=0.1uF                            | 500  |      |      | ΚΩ       |
| Cdet_good | Valid Cdet detection capacitance    | @Rdet=25KΩ                                  | 0    |      | 4    | uF       |
| Cdet_bad  | Invalid Cdet detection capacitance  | @Rdet=25KΩ                                  | 5    |      |      | uF       |



| Parameter      | Description                       | Conditions                                               | Min. | Тур.   | Max. | Unit          |  |
|----------------|-----------------------------------|----------------------------------------------------------|------|--------|------|---------------|--|
| Classification | •                                 |                                                          |      | - 710- |      |               |  |
| Vclass         | Classification voltage            | V54 – PortNn, (n=0~3)<br>@0mA≦Iclass≦50mA                | 15.5 | 18.0   | 20.5 | V             |  |
| Iclasslim      | Classification current limitation | V54=PortNn, (n=0~3)                                      | 51   |        | 100  | mA            |  |
|                |                                   | Class 0                                                  | 0    |        | 5    | mA            |  |
|                |                                   | Class 1                                                  | 8    |        | 13   | mΑ            |  |
| Iclass         | Classification current            | Class 2                                                  | 16   |        | 21   | mΑ            |  |
| Iciass         | Classification current            | Class 3                                                  | 25   |        | 31   | mΑ            |  |
|                |                                   | Class 4                                                  | 35   |        | 45   | mΑ            |  |
|                |                                   | Invalid class                                            | 51   |        |      |               |  |
| Vmark          | Mark voltage                      | V54 – PortNn, (n=0~3)<br>@0mA≦Imark≤10mA                 | 7    | 9      | 10   | V             |  |
| Imarklim       | Mark current limitation           | V54=PortNn, (n=0~3)                                      | 5    |        | 100  | mA            |  |
| Tcle           | Classification event time         | Width for classification event 1 or event 2              | 6    | 12     | 30   | ms            |  |
| Tme1           | Mark event 1 time                 | Width for mark event 1                                   | 6    | 9      | 12   | ms            |  |
| Tme2           | Mark event 2 time                 | Width for mark event 2                                   | 6    | 22     | 376  | ms            |  |
| Tpon           | Power turn on time                | From end of valid detect to application of power to port |      | 55     | 400  | ms            |  |
| Temperatur     | e Sensor                          |                                                          |      |        |      |               |  |
| Tsd            | Thermal shutdown                  | Internal temperature for thermal shutdown                |      | 150    |      | ${\mathbb C}$ |  |
| Thy            | Thermal shutdown hysteresis       | Internal temperature for release thermal shutdown        |      | 129    |      | ${\mathbb C}$ |  |
| Accuracy       | . •                               |                                                          |      | L      |      |               |  |
| Vport          | Voltage Read Accuracy             | Supply Voltage                                           | -2   |        | 2    | %             |  |
|                |                                   | Port Current = 50 mA                                     | -3   |        | 3    |               |  |
| lport          | Current Read Accuracy             | Port Current = 200 mA                                    | -2.5 |        | 2.5  | %             |  |
| -F-2.,         | ,                                 | Port Current = 600 mA                                    | -2   |        | 2    | 1             |  |



# 7.5 Digital Electrical Characteristics

**Table 10 Digital Electrical Characteristics** 

| Parameter               | Description                   | Conditions                                                                                                          | Min. | Тур. | Max. | Unit |
|-------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| I <sup>2</sup> C & EEPR | OM interface                  |                                                                                                                     |      |      |      |      |
| Tscl                    | SCL/EE_CLK input              | I <sup>2</sup> C input clock                                                                                        |      | 800  |      | KHz  |
| Tee                     | SCL/EE_CLK output             | Output clock for EEPROM                                                                                             |      | 62.5 |      | KHz  |
| T <sub>SCLH</sub>       | SCL high period               |                                                                                                                     | 625  |      |      | ns   |
| T <sub>SCLL</sub>       | SCL low period                |                                                                                                                     | 625  |      |      | ns   |
| T <sub>IDLE</sub>       | Idle time                     | from SDAI $\uparrow$ to SDAI $\downarrow$ , when SCL =1. SCL and SDAI should keep at logic high during $T_{IDLE}$ . | 750  |      |      | ns   |
| T <sub>START</sub>      | Start bit time                | from SDAI ↓ to SCL ↓ SCL should keep at logic high during T <sub>START</sub>                                        | 500  |      |      | ns   |
| T <sub>STOP</sub>       | Stop bit time                 | from SCL ↑ to SDAI ↑ SCL should keep at logic high during T <sub>STOP</sub>                                         | 500  |      |      | ns   |
| T <sub>SDAOO</sub>      | SDAO output delay             | from SCL ↓ to SDAO output                                                                                           | 125  |      | 350  | ns   |
| T <sub>SDAI</sub>       | SDAI input setup time         | from SDAI ↑ to SCL ↑                                                                                                | 50   |      |      | ns   |
| T <sub>SDAIH</sub>      | SDAI input hold time          | from SCL ↓ to SDAI invalid                                                                                          | 50   |      |      | ns   |
| T <sub>TO</sub>         | Time out time                 | IP804AR will abort the I2C cycle, if SCL is idle for longer than $T_{TO}$ .                                         |      |      | 7    | ms   |
| VIL                     | Input low voltage             | AD0~AD2 & I2C                                                                                                       |      |      | 0.8  | V    |
| VIH                     | Input high voltage            | AD0~AD2 & I2C                                                                                                       | 2.2  |      |      | V    |
| VOL                     | Open drain output low voltage | SCL/EE_CLK,SDAI/EE_DAT@auto<br>mode<br>@ Isink =5mA                                                                 |      |      | 0.7  | V    |
| VOL                     | Open drain output low voltage | SDAO,INTB,LED_CLK,LED_DAT @ Isink =5mA                                                                              |      |      | 0.7  | V    |

### 7.6 Power Consumption

**Table 11 Power Consumption** 

| IP804AR use 50V                          | current (mA) | power consumption(W) | Ambient |
|------------------------------------------|--------------|----------------------|---------|
| Standby                                  | 6            | 0.3W                 |         |
| Supply for Optocoupler                   | 6            | 0.3W                 |         |
| R <sub>ON</sub> = 0.2 ohm (@ 30W 1 Port) | 600          | 0.072W               | 25°C    |
| R <sub>ON</sub> = 0.2 ohm (@ 30W 4 Port) | 600          | 0.288W               |         |
| Power = Full load+ Stanby+Optocoupler    |              | 0.888W               |         |



### 7.7 AC Timing

### 7.7.1 Power On Sequence and Reset Timing

| Description                                       | Min. | Тур. | Max. | Unit |
|---------------------------------------------------|------|------|------|------|
| V54_Power on time@ V54 rising time from 0v to 57v |      | 100  | -    | ms   |
| V54 stable to RstN release                        | 100  |      |      | ms   |
| Reset to System up time                           | 100  |      |      | ms   |



Figure 7 Power on Sequence and Reset Timing Diagram



### 7.7.2 EEPROM Timing

### **DATA** read cycle

| Symbol            | Description           | Min. | Тур.  | Max. | Unit |
|-------------------|-----------------------|------|-------|------|------|
| T <sub>SCL</sub>  | Receive clock period  | -    | 16000 | -    | ns   |
| $T_{sSCL}$        | SDA to SCL setup time | 250  | -     | -    | ns   |
| T <sub>hSCL</sub> | SDA to SCL hold time  | 250  | -     | -    | ns   |



Figure 8 EEPROM Read Cycle Timing Diagram

### 7.7.2.2 Command cycle

| Symbol           | Description             |   | Тур.  | Max. | Unit |
|------------------|-------------------------|---|-------|------|------|
| T <sub>SCL</sub> | Transmit clock period   | - | 16000 | -    | ns   |
| $T_{dSCL}$       | SCL falling edge to SDA | - | -     | 400  | ns   |



Figure 9 EEPROM Command Cycle Timing Diagram



# 7.7.3 I<sup>2</sup>C Command Cycle Timing Diagram

| Symbol             | Description                                                                                                      | Min. | Тур. | Max. | Unit |
|--------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| T <sub>SCL</sub>   | I <sup>2</sup> C clock period                                                                                    |      | 1250 | -    | ns   |
| T <sub>SCLH</sub>  | SCL high period                                                                                                  | 625  | -    |      | ns   |
| T <sub>SCLL</sub>  | SCL low period                                                                                                   | 625  |      |      | ns   |
| T <sub>IDLE</sub>  | Idle time: from SDAI ↑ to SDAI ↓, when SCL =1. SCL and SDAI should keep at logic high during T <sub>IDLE</sub> . | 750  |      |      | ns   |
| T <sub>START</sub> | Start bit time: from SDAI ↓ to SCL ↓ SCL should keep at logic high during T <sub>START</sub> .                   | 500  |      |      | ns   |
| T <sub>STOP</sub>  | Stop bit time: from SCL ↑ to SDAI ↑ SCL should keep at logic high during T <sub>STOP</sub> .                     | 500  |      |      | ns   |
| T <sub>SDAOO</sub> | IP804AR SDAO output delay: from SCL ↓ to SDAO output                                                             | 125  |      | 350  | ns   |
| T <sub>SDAI</sub>  | SDAI input setup time: from SDAI ↑ to SCL ↑                                                                      | 50   |      |      | ns   |
| T <sub>SDAIH</sub> | SDAI input hold time: from SCL ↓ to SDAI invalid                                                                 | 50   |      |      | ns   |
| T <sub>TO</sub>    | Time out time: IP804AR will abort the I2C cycle, if SCL is idle for longer than T <sub>TO.</sub>                 |      |      | 7    | ms   |
| V <sub>IH</sub>    | Input high threshold voltage of SCL and SDAI                                                                     | 2.2  |      |      | V    |
| V <sub>IL</sub>    | Input low threshold voltage of SCL and SDAI                                                                      |      |      | 8.0  | V    |



Figure 10 I<sup>2</sup>C Command Cycle Timing Diagram



#### 7.8 Thermal Data

| heta JA | heta JC | $\Psi_{JT}$ | Conditions                     | Units |
|---------|---------|-------------|--------------------------------|-------|
| 21      | 9.6     | 0.47        | IC-Plus 4 Layers 62mmx80mm PCB | °C/W  |
| 67.9    | 15.1    | 11.7        | JEDEC 2 Layers PCB             | °C/W  |
| 26.1    | 11.8    | 4.1         | JEDEC 4 Layers PCB             | °C/W  |

# 8 Order Information

Table 12 Order Information

| Part No. | Package     | Operating Temperature | Notice |
|----------|-------------|-----------------------|--------|
| IP804AR  | 48-Lead QFN | -40°C to 85°C         |        |



# **Package Detail**

48 QFN Outline Dimensions (in mm)



Figure 11 Package Outline Dimensions

# IC Plus Corp.

#### **Headquarters**

10F, No.47, Lane 2, Kwang-Fu Road, Sec. 2, Hsin-Chu City, Taiwan 300, R.O.C.

TEL: 886-3-575-0275 FAX: 886-3-575-0475

Website: www.icplus.com.tw

#### **Sales Office**

4F, No. 106, Hsin-Tai-Wu Road, Sec.1, Hsi-Chih, Taipei Hsien, Taiwan 221, R.O.C.

TEL: 886-2-2696-1669 FAX: 886-2-2696-2220