

### **DESCRIPTION**

This document describes the specification for the F1953 Digital Step Attenuator. The F1953 is part of a family of *Glitch-Free*<sup>TM</sup> DSAs optimized for the demanding requirements of communications Infrastructure. These devices are offered in a compact 4 x 4 mm QFN package with  $50\Omega$  impedances for ease of integration.

### COMPETITIVE ADVANTAGE

Digital step attenuators are used in Receivers and Transmitters to provide gain control. The F1953 is a 6-bit step attenuator optimized for these demanding applications. The silicon design has very low insertion loss and low distortion (> +60dBm IP3₁.) The device has pinpoint accuracy and settles to final attenuation value within 400ns. Most importantly, the F1953 includes Renesas' *Glitch-Free™* technology which results in less than 0.5dB of overshoot ringing during MSB transitions. This is in stark contrast to competing DSAs that *glitch as much as 10dB*.

- ✓ Lowest insertion loss for best SNR
- ✓ Glitch-Free<sup>™</sup> when transitioning won't damage PA or ADC
- ✓ Extremely accurate with low distortion



### **APPLICATIONS**

- Base Station 2G, 3G, 4G, TDD radio-cards
- Repeaters and E911 systems
- Digital Pre-Distortion
- Point to Point Infrastructure
- Public Safety Infrastructure
- WIMAX Receivers and Transmitters
- Military Systems, JTRS radios
- RFID handheld and portable readers
- · Cable Infrastructure

### PART# MATRIX

| Part# | Freq range | Resolution / Range | Control              | IL   | Pinout             |
|-------|------------|--------------------|----------------------|------|--------------------|
| F1950 | 150 - 4000 | 0.25 / 31.75       | Parallel &<br>Serial | -1.3 | PE43702<br>PE43701 |
| F1951 | 100 - 4000 | 0.50 / 31.5        | Serial Only          | -1.2 | HMC305             |
| F1952 | 100 – 4000 | 0.50 / 15.5        | Serial Only          | -0.9 | HMC305             |
| F1953 | 400 - 4000 | 0.50 / 31.5        | Parallel &<br>Serial | -1.3 | PE4302<br>DAT-31R5 |

### **FEATURES**

- Glitch-Free<sup>TM</sup>, < 0.6dB transient overshoot
- Spurious Free Design
- 2.7 to 3.6 V supply
- Attenuation Error < 0.5dB at 2GHz</li>
- Low Insertion Loss < 1.4dB at 2GHz</li>
- Excellent Linearity >+60dBm IP3<sub>I</sub>
- Fast settling time, < 400ns
- Serial or Parallel Interface 31.5dB Range
- Stable Integral Non-Linearity over temperature
- Low Power Consumption < 200μA</li>
- Integrated DC blocking capacitors
- Drop-In replacement
- 4 x 4 mm thin 20-VFQFPN package

### **DEVICE BLOCK DIAGRAM**



### **ORDERING INFORMATION**





### **ABSOLUTE MAXIMUM RATINGS**

 $\begin{array}{lll} V_{DD} \text{ to GND} & -0.3 \text{V to } +4.0 \text{V} \\ D[5:0], \text{ DATA, CLK,LE,V}_{MODE} & -0.3 \text{V to } 3.6 \text{V} \\ RF \text{ Input Power (RF1, RF2) calibration and testing} & +29 \text{dBm} \\ RF \text{ Input Power (RF1, RF2) continuous RF operation} & +23 \text{dBm} \\ \theta_{\text{JA}} \text{ (Junction } - \text{ Ambient)} & +50 ^{\circ} \text{C/W} \\ \theta_{\text{JC}} \text{ (Junction } - \text{ Case)} \text{ The Case is defined as the exposed paddle} & +3 ^{\circ} \text{C/W} \\ \end{array}$ 

Operating Temperature Range (Case Temperature)

T<sub>C</sub> = -40°C to +100°C

Maximum Junction Temperature

140 °C

Maximum Junction Temperature
Storage Temperature Range
Lead Temperature (soldering, 10s)

+260°C

-65°C to +150°C

Stresses above those listed above may cause permanent damage to the device. Functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ESD Caution**

This product features proprietary protection circuitry. However, it may be damaged if subjected to high energy ESD. Please use proper ESD precautions when handling to avoid damage or loss of performance.



### F1953 RECOMMENDED OPERATING CONDITIONS

| Parameter         | Comment                | Sym              | Min | Тур | Max  | Units |
|-------------------|------------------------|------------------|-----|-----|------|-------|
| Supply Voltage    | Main Supply            | $V_{DD}$         | 2.7 | 3.0 | 3.6  | V     |
| Temperature Range | Operating Range (Case) | Tc               | -40 |     | +100 | °C    |
| Frequency Range   | Operating Range        | F <sub>RF</sub>  | 400 |     | 4000 | MHz   |
| RF1 Impedance     | Single-Ended           | Z <sub>RF1</sub> |     | 50  |      | Ω     |
| RF2 Impedance     | Single-Ended           | Z <sub>RF2</sub> |     | 50  |      | Ω     |



# F1953 SPECIFICATION (31.5 dB Range)

Specifications apply at  $V_{DD}$  = +3.0 V,  $f_{RF}$  = 2000 MHz,  $T_{C}$ = +25°C,  $V_{MODE}$  >  $V_{IH}$  (Serial Mode) EVkit losses are de-embedded.

| Parameter                                            | Comment                                                                                                                              | Sym                              | Min                 | Тур        | Max                 | Units |
|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|---------------------|------------|---------------------|-------|
| Logic Input High                                     | CLK, DATA, LE, V <sub>MODE</sub> ,<br>D[5:0]                                                                                         | V <sub>IH</sub>                  | 0.7xV <sub>DD</sub> |            | V <sub>DD</sub>     | V     |
| Logic Input Low                                      | CLK, DATA, LE, V <sub>MODE</sub> ,<br>D[5:0]                                                                                         | V <sub>IL</sub>                  |                     |            | 0.3xV <sub>DD</sub> | V     |
| Logic Current                                        | V <sub>MODE</sub> , D[5:0]                                                                                                           | I <sub>IH,</sub> I <sub>IL</sub> | -5                  |            | +5                  | μΑ    |
| Logic Current                                        | LE                                                                                                                                   | I <sub>IH,</sub> I <sub>IL</sub> | -35                 |            | +35                 | μA    |
| Supply Current                                       | Total V <sub>DD</sub> = 3V                                                                                                           | I <sub>DD</sub>                  |                     | 0.16       | 0.251               | mA    |
| RF1,RF2 Return Loss                                  | 20*log( <b>S</b> <sub>11</sub> ), 20*log( <b>S</b> <sub>22</sub> )                                                                   | S <sub>11</sub> ,S <sub>22</sub> |                     | -23        |                     | dB    |
| Minimum Attenuation                                  | D[5:0] = [000000]                                                                                                                    | A <sub>MIN</sub>                 |                     | 1.35       | 1.90                | dB    |
| Maximum Attenuation                                  | D[5:0] = [111111]                                                                                                                    | A <sub>MAX</sub>                 | 32.0                | 32.4       |                     | dB    |
| Minimum Gain Step                                    | Least Significant Bit                                                                                                                | LSB                              |                     | 0.50       |                     | dB    |
| Phase Delta                                          | Phase change A <sub>MIN</sub> vs. A <sub>MAX</sub>                                                                                   | ΦΔ                               |                     | 39         |                     | deg   |
| Differential ATTN Error                              | Between adjacent steps                                                                                                               | DNL                              |                     | 0.09       |                     | dB    |
| Integral ATTN Error                                  | Error vs. line (A <sub>MIN</sub> ref) to 13.5dB ATTN                                                                                 | INL <sub>1</sub>                 |                     | 0.20       | 0.60                | dB    |
| Integral ATTN Error                                  | Error vs. line (A <sub>MIN</sub> ref) to 31.5dB ATTN                                                                                 | INL <sub>2</sub>                 |                     | 0.47       | 0.75                | dB    |
|                                                      | D[5:0] = [000000] = A <sub>MIN</sub> D[5:0] = [011111] = A <sub>15.5</sub>                                                           | IP3I <sub>1</sub>                | +572                | +66        |                     |       |
| Input IP3                                            | D[5:0] = [011111] = A <sub>15.5</sub> D[5:0] = [111111] = A <sub>MAX</sub> P <sub>IN</sub> = +10 dBm per tone 50 MHz Tone Separation | IP3I <sub>2</sub>                | +53<br>+53          | +60<br>+60 |                     | dBm   |
| 0.1 dB Compression Please note ABS MAX PIN on Page 2 | ■ D[5:0] = [000101] = A <sub>2.5</sub><br>■ Baseline P <sub>IN</sub> = 20dBm                                                         | P <sub>0.1</sub>                 |                     | 28.5       |                     | dBm   |
| Settling Time (parallel mode)                        | <ul> <li>Start LE rising edge &gt; V<sub>IH</sub></li> <li>End +/-0.10dB Pout settling</li> <li>15.5 – 16.0 transition</li> </ul>    | T <sub>LSB</sub>                 |                     | 400        |                     | ns    |
| Serial Clock Speed                                   | SPI 3 wire bus                                                                                                                       | F <sub>CLK</sub>                 |                     | 10         | 50                  | MHz   |
| Serial Setup Time                                    | From rising edge of Vmode to rising edge of CLK for D5                                                                               | Α                                | 20                  |            |                     | ns    |
| Clock width                                          | Clock high pulse width                                                                                                               | В                                | 10                  |            |                     | ns    |
| LE setup time                                        | From rising edge of CLK pulse for D0 to LE rising edge                                                                               | С                                | 10                  |            |                     | ns    |
| LE pulse                                             | LE minimum pulse width                                                                                                               | D                                | 30                  |            |                     | ns    |

# **SPECIFICATION NOTES:**

- 1 Items in min/max columns in **bold italics** are confirmed by Test.
- 2 All other Items in min/max columns are confirmed by Design Characterization.



### **SERIAL CONTROL**

Serial mode is selected when  $V_{MODE}$  is pulled high (>  $V_{IH}$ ), In serial mode the F1953 attenuation setting is programmed via the 3 wire bus (LE, CLK, DATA). In serial mode data is clocked in MSB first. Note the timing diagram below.

**Note** – The F1953 includes a CLK inhibit feature designed to minimize sensitivity to CLK bus noise when the device is not being programmed. When Latch enable is high ( $> V_{IH}$ ), the CLK input is disabled and DATA will not be clocked into the shift register. It is recommended that LE be pulled high ( $> V_{IH}$ ) when the device is not being programmed.

#### **SERIAL REGISTER DEFAULT CONDITION**

If the device is powered up in Serial Mode, the device will default to whatever attenuation state is defined by the six parallel data input pins D5,D4,D3,D2,D1,D0 thus allowing *any attenuation setting* to be specified as the power up state.

# **SERIAL REGISTER TIMING DIAGRAM:** (Note the Timing Spec Intervals in **Blue**)



#### **Polarity**

- 1 = Attenuator Switch IN
- 2 = Attenuator Switch OUT

### **SERIAL REGISTER TIMING TABLE**

| Interval<br>Symbol | Description                                            | Min<br>Spec | Max<br>Spec | Units |
|--------------------|--------------------------------------------------------|-------------|-------------|-------|
| Α                  | From rising edge of Vmode to rising edge of CLK for D5 | 20          |             | ns    |
| В                  | Clock high pulse width                                 | 10          |             | ns    |
| С                  | From rising edge of CLK pulse for D0 to LE rising edge | 10          |             | ns    |
| D                  | LE minimum pulse width                                 | 30          |             | ns    |
| E                  | Serial data set-up time before clock rising edge       | 10          |             | ns    |
| F                  | Serial data hold time after clock rising edge          | 10          |             | ns    |



### PARALLEL CONTROL MODE

The user has the option of running in one of two parallel modes: Direct Parallel Mode or Latched Parallel Mode.

#### **DIRECT-PARALLEL MODE:**

Direct-parallel mode is selected when  $V_{\text{MODE}}$  (pin 13) is  $< V_{\text{IL}}$  and LE (pin 5) is  $> V_{\text{IH}}$ . In this mode the device will immediately react to any voltage changes to the parallel control pins [pins 1, 15, 16, 17, 19, 20]. Use direct-parallel mode for the fastest settling time.

#### **LATCHED-PARALLEL MODE:**

Latched-parallel mode is selected when V<sub>MODE</sub> (pin 13) is < V<sub>IL</sub> and LE (pin 5) is toggled from < V<sub>IL</sub> to > V<sub>IH</sub>

To utilize latched-parallel mode:

- Set LE < VIL
- Adjust pins [1, 15, 16, 17, 19, 20] to the desired attenuation setting. (Note the device will not react to these pins while  $LE < V_{IL}$ .)
- Pull LE > V<sub>IH</sub>. The device will then transition to the attenuation settings reflected by these pins.

When the device is powered up In Latched Parallel Mode [ $V_{MODE} < V_{IL}$  and LE >  $V_{IH}$ ] the attenuation setting defaults to the state defined by the six parallel data pins [pins 1, 15, 16, 17, 19, 20]

LATCHED PARALLEL MODE TIMING DIAGRAM: (Note the Timing Spec Intervals in Blue)



### **LATCHED PARALLEL MODE TIMING TABLE:**

| Interval<br>Symbol | Description                        | Min<br>Spec | Max<br>Spec | Units |
|--------------------|------------------------------------|-------------|-------------|-------|
| Α                  | Serial to Parallel Mode Setup Time | 100         |             | ns    |
| В                  | Parallel Data Hold Time            | 10          |             | ns    |
| С                  | LE minimum pulse width             | 10          |             | ns    |
| D                  | Parallel Data Setup Time           | 10          |             | ns    |



# TYPICAL OPERATING PARAMETRIC CURVES (EVKit loss de-embedded, 3.0V unless otherwise noted)

# Insertion Loss vs. Frequency [AMIN]



 $S_{11}$  vs. Frequency [ $T_{CASE} = +25C$ , 0.5 dB steps]



S<sub>11</sub> vs. Attenuation State



Attenuation vs. Freq [Tcase = +25C, 0.5 dB steps]



 $S_{22}$  vs. Frequency [T<sub>CASE</sub> = +25C, 0.5 dB steps]



S<sub>22</sub> vs. Attenuation State



**TOCs CONTINUED (-2-)** 



### Phase vs. Frequency



# Supply Current I<sub>DD</sub> [vs. Temp]



Input IP3 [ $f_{RF} = 1900 \text{ MHz}, V_{DD} = 3.0 \text{ V}$ ]



# Phase vs. Attenuation Setting



# Supply Current $I_{DD}$ [vs. $V_{DD}$ ]



# Compression [ $f_{RF} = 2000 \text{ MHz}$ , ATTN = 2.5 dB]





# **TOCs CONTINUED (-3-)**

### **DNL** [400 MHz]



# **DNL** [900 MHz]



# **DNL** [2800 MHz]



# **DNL** [700 MHz]



# **DNL** [1900 MHz]



# **Worst Setting DNL**





# **TOCs CONTINUED (-4-)**

# **INL** [400 MHz]



### **INL** [900 MHz]



### INL [2900 MHz]



# **INL** [700 MHz]



### **INL** [1900 MHz]



# **Worst Setting INL**





# TOCs CONTINUED (-5-) $[f_{RF} = 900 \text{ MHz}]$

### Transient [ 15.5 to 16.0 (MSB+) 3.3V F1953]



The graphs **ABOVE** show the transient overshoot and settling time performance for both the MSB+ and MSB- cases for the F1953. The device settles very quickly (~400) ns with benign (~0.5) dB overshoot.

### Transient [ 16.0 to 15.5 (MSB-) 5.0V F1953]



The graphs **BELOW** show the transient overshoot and settling time performance for a popular competing DSA. Note the overshoot/undershoot excursion of almost 10 dB and the very long settling time. For the MSB- case, the settling time is off the scale, ~ 3 µsec.

### Transient [ 15.75 to 16.00 (MSB+) Standard DSA ]



# Transient [ 16.00 to 15.75 (MSB-) Standard DSA ]





# **PIN DIAGRAM**

**TOP View** (looking through the top of the package) **GND** [internal NC] B 7 D2 В 17 20 19 18 **Exposed Pad** CO 0.35 FMT D5 15 D4 Package Drawing 4 mm x 4 mm package dimension \*RF1 14 2 \*RF2 2.06 mm x 2.06 mm exposed pad 0.5 mm pitch DATA 3 13  $\textbf{V}_{\text{MODE}}$ 20 pins 0.75 mm height **CLK** 12 **GND** [internal NC] 0.25 mm pad width 0.55 mm pad length 11 5 LE **GND** [internal NC] 9 10 2 2 S **GND** [internal NC] \* Device is RF Bi-Directional



# **PACKAGE OUTLINE DRAWINGS**

The package outline drawings for the <u>20-VFQFPN</u> are located at the end of this document and are accessible from the Renesas website. The package information is the most current data available and is subject to change without revision of this document.

# **PIN DESCRIPTIONS**

| Pin# | Pin Name       | Pin Function                                                                                                       |
|------|----------------|--------------------------------------------------------------------------------------------------------------------|
| 1    | D5             | 16dB Attenuation Control Bit. Pull high for 16dB ATTN.                                                             |
| 2    | RF1            | Device RF input or output (bi-directional). Internally DC blocked.                                                 |
| 3    | DATA           | Serial interface Data Input.                                                                                       |
| 4    | CLK            | Serial interface Clock Input.                                                                                      |
| 5    | LE             | Serial interface Latch Enable Input. Internal pull-up (100K ohm).                                                  |
| 6    | VDD            | Power supply pin.                                                                                                  |
| 7    | NC             | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). |
| 8    | NC             | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). |
| 9    | NC             | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). |
| 10   | NC             | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). |
| 11   | NC             | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). |
| 12   | NC             | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). |
| 13   | VMODE          | Pull high for serial mode. Ground for Parallel control mode.                                                       |
| 14   | RF2            | Device RF input or output (bi-directional). Internally DC blocked.                                                 |
| 15   | D4             | 8dB Attenuation Control Bit. Pull high for 8dB ATTN.                                                               |
| 16   | D3             | 4dB Attenuation Control Bit. Pull high for 4dB ATTN.                                                               |
| 17   | D2             | 2dB Attenuation Control Bit. Pull high for 2dB ATTN.                                                               |
| 18   | NC             | No internal connection. These pins can be left unconnected, voltage applied, or connected to ground (recommended). |
| 19   | D1             | 1dB Attenuation Control Bit. Pull high for 1dB ATTN.                                                               |
| 20   | D0             | 0.5dB Attenuation Control Bit. Pull high for 0.5dB ATTN.                                                           |
| EP   | Exposed Paddle | Connect to Ground with multiple vias for good thermal relief.                                                      |



# **EVKIT SCHEMATIC**

The diagram below describes the recommended applications / EVkit circuit:





# **EVKIT OPERATION**

The picture and graphic below describe how to operate the EVkit.





# **EVKIT BOM (F1953)**

F1953 BOM Rev 01 PCB Rev 01 11/15/2012

| Item # | Value                   | Size  | Desc                             | Mfr. Part #         | Mfr.            | Part Reference  | Qty |
|--------|-------------------------|-------|----------------------------------|---------------------|-----------------|-----------------|-----|
| 1      | 10nF                    | 0402  | CAP CER 10000PF 16V 10% X7R 0402 | GRM155R71C103KA01D  | MURATA          | C2,12           | 2   |
| 2      | 0.1uF                   | 0402  | CAP CER 0.1UF 16V 10% X7R 0402   | GRM155R71C104KA88D  | MURATA          | C1,11           | 2   |
| 3      | Header 2 Pin            | TH 2  | CONN HEADER VERT SGL 2POS GOLD   | 961102-6404-AR      | 3M              | J5,7            | 2   |
| 4      | Header 4 Pin            | TH 4  | CONN HEADER VERT SGL 4POS GOLD   | 961104-6404-AR      | 3M              | J8              | 1   |
| 5      | Header 8 Pin            | TH 8  | CONN HEADER VERT SGL 8POS GOLD   | 961108-6404-AR      | 3M              | J6              | 1   |
| 6      | SMA_END_LAUNCH          | .062  | SMA_END_LAUNCH (Small)           | 142-0711-821        | Emerson Johnson | J2,3,4          | 3   |
| 7      | 0                       | 0402  | RES 0.0 OHM 1/10W 0402 SMD       | ERJ-2GE0R00X        | Panasonic       | R1-7,12,C13,C14 | 10  |
| 8      | зК                      | 0402  | RES 3.00K OHM 1/10W 1% 0402 SMD  | ERJ-2RKF3001X       | Panasonic       | R9-11           | 3   |
| 9      | 10K                     | 0402  | RES 10K OHM 1/10W 1% 0402 SMD    | ERJ-2RKF1002X       | Panasonic       | R8,15-17        | 4   |
| 10     | 100K                    | 0402  | RES 100KOHM 1/10W 1% 0402 SMD    | ERJ-2RKF104X        | Panasonic       | R13             | 1   |
| 11     | 267K                    | 0402  | RES 267K OHM 1/10W 1% 0402 SMD   | ERJ-2RKF2673X       | Panasonic       | R14             | 1   |
| 12     | DIPSwitch               | TH 10 | 8 POSITION DIP SWITCH            | KAT1108E            | E-Switch        | U1              | 1   |
| 13     | Digital Step Attenuator |       | F1953Z                           | F1953Z              | IDT             | U2              | 1   |
| 14     | PCB                     |       | PCB Rev 01                       | F1953S Evkit Rev 01 | SBC             |                 | 1   |
| 15     | 100pF                   | 0402  | CAP CER 100PF 16V 10% X7R 0402   | GRM155R71C103KA01D  | MURATA          | C3-10,15-20     | DNP |
| 16     | SMA_END_LAUNCH          | .062  | SMA_END_LAUNCH (Small)           | 142-0711-821        | Emerson Johnson | J1              | DNP |

Total 33

# TOP MARKINGS





# **EVKIT THROUGH-REFLECT-LINE (TRL) CALIBRATION**

The "Through-Reflect-Line" (TRL) method [1] is used to de-embed the evaluation board losses from the S-parameter measurements of the F1953. This method requires the use of three standards: a through, a reflection, and a line. The TRL method has the advantage over other calibration methods in that it requires only one of these three standards to be well defined.

The TRL through which is used for the F1953 TRL calibration was constructed identically to the evaluation board, minus the DUT and its corresponding length. Therefore, the through corresponds to a precise zero length connection between the input and output reference planes of the DUT. This through satisfies the requirement of the TRL method that one of the three standards be precisely specified.

The TRL reflection standard used is constructed identically to the input and output lines of the evaluation board, with a short placed at the reference plane of the DUT. In accordance with the TRL method's requirements, the actual magnitude and phase were not accurately specified, but the phase was known to within 90 degrees and the TRL reflection standard has a magnitude close to one.

The TRL line standard is identical to the TRL through, but with an additional length of 0.8 inches (2cm). This satisfies the TRL method's requirement that the TRL be a different length than the TRL through, that it have the same impedance and propagation constant as the through, and that the phase difference between the through and the line be between 20 degrees and 160 degrees. The difference in length yields a phase difference of approximately 20 degrees at 500MHz, and a phase difference of 160 degrees at 4GHz.



Standards used for F195x TRL calibration



F1953 evaluation circuit

Engen, G.F.; Hoer, C.A.; "Thru-Reflect-Line: An Improved Technique for Calibrating the Dual Six-Port Automatic Network Analyzer," **IEEE Transactions on Microwave Theory and Techniques**, Volume: 27 Issue:12, pp. 987 – 993, Dec 1979.



# **Revision History**

| Revision Date     | Description                                                                                                                                                                                                                   |
|-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| February 9, 2022  | Rebranded to Renesas.                                                                                                                                                                                                         |
| September 5, 2018 | <ul> <li>Updated document template.</li> <li>Updated Package Outline Drawings section. Now references the latest official drawing. No changes to dimensions.</li> <li>Added disclaimer paragraph.</li> </ul>                  |
| December 3, 2015  | <ul> <li>Corrected logic voltage.</li> <li>Add recommended operating conditions table.</li> <li>Updated serial timing figure.</li> <li>Updated pin description table.</li> <li>Updated evaluation board schematic.</li> </ul> |
| April 10, 2014    | Correct top marking drawing.                                                                                                                                                                                                  |
| March 30, 2013    | Initial release.                                                                                                                                                                                                              |



# 20-QFN, Package Outline Drawing

4.0 x 4.0 x 0.75 mm Body, 0.5mm Pitch, Epad 2.06 x 2.06 mm NCG20P1, PSC-4445-01, Rev 01, Page 1





# 20-QFN, Package Outline Drawing

4.0 x 4.0 x 0.75 mm Body, 0.5mm Pitch, Epad 2.06 x 2.06 mm NCG20P1, PSC-4445-01, Rev 01, Page 2



RECOMMENDED LAND PATTERN DIMENSION

# NOTE:

- 1. ALL DIMENSION ARE IN MM. ANGLES IN DEGREES
- 2. TOP DOWN VIEW AS VIEWED ON PCB
- 3. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT FOR SURFACE MPOUNT DESIGN AND LAND PATTERN

| Package Revision History |         |                 |  |  |
|--------------------------|---------|-----------------|--|--|
| Date Created             | Rev No. | Description     |  |  |
| Sept 12, 2017            | Rev 01  | Correct Title   |  |  |
| Sept 11, 2017            | Rev 00  | Initial Release |  |  |

### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use o any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Disclaimer Rev.1.0 Mar 2020)

## **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

# **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

## **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit:

www.renesas.com/contact/