

## **GENERAL DESCRIPTION**

MX26631DL is a 40V industrial eFuse solution. The device provides robust protection for all systems and applications powered from 4.5V to 40V. For hot-pluggable boards, the device provides hot-swap power management with in-rush current control and programmable output voltage slew rate features using the dVdT pin. Load, source, and device protections are provided with many programmable features including overcurrent, overvoltage and undervoltage. The precision overcurrent limit helps to minimize over design of the input power supply, while the fast response short circuit protection immediately isolates the faulty load from the input supply when a short circuit is detected. The device features fast reverse current blocking response. The internal robust protection control blocks of the MX26631DL along with its 40V rating, helps to simplify the system designs for the industrial surge compliance ensuring complete protection of the load and the device.

## **FEATURES**

Industrial Applications

Servers

Networking

Electronics breakers

## **FEATURES**

- ♦4.5V to 40V operating input range
- ♦Internal 40V, 30mΩ Ron hot-swap N-Channel FET
- ♦Reverse blocking current in 0.2us
- ♦Integrated current sensing with sense output
- ♦Adjustable current limit from 0.6A to 5A
- ◆Adjustable UVLO, OVP cutoff, output slew rate control for inrush current limiting
- ♦Power Good Output (PGOOD)
- ♦ overcurrent fault response with auto-retry
- ♦Models with 1.5x pulsed overcurrent support



Simplified schematic



MX26631DL Package QFN4\*4-24L



## 40V, 5A, $30m\Omega$ Hot-Swap eFuse Solution

## **General information**

### **Ordering information**

| Part Number | Description                    |
|-------------|--------------------------------|
| MX26631DL   | QFN4*4-24L, Halogen-free, RoHS |

### Package dissipation rating

| Package    | R <sub>θJA</sub> (°C/W) | $R_{\theta JC}$ (°C/W) (top) |
|------------|-------------------------|------------------------------|
| QFN4*4-24L | 32                      | 23                           |

### Absolute maximum ratings

| Parameter                                                  | Value        |
|------------------------------------------------------------|--------------|
| IN, IN_SYS, OUT, UVLO, FLT, PGOOD, PGTH                    | -0.3~60V     |
| IN, IN_SYS (10ms transient)                                | -0.3~65V     |
| BGATE                                                      | -0.3~65V     |
| DRV                                                        | -0.3~65V     |
| DRV - IN_SYS                                               | -0.3~15V     |
| OVP, dVdT, I <sub>MON</sub> , MODE, SHDN, I <sub>LIM</sub> | -0.3~5.5V    |
| Junction temperature T <sub>J</sub>                        | -40 to 150°C |
| Ambient temperature T <sub>A</sub>                         | -40 to 85°C  |
| Storage temperature T <sub>STG</sub>                       | -55 to 150°C |
| ESD(HBM)                                                   | ±2.0kV       |
| Leading temperature (soldering, 10secs)                    | 260°C        |

Note: stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

### **Recommended operating condition**

| Trecommended operation | 8             |                  |
|------------------------|---------------|------------------|
| Symbol                 | Parameter     | Range            |
| IN_SYS, IN             | Input Voltage | 4.5~40V          |
| OUT, UVLO, PGTH,       |               | 0-40V            |
| PGOOD, FLT             |               |                  |
| OVP, dVdT, IMON,       |               | 0~5V             |
| MODE, SHDN             |               |                  |
| ILIM                   | Resistance    | 5~100kΩ          |
| IMON                   |               | $\geq 1 k\Omega$ |
| IN, IN_SYS, OUT        | Capacitance   | ≥100nF           |
| dVdT                   |               | ≥10nF            |

## **Terminal assignments**

|   | 40V, .     | JA, JUII    | 12 not-swap eruse solution                                                                                                                                                                                                                         |  |  |  |  |
|---|------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|   | PIN<br>NO. | PIN<br>name | Description                                                                                                                                                                                                                                        |  |  |  |  |
|   | 1/2        | IN          | Power input. Connect to the Drain of the internal FET.                                                                                                                                                                                             |  |  |  |  |
|   | 3          | BGATE       | Blocking FET gate driver output. Connect to GATE of the external FET. If external FET is not used, then leave BGATE pin floating.                                                                                                                  |  |  |  |  |
|   | 4          | DRV         | Blocking FET fast pull-down switch drive.<br>Connect DRV to the GATE of external pull-down switch. Leave this pin floating if external FET is not used                                                                                             |  |  |  |  |
|   | 5          | IN_SYS      | Power input and supply voltage of the device.<br>Short IN_SYS to IN in case blocking FET is not used.                                                                                                                                              |  |  |  |  |
|   | 6          | UVLO        | Input for setting the programmable UVLO threshold. Connect UVLO pin to GND to select the internal default threshold.                                                                                                                               |  |  |  |  |
|   | 7          | OVP         | Input for setting the programmable OVP threshold. Connect OVP to GND if OVP not used.                                                                                                                                                              |  |  |  |  |
|   | 8          | GND         | System ground pin.                                                                                                                                                                                                                                 |  |  |  |  |
|   | 9          | dVdT        | A capacitor from this pin to GND sets output voltage slew rate.                                                                                                                                                                                    |  |  |  |  |
|   | 10         | ILIM        | A resistor from this pin to GND sets overloand short circuit current limit.                                                                                                                                                                        |  |  |  |  |
| , | 11         | MODE        | Mode selection for ILIM pin short protection mode. This pin is pulled up internal.                                                                                                                                                                 |  |  |  |  |
|   | 12         | SHDN        | Pulling SHDN pin low makes the device to enter shutdown mode. Cycling SHDN pin voltage resets the device that fast latched off due to a fault condition.                                                                                           |  |  |  |  |
|   | 13         | IMON        | Analog current monitor. A resistor from this pin to GND converts current to voltage. If unused, leave it floating.                                                                                                                                 |  |  |  |  |
|   | 14         | FLT         | Fault event indicator. It is an open drain output. If unused, leave floating or connect to GND.                                                                                                                                                    |  |  |  |  |
|   | 15         | PGTH        | PGOOD comparator input.                                                                                                                                                                                                                            |  |  |  |  |
|   | 16         | PGOO<br>D   | Active high. A high indicates PGTH has crossed the V <sub>PGTHR</sub> threshold, and the internal driver is high. PGOOD goes low when V <sub>PGTH</sub> hits V <sub>PGTHF</sub> threshold. If PGOOD is unused connect to GND or leave it floating. |  |  |  |  |
|   | 17/18      | OUT         | Power output of the device.                                                                                                                                                                                                                        |  |  |  |  |
|   | 19~24      | NC          | No connect.                                                                                                                                                                                                                                        |  |  |  |  |
|   | Power I    | Pad         | Ground.                                                                                                                                                                                                                                            |  |  |  |  |
| Į |            |             | <u> </u>                                                                                                                                                                                                                                           |  |  |  |  |



# **Block Diagram**





## **Electrical characteristics**

 $4.5V \leqslant V_{IN\_SYS} = V_{IN} \leqslant 40V, V_{\overline{SHDN}} = 2V, R_{ILIM} = 10k\Omega, UVLO = OVP = 0V, C_{OUT} = 1\mu F, C_{dVdT} = OPEN. \label{eq:control} \ (Unless otherwise noted))$ 

| Symbol                | Parameter                                                    | Test condition                                                                      | Min     | Тур. | Max  | Unit |
|-----------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------|---------|------|------|------|
| IN_SYS sup            | pply voltage                                                 |                                                                                     |         |      |      |      |
| $V_{IN\_SYS}$         | Operating input voltage                                      |                                                                                     | 4.5     |      | 40   | V    |
| IQ <sub>ON</sub>      | Supply current                                               | SHDN = 3V enable                                                                    | 0.5     | 1.0  | 1.5  | mA   |
| IQoff                 | Supply current                                               | $\overline{SHDN} = 0V \text{ disable}$                                              | 5       | 10   | 30   | uA   |
| Under Volta           | ge Lockout Input                                             |                                                                                     |         |      |      |      |
| UVLO                  | Internal and dericalto as thin local                         | IN_SYS rising                                                                       | 14.8    | 15.4 | 16.0 | V    |
| UVLO                  | Internal undervoltage trip level                             | IN_SYS falling                                                                      | 14.0    | 14.6 | 14.8 | V    |
| $V_{SEL\_UVLO}$       | Internal UVLO select threshold                               |                                                                                     | 180     | 210  | 240  | mV   |
| V <sub>UVLOR</sub>    | UVLO threshold voltage, rising                               |                                                                                     | 1.18    | 1.21 | 1.26 | V    |
| V <sub>UVLOF</sub>    | UVLO threshold voltage, falling                              |                                                                                     | 1.06    | 1.13 | 1.17 | V    |
| I <sub>UVLO</sub>     | UVLO input leakage current                                   | $0V \le V_{UVLO} \le 40V$                                                           | -1      | 0    | 1    | uA   |
| OVERVOL               | TAGE PROTECTION (OVP) INPUT                                  |                                                                                     |         |      |      |      |
| Vovpr                 | OVP threshold voltage, rising                                |                                                                                     | 1.18    | 1.21 | 1.26 | V    |
| Vovpf                 | OVP threshold voltage, falling                               |                                                                                     | 1.06    | 1.13 | 1.17 | V    |
| Iovp                  | OVP input leakage current                                    | $0V \le V_{OVP} \le 4V$                                                             | -1      | 0    | 1    | uA   |
| Current Lin           | nit Programming ILIM                                         |                                                                                     |         |      |      |      |
|                       |                                                              | $R_{ILIM} = 75k\Omega$ , $V_{IN} - V_{OUT} = 1V$                                    | 0.54    | 0.6  | 0.66 | A    |
|                       | Overload current limit                                       | $R_{ILIM} = 20k\Omega$ , $V_{IN}$ - $V_{OUT} = 1V$                                  | 1.80    | 2.05 | 2.22 | A    |
| $I_{OL}$              |                                                              | $R_{\rm ILIM} = 7.5 \mathrm{k}\Omega$ , $V_{\rm IN}$ - $V_{\rm OUT} = 1 \mathrm{V}$ | 4.37    | 4.86 | 5.39 | A    |
|                       |                                                              | $R_{\rm ILIM} = 6.2 \mathrm{k}\Omega$ , $V_{\rm IN}$ - $V_{\rm OUT} = 1 \mathrm{V}$ | 4.99    | 5.49 | 6.03 | A    |
| IoL_Pulse             | Transient pulse over current limit                           | $6.2k\Omega \leq R_{LIM} \leq 75k\Omega$                                            | 1.5*Ioi |      | I.   | A    |
| IFASTTRIP             | Fast-trip comparator threshold                               | $6.2k\Omega \leq R_{\text{LIM}} \leq 75k\Omega$                                     | IoL     |      |      | A    |
| Iscp                  | Short circuit protect current                                |                                                                                     | 45      |      |      | A    |
| BGATE (               | Blocking FET Gate Driver)                                    |                                                                                     |         |      |      |      |
| V <sub>BGATE</sub>    | BGATE clamp voltage                                          | V <sub>BGATE</sub> - V <sub>IN_SYS</sub>                                            | 8.0     | 10.0 | 14.0 | V    |
| IBGATE                | Blocking FET gate drive current                              | $V_{BGATE} - V_{IN\_SYS} = 1V$                                                      | 16      | 20   | 23   | uA   |
| R <sub>PD_BGATE</sub> | B <sub>GATE</sub> pull down resistance                       |                                                                                     | 800     | 1300 | 1500 | ΚΩ   |
| V <sub>DRV_OH</sub>   | DRV logic high level                                         | $V_{DRV}$ - $V_{IN\_SYS}$ , $C_{DRV} \le 50 pF$                                     | 3       | 5    | 6    | V    |
| PASS FET O            | OUTPUT (OUT)                                                 |                                                                                     |         |      |      |      |
| Ron                   | IN to OUT total ON resistance                                | $0.6A \le I_{OUT} \le 5A$                                                           | 20      | 30   | 50   | mΩ   |
| •                     | OUT leakage during input supply                              | $V_{IN SYS} = 0V, V_{OUT} = 24V, V_{IN} =$                                          |         | 2.5  | _    |      |
| IlkgOUT               | brownout                                                     | Floating, $V_{SHDN} = 3V$ , Sinking                                                 | 3       | 3.5  | 7    | mA   |
| ***                   | V <sub>IN_SYS</sub> – V <sub>OUT</sub> threshold for reverse |                                                                                     | 2.0     | 1    |      |      |
| $V_{REVTH}$           | protection comparator, rising                                |                                                                                     | -20     | -15  | -9   | mV   |
| ***                   | $V_{IN\_SYS}$ – $v_{OUT}$ threshold for reverse              |                                                                                     | 4.5     |      |      |      |
| $V_{FWDTH}$           | protection comparator, falling                               |                                                                                     | 45      | 57   | 67   | mV   |
| OUTPUT R              | AMP CONTROL (dVdT)                                           |                                                                                     |         |      |      |      |



## 40V, 5A, $30m\Omega$ Hot-Swap eFuse Solution

|                         | I                                                   | I                                    |       | 1    |       |                        |
|-------------------------|-----------------------------------------------------|--------------------------------------|-------|------|-------|------------------------|
| $I_{dVdT}$              | dVdT charging current                               | $V_{dVdT} = 0V$                      | 1.8   | 2.1  | 2.3   | uA                     |
| $GAIN_{dVdT}$           | dVdT to OUT gain                                    | V <sub>OUT</sub> / V <sub>dVdT</sub> | 23.5  | 25   | 26    | V/V                    |
| $V_{dVdTmax}$           | dVdT maximum capacitor voltage                      |                                      | 4.5   | 5.0  | 5.5   | V                      |
| $R_{dVdT}$              | dVdT discharging resistance                         |                                      | 10    | 14.0 | 240   | Ω                      |
| LOW IQ SH               | HUTDOWN (SHDN) INPUT                                |                                      |       |      |       |                        |
| V                       | Open circuit voltage                                | $I_{\overline{SHDN}} = 0.1 \mu A$    | 2.48  | 2.7  | 3.3   | V                      |
| V <sub>SHUTF</sub>      | SHDN threshold voltage for low IQ shutdown, falling |                                      | 0.8   |      |       | V                      |
| V <sub>SHUTR</sub>      | SHDN threshold rising                               |                                      |       |      | 2     | V                      |
| I                       | Leakage current                                     | $V_{\overline{SHDN}} = 0V$           | -10   | -2.7 | 0     | uA                     |
| CURRENT                 | MONITOR OUTPUT (IMON)                               |                                      |       |      |       |                        |
| GAIN <sub>IMON</sub>    | Gain factor I <sub>IMON</sub> : I <sub>OUT</sub>    | $0.6A \le I_{OUT} \le 2A$            | 25.66 | 27.9 | 30.14 | uA/A                   |
| GAINIMON                | Gain factor fimon: four                             | $2A \le I_{OUT} \le 5A$              | 26.22 | 27.9 | 29.58 | uA/A                   |
| FAULT FLA               | $AG(\overline{FLT})$ : ACTIVE LOW                   |                                      |       |      |       |                        |
| R <sub>FLT</sub>        | FLT Pull-down resistance                            |                                      | 36    | 70   | 130   | Ω                      |
| I                       | FLT Input leakage current                           | $0V \le V_{FLT} \le 40V$             | -1    | 0    | 1     | uA                     |
| POWER GO                | OOD (PGOOD)                                         |                                      |       |      |       |                        |
| R <sub>PGOOD</sub>      | PGOOD Pull-down resistance                          |                                      | 36    | 70   | 130   | Ω                      |
| I <sub>PGOOD</sub>      | PGOOD Input leakage current                         | $0V \le V_{PGOOD} \le 40V$           | -1    | 0    | 1     | uA                     |
| POSITIVE                | INPUT FOR POWER GOOD COMPAR                         | RATOR (PGTH)                         |       |      |       |                        |
| $V_{PGTHR}$             | PGTH threshold voltage, rising                      |                                      | 1.20  | 1.24 | 1.26  | V                      |
| $V_{PGTHF}$             | PGTH threshold voltage, falling                     |                                      | 1.13  | 1.15 | 1.17  | V                      |
| I <sub>PGOOD</sub>      | PGTH input leakage current                          | $0V \le V_{PGTH} \le 40V$            | -1    | 0    | 1     | uA                     |
| THERMAL                 | PROTECTION                                          |                                      |       |      |       |                        |
| T <sub>TSDrelease</sub> | Thermal shutdown release                            |                                      |       | 130  |       | $^{\circ}\!\mathbb{C}$ |
| T <sub>TSD</sub>        | Thermal shutdown TSD threshold, rising              |                                      |       | 140  |       | $^{\circ}$ C           |
| T <sub>TSDhyst</sub>    | TSD hysteresis                                      |                                      |       | 11   |       | $^{\circ}\!\mathbb{C}$ |
|                         |                                                     |                                      |       |      |       |                        |



# **Timing Requirements**

 $4.5V \leqslant V_{IN\_SYS} = V_{IN} \leqslant 40V, V_{SHDN} = 3V, R_{ILIM} = 10k\Omega, UVLO = OVP = 0V, C_{OUT} = 1~\mu F, C_{dVdT} = OPEN.~(Unless otherwise noted))$ 

| Symbol                       | Parameter                                               | Test condition                                                                                                                                                                       | Min                                          | Тур. | Max | Unit |
|------------------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|-----|------|
| UVLO INPUT (                 | UVLO)                                                   |                                                                                                                                                                                      |                                              |      |     |      |
| $UVLO_{t_{on(dly)}}$         | UVLO switch turn-on delay                               | UVLO $\uparrow$ (100mV above V <sub>UVLOR</sub> ) to V <sub>OUT</sub> = 100mV with V <sub>PGTH</sub> < V <sub>PGTHF</sub> , C <sub>dVdT</sub> $\geq$ 10nF, [C <sub>dVdT</sub> in nF] | 730 + 49.5 x C <sub>d</sub> V <sub>d</sub> T |      | us  |      |
| $UVLO_{t_{on(fast\_dly)}}$   | UVLO switch turn-on delay (fast)                        | UVLO $\uparrow$ (100mV above V <sub>UVLOR</sub> to<br>FET ON with V <sub>PGTH</sub> > V <sub>PGTHF</sub> )                                                                           | 70                                           | 90   | 200 | us   |
| $UVLO_{t_{\text{off}(dly)}}$ | UVLO switch turnoff delay                               | UVLO $\downarrow$ (20mV below V <sub>UVLOF</sub> ) to $\overline{FLT}$ $\downarrow$                                                                                                  |                                              | 520  | 600 | us   |
| tUVLO (FLTdly)               | UVLO to fault de-assertion delay                        | UVLO↑to FLT ↑ delay                                                                                                                                                                  | 500                                          | 640  | 700 | us   |
| OVER VOLTA                   | GE PROTECTION INPUT (OVP)                               |                                                                                                                                                                                      |                                              |      |     |      |
| $OVP_{t_{OFF(dly)}} \\$      | OVP switch turnoff delay                                | OVP $\uparrow$ (20mV above V <sub>OVPR</sub> ) to $\overline{FLT}$ $\downarrow$                                                                                                      | 8                                            | 14   | 30  | us   |
| $OVP_{t_{on(fast\_dly)}}$    | OVP switch turn-on delay (fast)                         | OVP $\downarrow$ (100mV below $V_{OVPF}$ ) to FET ON with $V_{PGTH} > V_{PGTHF}$                                                                                                     | 10                                           | 34   | 60  | us   |
| $OVP_{t_{on(dly)}}$          | OVP switch disable delay                                | OVP $\downarrow$ (100mV below V <sub>OVPF</sub> ) to<br>FET ON with V <sub>PGTH</sub> < V <sub>PGTHF</sub> ,<br>C <sub>dVdT</sub> $\geq$ 10nF, [C <sub>dVdT</sub> in nF]             | 200 + 49.5 x C <sub>dVdT</sub>               |      | us  |      |
| SHUTDOWN O                   | CONTROL INPUT (SHDN)                                    |                                                                                                                                                                                      |                                              |      |     |      |
| $t_{SD(dly)}$                | SHUTDOWN entry delay                                    | SHDN ↓ (below V <sub>SHUTF</sub> ) to FET OFF                                                                                                                                        | 0.8                                          | 1    | 1.5 | us   |
| CURRENT LIN                  | MIT                                                     |                                                                                                                                                                                      |                                              |      |     |      |
| t <sub>FASTTRIP(dly)</sub>   | Hot-short response time                                 | $I_{OUT} > I_{SCP}$                                                                                                                                                                  |                                              | 1    |     | us   |
| FASTTRIP(dly)                | Soft short response                                     | $I_{\text{FASTTRIP}} < I_{\text{OUT}} < I_{\text{SCP}}$                                                                                                                              | 2.2                                          | 3.2  | 4.5 | us   |
| $t_{\mathrm{CBRetry(dly)}}$  | Retry delay in Pulse over current limiting              |                                                                                                                                                                                      | 550                                          | 670  | 800 | ms   |
| REVERSE CUR                  | RENT BLOCKING (RCB) COMPARATOR                          |                                                                                                                                                                                      |                                              |      |     |      |
| $t_{RCB(fast\_dly)}$         | Reverse protection comparator detection                 | $(V_{IN\_SYS} - V_{OUT}) \downarrow (1V \ overdrive$ below $V_{REVTH}$ ) to $V_{DRV} \_ V_{IN\_SYS} =$ $V_{DRV\_OH}$                                                                 |                                              | 0.2  |     | us   |
| t <sub>RCB(dly)</sub>        | delay (reverse)                                         | $(V_{IN\_SYS} - v_{OUT}) \downarrow (10mV \ overdrive$ below $V_{REVTH})$ to $V_{DRV} - V_{IN\_SYS} =$ $V_{DRV\_OH}$                                                                 |                                              | 0.5  |     | us   |
| $t_{RCB(flt\_dly)}$          | Fault assertion Delay                                   | $ (V_{IN\_SYS} - V_{OUT}) \downarrow (10mV \ overdrive $ below $V_{REVTH})$ to $\overline{FLT} \downarrow$                                                                           | 500                                          | 600  | 800 | us   |
| frum == (1)                  | Reverse protection comparator detection delay (forward) | $ \begin{array}{l} (V_{IN\_SYS} - V_{OUT}) \uparrow (10mV \ overdrive \\ above \ V_{FWDTH}) \ to \ V_{BGATE} \_ V_{IN\_SYS} \\ = 5V, \ C_{BFET-IN\_SYS} = 4.7nF \end{array} $        |                                              | 1.0  |     | ms   |
| t <sub>FWD_FLT</sub> (dly)   | Fault de-assertion Delay                                | $(V_{IN\_SYS} - V_{OUT}) \uparrow (10mV \text{ overdrive}$<br>above $V_{FWDTH}$ ) to $\overline{FLT} \uparrow$                                                                       | 430                                          | 630  | 800 | us   |



## 40V, 5A, $30m\Omega$ Hot-Swap eFuse Solution

| OUTPUT RAM                | P CONTROL (dVdT)                                   |                                                                                    |     |     |     |    |
|---------------------------|----------------------------------------------------|------------------------------------------------------------------------------------|-----|-----|-----|----|
| t <sub>FASTCHARGE</sub>   | Output ramp time in fast charging                  | $C_{dVdT}$ = Open, 10% to 90% $V_{OUT}$ , $C_{OUT}$ = 1 $\mu$ F; $V_{IN}$ = 24 $V$ | 50  | 100 | 300 | us |
| $t_{ m dVdT}$             | Output ramp time                                   | $C_{dVdT} = 10 nF,  10\% \text{ to } 90\%  V_{OUT},  V_{IN}$ $= 24 V$              |     | 4.0 |     | ms |
| POWER GOOD                | O (PGOOD)                                          |                                                                                    |     |     |     |    |
| t <sub>PGOODR</sub>       | PGOOD delay (deglitch) time                        | Rising edge                                                                        | 1.0 | 2.0 | 3.0 | ms |
| t <sub>PGOODF</sub>       | PGOOD delay (deglitch) time                        | Falling edge, PGTH ↓ (10mV below V <sub>PGTHF</sub> )                              |     | 3.2 | 4   | us |
| FAULT FLAG (              | FLT)                                               |                                                                                    |     |     |     |    |
| t <sub>CB_FLT</sub> (dly) | FLT assertion delay in Pulse over current limiting | Delay from $I_{OUT} > I_{OL}$ to $\overline{FLT} \downarrow$ .                     | 22  | 25  | 30  | ms |
| THERMAL PROTECTION        |                                                    |                                                                                    |     |     |     |    |
| t <sub>TSD_retry</sub>    | Retry delay in TSD                                 |                                                                                    | 500 | 660 | 800 | ms |



## **Typical Characteristics**

 $V_{IN\_SYS} = V_{IN} = 24V, \ V_{\overline{SHDN}} = 3V, \ R_{ILIM} = 10k\Omega, \ UVLO = OVP = 0V, \ C_{OUT} = 1\mu F, \ C_{dVdT} = OPEN. \ (Unless stated otherwise)$ 



Supply Current vs Supply Voltage During Normal Operation

Supply Current vs Supply Voltage in Shutdown





UVLO Performance during VIN\_SYS from 14V to 24V UVLO Performance during VIN\_SYS from 24V to 14V





**Enter Reverse Current Protection** 

**Exit Reverse Current Protection** 



## **Parameter Measurement Information**



















## 40V, 5A, 30mΩ Hot-Swap eFuse Solution

## **Operation description**

The MX26631DL is an 40V industrial eFuse. The device provides robust protection for all systems and applications powered from 4.5V to 40V. For hot-pluggable boards, the devices provide hot-swap power management with in-rush current control and programmable output voltage slew rate features using the dVdT pin. Load, source, and device protections are provided with many programmable features including overcurrent, overvoltage and undervoltage. The precision overcurrent limit (±10% at 5A) helps to minimize over design of the input power supply, while the fast response short circuit protection immediately isolates the faulty load from the input supply when a short circuit is detected. The device features fast reverse current blocking response (0.2us). The internal robust protection control blocks of the MX26631DL along with its 40V rating, helps to simplify the system designs for the industrial surge compliance ensuring complete protection of the load and the device. The 40V maximum DC operating and 60V absolute maximum voltage rating enables system protection from 40V DC input supply faults and from industrial SELV power supplies.

By monitoring the output (Load) voltage through the PGTH pin, the device distinguishes between real system faults and system transients and the turn ON delay during a fault recovery is controlled accordingly. The valid load voltage detection threshold can be adjusted using a resistor ladder network from OUT, PGTH and GND.

The devices provide precise monitoring of voltage bus for brown-out, overvoltage conditions and asserts fault signal for the downstream system. Its overall threshold accuracy of 2% ensures tight supervision of bus, eliminating the need for a separate supply voltage supervisor chip. The devices monitor  $V_{\rm IN\_SYS}$  and  $V_{\rm OUT}$  to provide true reverse current blocking when a reverse condition or input power failure condition is detected.

Additional features of the MX26631DL include:

- $\pm 10\%$  Current monitor output (I<sub>MON</sub>) for health monitoring of the system
- PGOOD indicator output with  $\pm 2\%$  accurate adjustable valid load voltage detection threshold (PGTH)
- Over temperature protection to safely shutdown in the event of an overcurrent event

- De-glitched fault reporting for supply brown-out and overvoltage faults
- Enable and disable control from an MCU using SHDN pin.

  Hot Plug-In and In-Rush Current Control

The devices are designed to control the inrush current upon insertion of a card into a live backplane or other "hot" power source. This limits the voltage sag on the backplane's supply voltage and prevents unintended resets of the system power. The controlled start-up also helps to eliminate conductive and radiative interferences. An external capacitor connected from the dVdT pin to GND defines the slew rate of the output voltage at power-on. The fastest output slew rate of 24V/120µs can be achieved by leaving dVdT pin floating. The inrush current can be calculated using the following formula:

$$I = C * \frac{dV}{dT} \ge I_{INRUSH} = C_{OUT} * \frac{V_{IN}}{t_{dVdT}}$$

where

$$t_{dVdT} = 20.8 * 10^3 * V_{IN} * C_{dVdT}$$

#### **PGOOD and PGTH**

The devices feature an open drain Power good (PGOOD) indicator output. PGOOD can be used for enabling and disabling of the downstream loads like DC-DC converters. Connect a resistor ladder network from V<sub>OUT</sub>, PGTH and GND to set the PGOOD threshold level. PGOOD goes high when the internal FET's gate is enhanced and V<sub>PGTH</sub> is above V<sub>PGTHR</sub>. PGOOD goes low when V<sub>PGTH</sub> goes below V<sub>PGTHF</sub>. There is a deglitch of t<sub>PGOODF</sub>, 2.0ms (typical) at the rising edge and t<sub>PGOODF</sub>, 3.2µs (typical) deglitch on the falling edge of PGOOD indication. PGOOD is a rated for 40V and can be pulled to IN\_SYS or OUT through a resistor. PGTH can be used for setting down stream's supply UVLO levels and PGOOD as enable and disable control.

#### PGTH as Vout Sensing Input

The devices use PGTH as the output (Load) voltage monitor input and to set the downstream loads UVLO threshold. To set the input PGTH threshold, connect a resistor divider network from Vout to PGTH terminal to GND as shown in the Simplified schematic. During a system fault recovery (example: OVP high to low or UVLO low to high) when the internal FET gate control is enabled, the device samples the PGTH information and decides whether to turn ON the FET with fast slew rate or dVdT mode based on the sampled V<sub>PGTH</sub>



information.

During the fault recovery instance if the V<sub>PGTH</sub> level is above V<sub>PGTHF</sub> then the internal FET turns ON within a delay of tov<sub>P(dly\_fast)</sub> with fast slew rate (ignores the capacitance connected at dVdT pin). Maximum current through the device during this operation is limited at Io<sub>L</sub>. During the fault recovery instance if the V<sub>PGTH</sub> level is below V<sub>PGTHF</sub> then the device turns ON the internal FET in dVdT mode and the slew rate will depend on the dVdT capacitor value and maximum current through the devices is limited at Io<sub>L</sub>. This way the device distinguishes between real system faults and system transients and the turn ON delay is controlled accordingly. The fast turn ON during transient recovery feature can be disabled by connecting PGTH to GND. In this case, PGOOD will be pulled low.

#### **Undervoltage Lockout (UVLO)**

The MX26631DL features an accurate ±2% adjustable undervoltage lockout functionality. When the voltage at UVLO pin falls below V<sub>UVLOF</sub> during input undervoltage fault, the internal FET quickly turns off and FLT is asserted. The UVLO comparator has a hysteresis of 78mV (typical). To set the input UVLO threshold, connect a resistor divider network from IN supply to UVLO terminal to GND as shown in the Simplified schematic. The MX26631DL also features a factory set 15V input supply undervoltage lockout V<sub>IN SYS UVLO</sub> threshold with 1V hysteresis. This feature can be enabled by connecting the UVLO terminal directly to the GND terminal. If the Undervoltage Lock-Out function is not needed, the UVLO terminal must be connected to the IN\_SYS terminal. UVLO terminal must not be left floating. In the applications where reverse polarity protection is required connect a minimum of  $300k\Omega$  resistor between UVLO and IN SYS.

### Overvoltage Protection (OVP)

The MX26631DL incorporate circuitry to protect the system during overvoltage conditions. The MX26631DL features an accurate ±2% adjustable overvoltage cut off functionality. A voltage more than VovPR on OVP pin turns off the internal FET and protects the downstream load. To program the OVP threshold externally, connect a resistor divider from IN\_SYS supply to OVP terminal to GND as shown in the Simplified schematic.

#### **Reverse Current Protection**

Connect an N-channel power FET (Q1) with the source to

### 40V, 5A, 30mΩ Hot-Swap eFuse Solution

IN\_SYS, drain to IN and GATE to BGATE as shown in the following figure. This forms a back-to-back FET topology in power path that is required to protect the current reverse. Connect an external signal FET (Q2) across BGATE, DRV and IN SYS. Q2 acts as a pull-down gate switch for Q1.

In the applications where reverse polarity protection and reverse current blocking is not required then connect IN\_SYS and IN togetherand leave BGATE and DRV open.



Configuration for Reverse Current Blocking

The device monitors V<sub>IN\_SYS</sub> and V<sub>OUT</sub> to provide true reverse current blocking when a reverse condition or input power failure condition is detected.

The reverse comparator turns OFF the external blocking FET Q1 quickly as soon as  $V_{\rm IN\_SYS} - V_{\rm OUT}$  falls below -1V. The total time taken to turn OFF the FET Q1 in this condition is  $t_{\rm RCB(fast\_dly)} + t_{\rm Driver}$ . The delay due to the driver stage  $t_{\rm Driver}$  can be calculated using the following formula:

$$t_{Driver} = -RDSON_{Q2}*Ciss_{Q1}*ln(\frac{VGTH_{Q1}}{V_{BGATE}})$$

where

- $\bullet$  RDSON  $_{Q2}$  is the on resistance of the fast pull-down switch Q2
- CissQ1 is the input capacitance of the blocking FET Q1
- VGTH<sub>Q1</sub> is the GATE threshold voltage of the blocking FET
   Q1
- $V_{BGATE} = 10.2V$  (typical)

In a typical system design,  $t_{Driver}$  is generally 10% to 20% of  $t_{RCB(fast\ dly)}$  of 0.2us (typical).

The following figure illustrates the behavior of the system during input hot short circuit condition. The blocking FET Q1 is turned ON within 1.6ms (typical) once the differential forward voltage  $V_{\rm IN\_SYS} - V_{\rm OUT}$  exceeds 57mV (typical).



Input Hot Short Functionality at 24V Supply

The reverse comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This is achieved by controlling the turn OFF time of the internal FET based on the over-drive differential voltage  $V_{\rm IN\_SYS}-V_{\rm OUT}$  over  $V_{\rm REVTH}$ . Higher the over-drive, faster the turn OFF time,  $t_{\rm RCB(dly)}$ .

#### **Overload and Short Circuit Protection**

The device monitors the load current by sensing the voltage across the internal sense resistor. The FET current is monitored during start-up and normal operation.

#### **Overload Protection**

Set the current limit using the following formula:

$$V_{ILIM} = (I_{OUT} * GAIN_{ILIM}) * R_{ILIM}$$

where,

- GAIN<sub>IMON</sub> is the gain factor  $I_{ILIM}$ :  $I_{OUT} = 27.9 \mu A/A$  (Typical)
- Iout is the load current
- $R_{ILIM}$  is the current limit resistor in  $K \Omega$

### Active Current Limiting with IoL Pulse Current Support

MX26631DL after the start-up and with PGOOD high, if the load current reaches to  $I_{\rm OL}$ , the device will pass through the over current demanded by the load not more than  $I_{\rm OL}$ . Power dissipation across the device during this operation will be ( $V_{\rm IN}$  –  $V_{\rm OUT}$ ) x  $I_{\rm OL}$  and this could heat up the device and eventually enter thermal shutdown. If load current reaches to 1.5 x  $I_{\rm OL}$ , the internal FET is shut down immediately.

The IoL pulse current support is activated only after PGOOD goes high. If PGOOD is in low state such as during start-up operation or during auto-retry cycles, the IoL pulse current support is not activated, and the device limits the current at IoL level. The following figure illustrate overload current limiting performance.



Overload Performance with MX26631DL during Load Step from 0A to 3A

#### **MODE**

If the voltage of the MODE is less than 1.2V, ILIM pin has short-circuit protection, otherwise don't have short-circuit protection. The MX26631DL features open fault detection. When ILIM enters open or short circuit protection, the internal FET is turned OFF and it remains OFF till the ILIM pin fault is removed.



 $V_{IN\_SYS}$  = 24V,  $R_{ILIM}$  = 6.2k $\Omega$  to GND

#### **Short Circuit Protection**

During a transient output short circuit event, the current through the device increases rapidly. As the current-limit amplifier cannot respond quickly to this event due to its limited bandwidth, the device incorporates a fast-trip comparator. The fast-trip comparator architecture is designed for fast turn OFF  $t_{\text{FASTTRIP}(dly)} = 1 \, \mu \text{s}$  (typical) with  $I_{\text{SCP}} = 45 \, \text{A}$  of the internal FET during an output short circuit event. The fast-trip threshold is internally set to  $I_{\text{FASTTRIP}}$ . The fast trip circuit holds the internal FET off for only a few microseconds, after which the device turns back on slowly, allowing the current-limit loop to regulate the output current to  $I_{\text{OL}}$ . Then the device functions is similar to the overload condition. The following figure illustrates output hot-short performance of the device.





 $V_{IN\_SYS} = 24V \qquad R_{ILIM} = 20K\Omega$ 

#### Output Hot-Short Response

The fast-trip comparator architecture has a supply line noise immunity resulting in a robust performance in noisy environments. This is achieved by controlling the turn OFF time of the internal FET based on the overcurrent level,  $I_{FASTTRIP}$  through the device. Higher the overcurrent, faster the turn OFF time,  $t_{FASTTRIP}(dly)$ . At overload current level in the range of  $I_{FASTTRIP} < I_{OUT} < I_{SCP}$  the fast-trip comparator response is  $3.2\mu s$  (typical).

#### **Start-Up With Short-Circuit on Output**

When the device is started with short-circuit on the output, the current begins to limit at  $I_{OL}$ . Due to high power dissipation of  $V_{IN} \times I_{OL}$  within the device the junction temperature increases.

FLT remains asserted till the output short-circuit is removed.

The following figure illustrates the behavior of the device in this condition.



 $V_{IN} = 24V R_{ILIM} = 20k\Omega$ 

Start-Up With Short on Output

### **Current Monitoring Output (IMON)**

The MX26631DL features an accurate analog current monitoring output. A current source at  $I_{MON}$  terminal is internally configured to be proportional to the current flowing from IN to OUT. This current can be converted into a voltage using a resistor  $R_{IMON}$  from  $I_{MON}$  terminal to GND terminal. The  $I_{MON}$  voltage can be used as a means of monitoring current

## 40V, 5A, 30mΩ Hot-Swap eFuse Solution

flow through the system. The maximum voltage  $V_{IMON_{max}}$  for monitoring the current is limited to 4V. This puts a limitation on maximum value of  $R_{IMON}$  resistor and is determined by the following formula:

$$V_{IMOM} = (I_{OUT} * GAIN_{IMON}) * R_{IMON}$$

where.

- GAIN<sub>IMON</sub> is the gain factor  $I_{IMON}$ :  $I_{OUT} = 27.9 \,\mu\text{A/A}$  (Typical)
- IOUT is the load current

The following figure illustrates I<sub>MON</sub> performance.



IMON Response During a Load Step

The I<sub>MON</sub> pin must not have a bypass capacitor to avoid delay in the current monitoring information.

### **FAULT Response** (FLT)

The  $\overline{FLT}$  open-drain output asserts (active low) under the fault's events such as undervoltage, overvoltage, overload, power limiting, reverse current,  $I_{LIM}$  pin short and thermal shutdown conditions. The device is designed to eliminate false reporting by using an internal "de-glitch" circuit for fault conditions without the need for an external circuitry.  $\overline{FLT}$  can be left open or connected to GND when not used.

### IN SYS, IN, OUT and GND Pins

Connect a minimum of 0.1uF capacitor across IN\_SYS and GND. For systems and applications where reverse polarity protection and/or reverse current blocking feature is required

- Connect a N-channel FET between IN\_SYS and IN with source of the FET connected to IN\_SYS, Drain at IN, and GATE to BGATE.
- Connect a N-channel signal FET with GATE to DRV, Drain to BGATE, Source to IN SYS.

If the external N-channel FET is not used, then connect IN\_SYS and IN together and leave BGATE and DRV pins floating. Do not leave any of the IN and OUT pins unconnected.

#### Thermal Shutdown



The device has a built-in overtemperature shutdown circuitry designed to protect the internal FET, if the junction temperature exceeds  $T_{TSD},\,130^{\circ}C$  (typical). After the thermal shutdown event, the device commences an auto-retry cycle of 660ms (typical),  $t_{TSD\_retry}$  after  $T_J < [T_{TSD}-11^{\circ}C].$  During the thermal shutdown, the fault pin  $\overline{FLT}$  pulls low to indicate a fault condition.

#### Low Current Shutdown Control (SHDN)

The internal, external FET and hence the load current can be switched off by pulling the  $\overline{SHDN}$  pin below 0.8V threshold with a micro-controller GPIO pin or can be controlled remotely with an opto-isolator device. The device quiescent current reduces to  $10\mu A$  (typical) in shutdown state. To assert  $\overline{SHDN}$  low, the pull down must have sinking capability of at least  $10\mu A$ . To enable the device,  $\overline{SHDN}$  must be pulled up to at least 2V. Once the device is enabled, the internal FET turns on with dVdT mode.



## **Layout considerations**

- For all the applications, a  $0.1\mu F$  or higher value ceramic decoupling capacitor is recommended between IN\_SYS terminal and GND.
- The external FET Q1 should be placed with DRAIN close to the VIN pins of MX26631DL and connected through a plane. The fast pulldown switch Q2 DRAIN, and SOURCE should be placed very close to the GATE and SOURCE terminals of Q1 with very short loop.
- The optimum placement of decoupling capacitor is closest to the IN\_SYS and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN\_SYS terminal, and the GND terminal of MX26631DL.
- High current carrying power path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- Locate MX26631DL support components  $R_{\rm ILIM}$ ,  $C_{\rm dVdT}$ ,  $R_{\rm IMON}$ , UVLO, OVP and PGTH resistors close to their connection pin. Connect the other end of the component to the GND with shortest trace length.
- ullet The trace routing for the R<sub>ILIM</sub> component to the device must be as short as possible to reduce parasitic effects on the current limit and current monitoring accuracy. These traces must not have any coupling to switching signals on the board.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect and routed with short traces to reduce inductance. For example, a protection Schottky diode is recommended to address negative transients due to switching of inductive loads, and it must be physically close to the OUT and GND pins.
- Thermal Considerations: When properly mounted, the Power PAD package provides significantly greater cooling ability. To operate at rated power, the Power PAD must be soldered directly to the board GND plane directly under the device. Other planes, such as the bottom side of the circuit board can be used to increase heat sinking in higher current applications.



# **Package information**







| SYMBOL | MILLIMETERS |       |      |  |  |
|--------|-------------|-------|------|--|--|
| SIMBOL | MIN         | NOM   | MAX  |  |  |
| A      | 0.18        | 0.25  | 0.30 |  |  |
| C      |             | 0.50  |      |  |  |
| D      | 3.90        | 4.00  | 4.10 |  |  |
| Е      | 3.90        | 4.00  | 4.10 |  |  |
| D1     | 2.60        | 2.70  | 2.80 |  |  |
| E1     | 2.60        | 2.70  | 2.80 |  |  |
| L      | 0.35        | 0.40  | 0.45 |  |  |
| Н      | 0.7         | 0.75  | 0.8  |  |  |
| H1     |             | 0.203 |      |  |  |
| H2     | 0.00        | 0.025 | 0.05 |  |  |

QFN4\*4-24L for MX26631DL



## **Restrictions on Product Use**

- ♦ MAXIN micro is continually working to improve the quality and reliability of its products. Nevertheless, semiconductor devices in general can malfunction or fail due to their inherent electrical sensitivity and vulnerability to physical stress. It is the responsibility of the buyer, when utilizing MAXIN products, to comply with the standards of safety in making a safe design for the entire system, and to avoid situations in which a malfunction or failure of such MAXIN products could cause loss of human life, bodily injury or damage to property.
- ◆ In developing your designs, please ensure that MAXIN products are used within specified operating ranges as set forth in the most recent MAXIN products specifications.
- ◆ The information contained herein is subject to change without notice.

Version update record:

V10 The original version (preliminary)

V11 updated waves and date.