# High Speed 12-Bit Monolithic A/D Converters # AD9026/AD9027 **FEATURES** 25.6 MSPS and 31 MSPS Grades On-Chip T/H and Reference 1.65 Watt Power Dissipation 75 dBc Spurious-Free Dynamic Range TTL and ECL Logic Versions APPLICATIONS Cellular Base Stations Communications Receivers Radar Receivers Spectrum Analyzers Electro-optics Medical Imaging #### FUNCTIONAL BLOCK DIAGRAM #### PRODUCT DESCRIPTION The AD9026 and AD9027 are high speed, high performance, monolithic 12-bit analog-to-digital converters. All necessary functions, including track-and-hold (T/H) and reference are included on chip to provide complete conversion solutions. The AD9026 features TTL logic for digital inputs and outputs; the AD9027 uses ECL logic including differential ECL encode. Both the TTL and ECL converters are available at 25.6 Msps (A grade) and 31 Msps (B grade) production tested encode rates. The on-chip T/H has a 150 MHz input bandwidth and is designed to provide good dynamic performance for input frequencies above Nyquist. This feature is necessary for IF-to-digital conversion applications in which the A/D converter is used in an undersampling mode. In addition, wide spurious-free dynamic range over the entire Nyquist bandwidth makes the AD9026 and AD9027 well suited for multichannel transceiver applications; both 31 Msps converters can digitize bandwidths up to 15 MHz. The AD9026 and AD9027 are built on a trench isolated bipolar process and use an innovative multipass architecture (see Functional Block Diagram). Both parts are packaged in a 28-pin ceramic DIP; the custom cofired ceramic package forms a multilayer substrate to which internal bypass capacitors and the ADC die are attached. Both the AD9026 and the AD9027 are specified to operate over the industrial (-25°C to +85°C measured at case) temperature range. #### PRODUCT HIGHLIGHTS - 1. At 31 Msps (B grade devices) conversion rate, the converters can digitize 15 MHz of spectrum. - On-chip T/H provides > 70 dB spurious-free dynamic range over entire Nyquist band. - On-chip reference sets a 2.048 V p-p input voltage range centered at 0 V. - 4. AD9026 outputs connect directly to TTL logic; no ECL-to-TTL chips required. - 5. AD9027 ECL outputs offer lowest noise alternative for system designs that prefer reduced output voltage swings. # AD9026/AD9027—SPECIFICATIONS **DC SPECIFICATIONS** (+ $v_s = +5$ V, $-v_s = -5.2$ V unless otherwise noted) | _ | _ | Test | | AD9026AD/BD | | | D9027AD | | T | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------|---------------|--------------------------------------------|------------------------------------|---------------|--------------------------------------------|------------------------------------|-------------------------------------|--| | Parameter | Temp | Level | Min | Тур | Max | Min | Тур | Max | Units | | | RESOLUTION | | | 12 | | | 12 | | | Bits | | | DC ACCURACY No Missing Codes Offset Error Gain Error Thermal Noise <sup>1</sup> | Full<br>+25°C<br>Full<br>+25°C<br>Full<br>+25°C | VI<br>I<br>VI<br>I<br>VI<br>V | G | fuaranteed<br>5<br>15<br>0.5<br>0.5<br>0.7 | 25<br>35<br>5.0<br>5.5 | G | Suaranteed<br>5<br>15<br>0.5<br>0.5<br>0.7 | 25<br>35<br>5.0<br>5.5 | mV<br>mV<br>% FS<br>% FS<br>LSB rms | | | ANALOG INPUT Input Voltage Range Input Resistance Input Capacitance | Full<br>+25°C | IV<br>V | 225 | ±1.024<br>300<br>7 | 375 | 225 | ±1.024<br>300<br>7 | 375 | V<br>Ω<br>pF | | | ENCODE INPUT Logic Compatibility Logic "1" Voltage Logic "0" Voltage Logic "1" Current Logic "0" Current Input Capacitance | Full<br>Full<br>Full<br>Full<br>+25°C | VI<br>VI<br>VI<br>VI<br>V | 2 | TTL 7 7 4 | 0.8<br>20<br>20 | -1.1 | ECL 3 3 4 | -1.5<br>10<br>10 | V<br>V<br>μΑ<br>μΑ<br>pF | | | DIGITAL OUTPUTS <sup>2</sup> Logic Compatibility Logic "1" Voltage Logic "0" Voltage Output Coding | Full<br>Full | VI<br>VI | 2.4<br>Offs | TTL | 0.5 | -1.1<br>Offs | ECL | -1.5 | V<br>V | | | POWER SUPPLY +V <sub>S</sub> Supply Voltage +V <sub>S</sub> Supply Current -V <sub>S</sub> Supply Voltage -V <sub>S</sub> Supply Current Power Dissipation <sup>3</sup> Power Supply Rejection Ratio (PSRR) <sup>4</sup> | Full<br>Full<br>Full<br>Full<br>Full | VI<br>VI<br>VI<br>I<br>VI | 4.75<br>-5.45 | 5.0<br>120<br>-5.2<br>205<br>1.65 | 5.25<br>142<br>-4.95<br>248<br>2.0 | 4.75<br>-5.45 | 5.0<br>110<br>-5.2<br>215<br>1.65 | 5.25<br>130<br>-4.95<br>260<br>2.0 | V<br>mA<br>V<br>mA<br>W | | ### SWITCHING SPECIFICATIONS $(+V_S = +5 \text{ V}; -V_S = -5.2 \text{ V}; \text{ Encode} = 25.6 \text{ MSPS for A Grade Parts}; \text{ Encode} = 31.0 \text{ MSPS for B Grade Parts unless otherwise noted})$ | | | Test | AD | 9026A | D | Αľ | 9026B | BD | Ai | D9027A | D | Al | D9027I | 3D | | |----------------------------------|-------|-------|------|-------|-----|-----|-------|-----|------|--------|-----|-----|--------|-----|--------| | Parameter (Conditions) | Temp | Level | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Units | | Maximum Conversion Rate | Full | VI | 25.6 | | | 31 | | | 25.6 | | | 31 | | | MSPS | | Minimum Conversion Rate | +25°C | V | | 4 | | | 4 | | | 4 | | | 4 | | MSPS | | Aperture Delay (t <sub>A</sub> ) | +25°C | V | | 3 | | | 3 | | | 3 | | | 3 | | ns | | Aperture Uncertainty (Jitter) | +25°C | V | | 2 | | | 2 | | | 2 | | | 2 | | ps rms | | ENCODE Pulse Width High | +25°C | IV | 14 | | | 14 | | | 14 | | | 14 | | | ns | | ENCODE Pulse Width Low | +25°C | IV | 14 | | | 14 | | | 14 | | | 14 | | | ns | | Output Delay (t <sub>OD</sub> ) | Full | IV | 13 | | 23 | 13 | | 23 | 10 | | 18 | 10 | | 18 | ns | Specifications subject to change without notice. NOTES <sup>1</sup>ANALOG INPUT is connected to ground. <sup>&</sup>lt;sup>2</sup>AD9026AD/BD: outputs sourcing 1 mA when V<sub>OH</sub> is measured and sinking 2 mA when V<sub>OL</sub> is measured. AD9027 outputs are terminated with 2 kΩ resistors to -V<sub>S</sub>. <sup>3</sup>Does not include power dissipated in termination resistors. <sup>&</sup>lt;sup>4</sup>+V<sub>S</sub> and -V<sub>S</sub> varied independently ±5% from nominal; PSRR in specification table is either PSRR (+V<sub>S</sub>) or PSRR (-V<sub>S</sub>), whichever is worse. Specifications subject to change without notice. AC SPECIFICATIONS ( $+V_s = +5 V$ ; $-V_s = -5.2 V$ ; Encode = 25.6 MSPS (50% duty cycle) for A Grade Parts; Encode = 31.0 MSPS (50% duty cycle) for B Grade Parts unless otherwise noted) | | | Test | AD9026AD | | AD9026BD | | | AD9027AD | | | AD9027BD | | | | | |-------------------------------------|-------|-------|----------|------|----------|-----|------|----------|-----|------|----------|-----|------|------|----------| | Parameter (Conditions) | Temp | Level | Min | Тур | Max | Min | Typ | Max | Min | Тур | Max | Min | Тур | Max | Units | | AC ACCURACY | | | | | | | | | | | | | | | | | Differential Nonlinearity | +25°C | | | 0.25 | 0.75 | | 0.4 | 0.75 | | 0.25 | 0.75 | | 0.4 | 0.75 | LSB | | • | Full | VI | | | 1.0 | | | 1.0 | | | 1.0 | | | 1.0 | LSB | | Integral Nonlinearity | +25°C | I | | 1.2 | 2.5 | 1 | 1.2 | 2.5 | | 1.2 | | | 1.2 | | LSB | | | Full | VI | | 1.25 | 3.0 | | 1.25 | 3.0 | | 1.25 | 3.0 | | 1.25 | 3.0 | LSB | | ANALOG INPUT BANDWIDTH | +25°C | v | | 150 | | | 150 | | | 150 | | | 150 | | MHz | | TRANSIENT RESPONSE | +25°C | v | | 10 | | | 10 | | | 10 | | | 10 | | ns | | OVERVOLTAGE RECOVERY | +25°C | v | | 10 | | | 10 | | | 10 | | | 10 | | ns | | SFDR <sup>1</sup> | | | | | | | | | | | | | | | | | Analog Input @ 1.2 MHz | +25°C | I | 70 | 77 | | 70 | 77 | | 70 | 77 | | 70 | 77 | | dBc | | • • | Full | VI | 68 | 75 | | 68 | 75 | | 68 | 75 | | 68 | 75 | | dBc | | 9.6 MHz | +25°C | 1 | 70 | 76 | | 70 | 75 | | 70 | 76 | | 70 | 76 | | dBc | | | Full | VI | 68 | 74 | | 68 | 73 | | 68 | 74 | | 68 | 74 | | dBc | | 13.4 MHz | +25°C | I | 70 | 75 | | 65 | 72 | | 70 | 75 | | 70 | 74 | | dBc | | | Full | VI | 68 | 73 | | 63 | 70 | | 68 | 73 | | 68 | 72 | | dBc | | SINAD <sup>2</sup> | | 1 | | | | | | | | | | | | | <b>.</b> | | Analog Input @ 1.2 MHz | +25°C | I | 61 | 65 | | 60 | 63 | | 62 | 65 | | 61 | 65 | | dB | | | Full | VI | 60 | 64 | | 59 | 62 | | 61 | 64 | | 60 | 64 | | dB | | 9.6 MHz | +25°C | I | 60 | 64 | | 59 | 62 | | 61 | 65 | | 60 | 64 | | dB | | | Full | VI | 59 | 63 | | 58 | 61 | | 60 | 64 | | 59 | 63 | | dB | | 13.4 MHz | +25°C | I | 59 | 63 | | 57 | 61 | | 61 | 64 | | 60 | 64 | | dB | | | Full | VI | 58 | 62 | | 56 | 60 | | 60 | 63 | | 59 | 63 | | dB | | SNR <sup>3</sup> | | | | | | | | | | | | | | | | | Analog Input @ 1.2 MHz | +25°C | I | 62 | 65 | | 61 | 64 | | 63 | 65 | | 62 | 65 | | dB | | | Full | VI | 61 | 64 | | 60 | 63 | | 62 | 64 | | 61 | 64 | | dB | | 9.6 MHz | +25°C | I | 61 | 64 | | 60 | 63 | | 62 | 65 | | 61 | 65 | | dB | | | Full | VI | 60 | 63 | | 59 | 62 | | 61 | 64 | | 60 | 64 | | dB | | 13.4 MHz | +25°C | I | 60 | 63 | | 59 | 62 | | 62 | 65 | | 61 | 65 | | dB | | | Full | VI | 59 | 62 | | 58 | 61 | | 61 | 64 | | 60 | 64 | | dB | | Two-Tone IMD Rejection <sup>4</sup> | | | | | | l | | | | | | | | | | | F1 = 8.1 MHz; $F2 = 9.6 MHz$ | +25°C | I | 75 | 83 | | 75 | 83 | | 75 | 85 | | 75 | 85 | | dBc | | Two-Tone SFDR <sup>5</sup> | | | 1 | | | l | | | | | | | | | | | F1 = 8.1 MHz; F2 = 9.6 MHz | +25°C | I | 68 | 75 | | 68 | 75 | | 68 | 75 | | 68 | 75 | | dBc | #### **NOTES** # WAFER TEST LIMITS<sup>1</sup> ( $+V_s = +5 \text{ V}$ , $-V_s = -5.2 \text{ V}$ unless otherwise noted) | | A | D9026CHIPS | | | | | | |--------------------------------|-------|------------|------|-------|------------|------|-------| | Parameter | Min | Typ | Max | Min | Тур | Max | Units | | POWER SUPPLY | | | | | | | | | +V <sub>S</sub> Supply Current | 100 | | 140 | 90 | | 128 | mA | | -V <sub>S</sub> Supply Current | 160 | | 246 | 180 | | 258 | mA | | ENCODE INPUT | | | | | | | | | Logic "1" Current | | | 20 | | | 10 | μA | | Logic "0" Current | | | 20 | | | 10 | μA | | ANALOG INPUT | | | | | | | | | Input Resistance | 225 | | 375 | 225 | | 375 | Ω | | DC ACCURACY | | | | | | | | | Offset Error | -20 | | 20 | -20 | | 20 | mV | | Gain Error | -4.5 | | 4.5 | -4.5 | | 4.5 | % FS | | No Missing Codes | | Guaranteed | | | Guaranteed | | | | Differential Nonlinearity | -0.65 | | 0.65 | -0.65 | | 0.65 | LSB | NOTES REV. 0 -3- <sup>&</sup>lt;sup>1</sup>Analog Input signal power at -1 dBFS; spurious-free dynamic range (SFDR) is the ratio of the signal level to worst spur, usually limited by harmonics. <sup>&</sup>lt;sup>2</sup>Analog Input signal power at -1 dBFS; signal-to-noise and distortion (SINAD) is the ratio of signal level to total noise + harmonics. <sup>&</sup>lt;sup>3</sup>Analog Input signal power at -1 dBFS; signal-to-noise ratio (SNR) is the ratio of signal level to total noise (first five harmonics removed). Both input tones at -7 dBFS; two tone intermodulation distortion (IMD) rejection is the ratio of either tone to the worst 3rd order intermod product. <sup>&</sup>lt;sup>5</sup>Both input tones at -7 dBFS; two tone spurious-free dynamic range (SFDR) is the ratio of either tone to the worst spurious signal. Specifications subject to change without notice. <sup>&</sup>lt;sup>1</sup>Electrical test is performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. <sup>&</sup>lt;sup>2</sup>Die substrate is connected to -V<sub>S</sub>. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | Parameter | Min | Max | Units | |--------------------------------------|--------|--------|-------| | ELECTRICAL | | | | | +V <sub>S</sub> | 0 | +6 | V | | $-V_{S}$ | -6 | 0 | V | | Analog Input | -1.5 | +1.5 | V | | Digital Inputs | | | | | AD9026 (TTL Logic) | 0 | $+V_s$ | V | | AD9027 (ECL Logic) | $-v_s$ | 0 | V | | Digital Output Current | | | | | AD9026 (TTL Logic) | | 12 | mA | | AD9027 (ECL Logic) | | 12 | mA | | ENVIRONMENTAL <sup>2</sup> | | | | | Operating Temperature Range (Case) | -25 | +85 | °C | | Maximum Junction Temperature | | +175 | °C | | Lead Temperature (Soldering, 10 sec) | | +300 | °C | | Storage Temperature Range (Ambient) | -65 | +150 | °C | #### NOTES <sup>1</sup>Absolute maximum ratings are limiting values to be applied individually, and beyond which the serviceability of the circuit may be impaired. Functional operability is not necessarily implied. Exposure to absolute maximum rating conditions for an extended period of time may affect device reliability. <sup>2</sup>Typical thermal impedances for "D" package (custom ceramic 28-pin DIP): $\theta_{JC} = 14^{\circ}\text{C/W}$ ; $\theta_{JA} = 34^{\circ}\text{C/W}$ #### **EXPLANATION OF TEST LEVELS** #### Test Level - I. 100% Production Tested. - II. 100% production tested at +25°C, and sample tested at specified temperatures. AC testing done on sample basis. - III. Sample Tested Only. - IV. Parameter is guaranteed by design and characterization testing. - V. Parameter is a typical value only. - VI. All devices are 100% production tested at +25°C; sample tested at temperature extremes. #### DIE LAYOUT AND MECHANICAL INFORMATION | DID MILOUTING WINDOWN WORLD THE CITY OF THE COLUMN TO | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Die Dimensions | | Pad Dimensions | | Metalization Aluminum | | Backing | | Substrate Potential | | Transistor Count | | Passivation | | Die Attach Silver Filled | | Bond Wire Gold | #### **DIE PHOTO/ PAD LABELS** #### AD9026/AD9027 CUSTOM PACKAGE CUSTOM 28-PIN COFIRED CERAMIC MULTILAYER DUAL INLINE PACKAGE. (TOP LAYER METALLIZATION SHOWN) NOTES: C1 & C4 ARE -V<sub>8</sub> SUPPLY DECOUPLING CAPS. C2 & C5 ARE +V<sub>8</sub> SUPPLY DECOUPLING CAPS. C3 IS A BYPASS CAP FOR INTERNAL DAC REFERENCE. U1 SUBSTRATE IS TIED TO -V<sub>8</sub>. #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9026/AD9027 features ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### PIN DESIGNATIONS BYPASS (PIN 17) SHOULD BE CONNECTED TO -V<sub>S</sub> (PIN 15) THROUGH 0.1µF CAP #### **ORDERING GUIDE** | Model | Temperature<br>Range | Package Description | |--------------|--------------------------|------------------------------------------------| | AD9026AD | -25°C to +85°C<br>(Case) | 28-Pin 600 mil Hermetic<br>Ceramic DIP (DH-28) | | AD9026BD | -25°C to +85°C<br>(Case) | 28-Pin 600 mil Hermetic<br>Ceramic DIP (DH-28) | | AD9026CHIPS | () | Unpackaged Die | | AD9026/PCB-T | | Evaluation Board with AD9026BD | | AD9027AD | -25°C to +85°C<br>(Case) | 28-Pin 600 mil Hermetic<br>Ceramic DIP (DH-28) | | AD9027BD | –25°C to +85°C | 28-Pin 600 mil Hermetic | | AD9027CHIPS | (Case) | Ceramic DIP (DH-28) Unpackaged Die | | AD9027/PCB-E | | Evaluation Board with | | | | AD9027BD | #### AD9026 Basic Hook-Up 1. ALL DECOUPLING/BYPASS CAPACITORS ARE 0.1 µF 2. NC = NOT CONNECTED #### PIN DESCRIPTIONS | Pin<br>No. | Name | Function | |------------|-----------------|-------------------------------------------------------------------| | 1-3 | D3-D1 | Digital Output Bits. | | 4 | D0 (LSB) | Digital Output Bit (Least Significant Bit). | | 5* | NC | No connection internally on AD9026. | | | ENCODE | Complement of encode clock input on AD9027. | | <b>6</b> * | +V <sub>s</sub> | +5 V power supply on AD9026. | | | NC | No connection internally on the AD9027. | | 7 | GND | Ground. | | 8 | ENCODE | Encode Clock Input. Conversion initiated on rising edge of clock. | | 9 | GND | Ground. | | 10 | +V <sub>S</sub> | +5 V power supply. | | 11 | GND | Ground. | | 12 | AIN | Analog Input. | | 13 | -V <sub>S</sub> | -5.2 V power supply. | | 14 | +V <sub>S</sub> | +5 V power supply. | | 15 | $-v_s$ | -5.2 V power supply. | | 16 | GND | Ground. | | 17 | BYPASS | Connect to -V <sub>S</sub> through 0.1 µF capacitor. | | 18 | D11 (MSB) | Digital Output Bit (Most Significant Bit). | | 19-25 | D10-D4 | Digital output bits. | | 26 | +V <sub>s</sub> | +5 V power supply. | | 27 | $-V_S$ | -5.2 V power supply. | | 28 | GND | Ground. | <sup>\*</sup>Pin descriptions for the AD9026 and AD9027 are identical with the exception of Pins 5 and 6. #### AD9027 Basic Hook-Up - 1. ALL DECOUPLING/BYPASS CAPACITORS ARE 0.1µF - 2. NC = NOT CONNECTED - 3. TERMINATE ECL OUTPUTS WITH 2kΩ to -5.2V #### **DEFINITION OF SPECIFICATIONS** #### **Analog Bandwidth** The analog input frequency at which the spectral power of the fundamental frequency (as determined by the FFT analysis) is reduced by 3 dB. #### Aperture Delay The delay between the 50% point of the rising edge of the ENCODE command and the instant at which the analog input is sampled. #### Aperture Uncertainty (Jitter) The sample-to-sample variation in aperture delay. #### Differential Nonlinearity The deviation of any code from an ideal 1 LSB step. #### **Harmonic Distortion** The ratio of the rms signal amplitude to the rms value of the worst harmonic component. #### Integral Nonlinearity The deviation of the transfer function from a reference line measured in fractions of 1 LSB using a "best straight line" determined by a least square curve fit. #### **Minimum Conversion Rate** The encode rate at which the SNR of the lowest analog signal frequency drops by no more than 3 dB below the guaranteed limit. #### **Maximum Conversion Rate** The encode rate at which parametric testing is performed. Bypass #### **Output Propagation Delay** The delay between the 50% point of the rising edge of ENCODE command and the time when all output data bits are within valid logic levels. #### Overvoltage Recovery Time The amount of time required for the converter to recover to 0.2% accuracy after an analog input signal 150% of full scale is reduced to midscale. #### Power Supply Rejection Ratio The ratio of a change in input offset voltage to a change in power supply voltage. #### Signal-to-Noise-and-Distortion (SINAD) The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, including harmonics but excluding dc. #### Signal-to-Noise Ratio (Without Harmonics) The ratio of the rms signal amplitude (set at 1 dB below full scale) to the rms value of the sum of all other spectral components, excluding the first five harmonics and dc. #### Spurious-Free Dynamic Range The ratio of the rms signal amplitude to the rms value of the peak spurious spectral component. The peak spurious component may or may not be a harmonic. #### Transient Response The time required for the converter to achieve 0.2% accuracy when a one-half full-scale step function is applied to the analog input. #### Two-Tone Intermodulation Distortion Rejection The ratio of the rms value of either input tone to the rms value of the worst third order intermodulation product. #### Two-Tone SFDR The ratio of the rms value of either input tone to the rms value of the peak spurious component. The peak spurious component may or may not be an IMD product. #### **EQUIVALENT CIRCUITS** # **Typical AD9026 Performance** Figure 1. Single Tone at 13.4 MHz Figure 2. Two Tones @ 8.1 MHz & 9.6 MHz Figure 3. Two Tones @ 8.1 MHz & 13.4 MHz Figure 4. SFDR vs. Analog Input Level Figure 5. Two-Tone SFDR vs. Analog Input Level Figure 6. Undersampling a 40 MHz Input Tone # **Typical AD9027 Performance** Figure 7. Single Tone at 13.4 MHz Figure 8. Two Tones @ 8.1 MHz & 9.6 MHz Figure 9. Two Tones @ 8.1 MHz & 13.4 MHz Figure 10. SFDR vs. Analog Input Level Figure 11. Two-Tone SFDR vs. Analog Input Level Figure 12. Undersampling a 40 MHz Input Tone # **Typical AD9026 Performance** # Figure 13. Noise and Distortion vs. AIN Frequency Figure 14. SNR, SFDR vs. Encode Duty Cycle Figure 15. Undersampling a 21.4 MHz Input Tone ### **Typical AD9027 Performance** Figure 16. Noise and Distortion vs. AIN Frequency Figure 17. SNR, SFDR vs. Encode Duty Cycle Figure 18. Undersampling a 21.4 MHz Input Tone Figure 19. AD9026/AD9027 Functional Block Diagram #### THEORY OF OPERATION The AD9026/AD9027 analog-to-digital converters (ADCs) employ a three-pass subranging architecture and digital error correction. This combination of design techniques ensures 12-bit accuracy at relatively low power. As shown in Figure 19, analog input signals are immediately attenuated through a resistor divider and applied directly to the sampling bridge of a track-and-hold (T/H). The rising edge of the ENCODE pulse places this first track-and-hold, T/H<sub>1</sub>, into hold mode. The held value of $T/H_1$ is applied to a 5-bit flash ADC. The 5-bit converter resolves the most significant bits (MSBs) of the held analog voltage. These five bits are reconstructed by a 5-bit digital-to-analog converter (DAC) and subtracted from $T/H_1$ 's output to form a residual signal. Note that the reconstruction DAC has a resolution of 5 bits but must maintain 12-bit accuracy. A second track-and-hold, T/H<sub>2</sub>, holds the amplified residue signal while it is encoded by a second 5-bit flash ADC. These five bits are reconstructed and subtracted from T/H<sub>2</sub>'s output to form a second residual signal. A third and final track-and-hold, T/H<sub>3</sub>, precedes a gain stage which in turn drives a 4-bit flash ADC. Digital error correction logic corrects and aligns the data from the three flash converters and presents the result as a 12-bit parallel digital word. In the case of the AD9026, the digital output stage provides TTL logic levels; the AD9027 parallel output provides ECL logic levels. # APPLYING THE AD9026/AD9027 Timing Conversion is initiated by asserting a logic "high" state on the ENCODE command for both the AD9026 and AD9027 converters, as shown in Figure 20. The digital output data which corresponds to a given encode rising edge is available after two pipeline delays and one propagation delay. Figure 20. Timing Diagram Internally, the encode clock is delayed and gated to generate all of the timing necessary for data conversion. The allocation of hold and acquisition time for the first track-and-hold is critical and is affected by the duty cycle of the encode clock. Performance is optimized for encode duty cycles of 50%. Duty cycle variations that exceed $50 \pm 5\%$ will negatively impact performance at 31 Msps (see Performance Curves for detail). Operation at encode rates less than 4 Msps is not recommended. At these low encodes, the internal T/Hs will droop out of error correction range and cease to function properly. For the same reason, burst mode operation at the ENCODE pin is not recommended. If burst mode is required, gate the digital output data instead of the encode to the ADC; do not leave the ENCODE pin in a static "logic high" state. #### Encoding the AD9026 Care should be taken when selecting drive logic for this singleended TTL-compatible input. Fast, clean, symmetrical output swings with low jitter will yield optimal performance. Gates from the "LS" logic family are not recommended because of their extreme differences in rising versus falling characteristics. "AC" logic on the other hand, is too fast with excessive drive capability, and tends to couple clock noise into the converter's first T/H stage. "AS" logic offers the best compromise of the TTL families evaluated, but optimal performance was achieved with AD969X family of TTL comparators (see AD9026/PCB-T schematic). #### Encoding the AD9027 A differential ECL encode is required for the AD9027: EN-CODE (Pin 8), ENCODE (Pin 5). This signal should be "clean" and fast, with a minimum amount of jitter. Such a signal may be generated by using a spectrally pure low phase noise sine wave to drive an AD96687 ECL comparator (see AD9027/PCB-E schematic). #### **Analog Input** The analog input (Pin 12) voltage range is nominally $\pm 1.024$ V. The range is set with an internal voltage reference and cannot be adjusted by the user. The input resistance is $300 \Omega$ , and the analog small signal bandwidth is 150 MHz, making the AD9026 and AD9027 suitable for undersampling applications. Sample FFTs of 40 MHz large signal inputs can be found in the Performance section (Figures 6, 12). Figure 21. Low Distortion Drive Circuit for AD9026/AD9027 #### **Driving the Analog Input** Special care must be taken to ensure that the analog input signal is not compromised before it reaches the ADC. Any required filtering should be done as close to the AD9026/AD9027 as possible, and away from any digital lines. In systems that have impedance matching problems or require gain before the converter, a low noise, low distortion, wideband op amp may be used. Typically this amplifier will degrade overall performance, but this degradation will be minimal if the correct amplifier is selected. Figure 21 shows the ultralow distortion, wide bandwidth AD9631 driving an AD9027 converter at a gain of -1. This amplifier/ ADC combination maintains >70 dB harmonic distortion over the Nyquist band. The low output impedance of the AD9631 also reduces drive circuitry sensitivity to the small current spikes that can come from an ADC's internal track-and-hold. #### Power Supplies The power supplies of the AD9026 and AD9027 should be isolated from the supplies used for noisy devices (digital logic especially) to reduce the amount of noise coupled into the ADC. For optimum performance, linear supplies ensure that switching noise from the supplies does not introduce distortion products during the encoding process. If switching supplies *must* be used, decoupling recommendations should be observed. #### **Layout Information** Preserving the accuracy and dynamic performance of the AD9026 and AD9027 requires that designers pay special attention to layout of the printed circuit board. Analog paths should be kept as short as possible and be properly terminated to avoid reflections. The analog input connection should be kept away from digital signal paths; this reduces the amount of digital switching noise that is capacitively coupled into the analog section. Digital signal paths should also be kept short, and run lengths should be matched to avoid propagation delay mismatch. The AD9026 and AD9027 outputs should be buffered or latched close to the device (<2 cm). This prevents load transients which may feed back into the device. In high speed circuits, layout of the ground is critical. A single low impedance ground plane on the component side of the board is the minimum requirement (an internal ground plane is preferred). Power supplies should be capacitively coupled to the ground plane with high quality 0.1 $\mu F$ chip capacitors to reduce noise in the circuit. All power pins of the AD9026 and AD9027 should be bypassed individually. The bypass pin (BY-PASS Pin 17) should be connected to the $-V_S$ supply (Pin 15) through a 0.1 $\mu$ F chip capacitor as close to the part as possible. Multilayer boards allow designers to lay out signal traces without interrupting the ground plane and provide low impedance return paths. In systems with dedicated analog and digital grounds, all grounds for the AD9026 and AD9027 should be connected to the analog ground plane. In systems using multilayer boards, dedicated power planes are recommended to provide low impedance connections for device power. Sockets limit dynamic performance and are not recommended for use with the AD9026 or AD9027. # EVALUATING PERFORMANCE OF THE AD9026/AD9027 Noise Performance High speed, wide bandwidth ADCs such as the AD9026 and AD9027 are optimized for dynamic performance over a wide range of analog input frequencies. Due to this wide input bandwidth, for a given analog input voltage there will be a range of output codes that may occur. This is caused by unavoidable circuit noise within the wideband circuits of the ADC. If a dc signal is applied to the ADC and several thousand outputs are recorded, a distribution of codes such as that shown in the histogram may result (Figure 22). The correct code appears most of the time, but adjacent codes also appear with reduced probability. If a normal probability density curve is fitted to this Gaussian distribution of codes, the standard deviation will be equal to the equivalent input rms noise of the ADC. The rms input noise may also be approximated by converting the signal-to-noise ratio (SNR), as measured by a low frequency FFT, to an equivalent input noise. This method is accurate only if the SNR performance is dominated by random thermal noise (the low frequency SNR without harmonics is the best measure); 63 dB equates to 1 LSB rms for a 2 V p-p (0.707 V rms) input signal. Figure 22. ADC Equivalent Input Noise The AD9027 has approximately 0.7 LSB of rms input noise which would predict a noise-limited SNR of 66 dB. Since the actual SNR of the AD9027 is 65 dB for a 1.2 MHz input, thermal noise alone does not limit the SNR performance of the device. Differential nonlinearities, aperture uncertainty, and digital switching noise account for the additional degradation in SNR as measured at the ADC output. Performance curves illustrate SNR vs. input frequency for the AD9026 and AD9027 at encode rates of 31 Msps (Figures 13, 16). Because the AD9026 TTL converter has larger digital output voltage swings, it tends to have slightly worse noise performance than its ECL counterpart. For a fixed analog input frequency, reducing the encode rate on the AD9026 actually improves SNR (note specifications at 31 Msps vs. 25.6 Msps). This improvement results because the rms noise coupled to internal circuits decreases as the time between samples increases. #### Performance in the Frequency Domain The AD9026 and AD9027 were designed to minimize harmonic distortion over the entire Nyquist bandwidth. Performance curves are included which illustrate >70 dB spurious-free dynamic range (SFDR) for -1 dBFS signals from dc to 15 MHz (Figures 13 and 16). Typically, the spurious levels generated by tones near full scale are dominated by low order harmonics generated in the converter's first track-and-hold. As the strength of the analog input signal is reduced, there is actually a slight increase in spurious-free dynamic range relative to the carrier. At approximately -7 dBFS the SFDR decreases linearly as input power is reduced (Figures 4 and 10). Two-tone intermodulation distortion rejection was also characterized on the AD9026 and AD9027. Two tones, each at -7 dBFS, were varied in frequency to determine flatness of IMD rejection across the Nyquist band. A "Two-Tone SFDR" specification was created to distinguish between the typical level of IMD products and other spurious levels. In most cases, second order terms and direct harmonics limited Two-Tone SFDR on these converters. Third order products were typically >80 dBc (dBc indicates strength relative to the carrier), while first and second order products were >72 dBc (Figures 2, 3, 5, 8, 9, and 11). #### Performance Over Temperature Signal-to-noise ratio (SNR) is typically flat over the specified operating temperature range for both the AD9026 and AD9027 across the entire Nyquist band. Spurious-free dynamic range (SFDR) for a given input frequency varies by a few dB over the rated operating temperature range as indicated in the specification table. Harmonic distortion consistently increases with input frequency at the maximum operating temperature of +85°C measured at device case. For example, the SFDR of the ADC may vary from a low of 71 dBc (13.4 MHz analog in), to a high of 80 dBc (1.2 MHz analog in) at +85°C. Figure 23. AD9026 Evaluation Board Schematic (AD9026/PCB-T) Figure 24. AD9026/PCB-T Top Side Figure 25. AD9026/PCB-T Bottom Side Figure 26. AD9027 Evaluation Board Schematic (AD9027/PCB-E) Figure 27. AD9027/PCB-E Top Side Figure 28. AD9027PCB-E Bottom Side #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm).