## 10μs μP Compatible 8-Bit ADC AD7576 #### **FEATURES** Single +5V Operation with External Positive Reference Fast Conversion Time: 10µs No Missed Codes Over Full Temperature Range **Microprocessor Compatible** **Low Cost** Low Power (15mW) 100ns Data Access Time GENERAL DESCRIPTION The AD7576 is a low cost, low power, microprocessor 8-bit analog-to-digital converter, which uses the successive approximation technique to achieve a fast conversion time o 10µs. The device is designed to operate with an external reference of +1.23V (standard bandgap reference) and converts inpu signals from 0V to 2V<sub>REF</sub>. The part is designed for ease of microprocessor interface with three control inputs (CS, RD and MODE) controlling all ADC operations such as starting conversion and reading data. The interface logic allows the part to be easily configured as a memory mapped device. All data outputs use latched, three-state output buffer circuitry to allow direct connection to a microprocessor data bus or system input port. The output latches serve to make the conversion process transparent to the microprocessor. The part is designed for single +5V operation, has on-board comparator, interface logic, and internal/external clock option. This makes the AD7576 ideal for most ADC/µP interface The AD7576 is fabricated in an advanced, all ion-implanted high speed Linear Compatible CMOS (LC2MOS) process and is available in either a small, 0.3" wide, 18-pin DIP or in 20-terminal surface mount packages. #### AD7576 FUNCTIONAL BLOCK DIAGRAM PRODUCT HIGHL Single Supply Operation supply y Operation from a single +5allows operation of the AD7576 with microproces sor systems without any additional power supplies. 2. Low Power CMOS fabrication of the AD7576 results in a v dissipation figure of 15mW typical. 3. Versatile Interface Logic The AD7576 can be configured to perform continuous conversions or to convert on command. It can be interfaced as SLOW-MEMORY or ROM, allowing versatile interfacing to most microprocessors. 4. Fast Conversion Time The fabrication of the AD7576 on Analog Devices' Linear Compatible CMOS (LC<sup>2</sup>MOS) process enables fast conversion times of 10 µs, eliminating the need for expensive Sample-and-Holds in many low frequency applications. #### ORDERING INFORMATION1 | Relative | Temperature Range and Package Options <sup>2</sup> | | | | | | | | |-------------------|----------------------------------------------------|---------------------|---------------------------|--|--|--|--|--| | Accuracy<br>(LSB) | 0 to +70°C | -25°C to +85°C | -55°C to +125°C | | | | | | | | Plastic DIP (N-18) | Hermetic DIP (Q-18) | Hermetic DIP (Q-18) | | | | | | | ±1 | AD7576JN | AD7576AQ | AD7576SQ | | | | | | | $\pm 1/2$ | AD7576KN | AD7576BQ | AD7576TQ | | | | | | | | PLCC <sup>3</sup> (P-20A) | | LCCC <sup>4</sup> (E-20A) | | | | | | | ±1 | AD7576JP | | AD7576SE | | | | | | | ± 1/2 | AD7576KP | | AD7576TE | | | | | | <sup>1</sup>To order MIL-STD-883, Class B processed parts, add/883B to part number. Contact your local sales office for military data sheet. <sup>2</sup>See Section 13 for package outline information. <sup>3</sup>PLCC: Plastic Leaded Chip Carrier. <sup>4</sup>LCCC: Leadless Ceramic Chip Carrier. ### $\begin{array}{ll} \textbf{SPECIFICATIONS} & (\textbf{V}_{\text{DO}} = +5 \textbf{V}; \, \textbf{V}_{\text{REF}} = +1.23 \textbf{V}; \, \textbf{AGND} = \text{DGND} = 0 \textbf{V}; \, \textbf{f}_{\text{CLK}} = 2 \text{MHz external}; \\ \text{All specifications } T_{\text{min}} \text{ to } T_{\text{max}} \text{ unless otherwise noted.}) \end{array}$ | Parameter | J, A <sup>1</sup><br>Versions | K, B<br>Versions | S Version | T Version | Units | Conditions/Comments | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------------------------|------------------------|------------------------|-------------------------------------|--------------------------------------------------------------------| | ACCURACY | | | | | 22 | | | Resolution | 8 | 8 | 8 | 8 | Bits | | | Total Unadjusted Error | ± 2 | ± 1 | ± 2 | ± 1 | LSB max | | | Relative Accuracy | ± 1 | ± ½ | ± 1 | ± ½ | LSB max | | | Minimum Resolution for which | | | | | | | | No Missing Codes is Guaranteed | 8 | 8 | 8 | 8 | Bits max | | | Full Scale Error | | - | | | | | | 25°C | ± 1 | ± 1 | ± 1 | ± 1 | LSB max | Full Scale TC is typically 5ppm/°C | | T <sub>min</sub> to T <sub>max</sub> | ± 1 | ± 1 | ± 1 | ± 1 | LSB max | | | Offset Error <sup>2</sup> | | - | | | | | | 25°C | ± 1/2 | ± 1/2 | ± 1/2 | ± 1/2 | LSB max | Offset TC is typically 5ppm/°C | | T <sub>min</sub> to T <sub>max</sub> | ± 1/2 | ± 1/2 | ± 1/2 | ± 1/2 | LSB max | | | | | | | | | | | ANALOGINPUT | 0 ** 337 | 0 00 237 | 0+0 217 | 0 to 21/ | Volts | 1LSB = 2V <sub>REF</sub> /256; See Figure 4 | | Voltage Range | 0 to 2V <sub>REF</sub> | 0 to 2V <sub>REF</sub> | 0 to 2V <sub>REF</sub> | 0 to 2V <sub>REF</sub> | Voits<br>MΩ min | 1L3D = 2 v REF/230, See Figure 4 | | DC Input Impedance | 10 | 10 | 10 | 10 | Milmin | | | REFERENCE INPUT | | | | | | | | V <sub>REF</sub> (For specified Performance) | 1.23 | 1.23 | 1.23 | 1.23 | Volts | ± 5% | | I <sub>REF</sub> | 500 | 500 | 500 | 500 | μA max | | | V <sub>IN</sub> <sub>IL</sub> , Input Low Voltage V <sub>IN</sub> , Input High Voltage I <sub>IN</sub> , Apput Current 25°C T <sub>min</sub> to T <sub>max</sub> C <sub>IN</sub> , Input Capacitance <sup>3</sup> | 2.4<br>± 1<br>10 | 2.4<br>±1<br>±10<br>10 | 2.4<br>± 10<br>10 | 2.4<br>± 10<br>10 | V min<br>μA max<br>μA max<br>p) max | $V_{IN} = 0 \text{ or } V_{DD}$<br>$V_{IN} = 0 \text{ or } V_{DD}$ | | CLK | | | 7 / | | | | | V <sub>INL</sub> , Input Low Voltage | 0.8 | 0.8 | 0.8 | 0/8 | V max | $\supset \bigcup$ | | V <sub>INH</sub> , Input High Voltage | 2.4 | 2.4 | 2.4 | 1.4 | V min | _ 7 ~ 1 ~ | | I <sub>INL</sub> , Input Low Current | 700 | 700 | 800 | 800 | μAmax | V <sub>INL</sub> = 0V . | | I <sub>INH</sub> , Input High Current | 700 | 700 | 800 | 800 | μA max | $V_{INH} = V_{DD}$ | | LOGIC OUTPUTS BUSY, DB0 to DB7 | | | | | | 7 | | V <sub>OL</sub> , Output Low Voltage | 0.4 | 0.4 | 0.4 | 0.4 | V max | $I_{SINK} = 1.6 \text{mA}$ | | V <sub>OH</sub> , Output High Voltage | 4.0 | 4.0 | 4.0 | 4.0 | V min | $I_{\text{SOURCE}} = 40 \mu \text{A}$ | | DB0 to DB7 | 4.0 | 4.0 | 4.0 | 4.0 | V 111111 | ISOURCE - TORIS | | Floating State Leakage Current | ± 1 | ± 1 | ± 10 | ± 10 | μA max | $V_{OUT} = 0$ to $V_{DD}$ | | Floating State Output Capacitance <sup>3</sup> | 10 | 10 | 10 | 10 | pF max | VOOT OTO VDD | | | 10 | 10 | 10 | | pr man | | | CONVERSION TIME <sup>4</sup> | 10 | 10 | 10 | 10 | | 6 21411- | | With External Clock | 10 | 10 | 10 | 10 | μs | $f_{CLK} = 2MHz$ | | With Internal Clock, $T_A = 25^{\circ}C$ | 10 | 10 | 10 | 10 | μs min | Using recommended clock | | | 30 | 30 | 30 | 30 | μs max | components shown in Figure 3. | | POWER REQUIREMENTS <sup>5</sup> | | | | | | | | $V_{DD}$ | + 5 | + 5 | + 5 | + 5 | Volts | ± 5% for Specified Performance | | $I_{DD}$ | 6 | 6 | 7 | 7 | mA max | Typically 3mA with $V_{DD} = +5V$ | | Power Dissipation | 15 | 15 | 15 | 15 | mW typ | | | Power Supply Rejection | ± 1/4 | ± 1/4 | ± 1/4 | ± 1/4 | LSB max | $4.75V \le V_{DD} \le 5.25V$ | #### NOTES <sup>&</sup>lt;sup>1</sup>Temperature Ranges are as follows: J, K Versions; 0 to +70°C A, B Versions; -25°C to +85°C S, T Versions; -55°C to +125°C S, T Versions; -55°C to +125°C 2Offset error is measured with respect to an ideal first code transition which occurs at 1/2LSB. 3Sample tested at 25°C to ensure compliance. 4Accuracy may degrade at conversion times other than those specified. 5Power supply current is measured when AD7576 is inactive i.e. when $\overline{CS} = \overline{RD} = MODE = \overline{BUSY} = logic HIGH$ . Specifications subject to change without notice. # ABSOLUTE MAXIMUM RATINGS\* V<sub>DD</sub> TO AGND −0.3V, +7V V<sub>DD</sub> TO DGND −0.3V, +7V AGND TO DGND −0.3V, V<sub>DD</sub> Digital Input Voltage to DGND −0.3V, V<sub>DD</sub> +0.3V Digital Output Voltage to DGND −0.3V, V<sub>DD</sub> +0.3V CLK Input Voltage to DGND −0.3V, V<sub>DD</sub> +0.3V V<sub>REF</sub> to AGND −0.3V, V<sub>DD</sub> AIN TO AGND −0.3V, V<sub>DD</sub> Operating Temperature Range −0.3V, V<sub>DD</sub> Commercial (J, K Version) 0 to +70°C | Industrial (A, B Version) | | | | | | | | | $-25^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ | |-----------------------------|----|----|----|----|----|-----|---|---|-------------------------------------------------| | Extended (S, T Version) | | | | | | | | | $-55^{\circ}$ C to $+125^{\circ}$ C | | Storage Temperature Range | | | | | | | | | $-65^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ | | Lead Temperature (soldering | g, | 10 | 0 | se | cs | ) | | | 300°C | | Power Dissipation (Any Pacl | ka | ge | :) | to | + | - 7 | 5 | C | 450mW | | Derates above 75°C by | | | | | | | | | 6mW/°C | \*Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### CAUTION: ESD (Electro-Static-Discharge) sensitive device. The digital control inputs are Zener protected; however, permanent damage may occur on unconnected devices subject to high energy electrostatic fields. Unused devices must be stored in conductive foam or shunts. The foam should be discharged to the destination specket before devices are removed. #### A SAMPLED-DATA INPUT The AD7576 makes use of a sampled-data comparator. The equivalent input circuit is shown in Figure 1. When a conversion starts, switch S1 is closed and the equivalent input capacitance is charged to $V_{\rm IN}$ . With a switch resistance of typically $500\Omega$ and an input capacitance of typically 2pF the input time constant is 1ns. Thus $C_{\rm IN}$ becomes charged to within $\pm$ ½ LSB in 6.9 time constants or about 7ns. Since the comparator switches are operating at one half the input clock frequency of 2MHz, there is ample time for the input voltage to settle before the comparator decision is made (at the end of a clock period). Increasing the source resistance increases the settling time required. Input bypass capacitors placed directly at the analog input act to average the input charging currents. This average current flowing through any source impedance can cause full-scale errors. Figure 1. AD7576 Equivalent Input Circuit #### REFERENCE INPUT The reference input impedance on the AD7576 is code dependent and varies by a ratio of approximately 3-to-1 over the digital code range. The typical resistance range is from $6k\Omega$ to $18k\Omega$ . As a result of the code dependent input impedance, the $V_{REF}$ input must be driven from a low impedance source. Figure 2 shows how an AD589 can be configured to produce a nominal reference voltage of +1.23V. Figure 2. Reference Circuit #### **Unipolar/Bipolar Considerations** #### UNIPOLAR OPERATION The basic operation for the AD7576 is in the unipolar single supply mode. Figure 3 shows the circuit connections to achieve this while the nominal transfer characteristic for unipolar operation is given in Figure 4. Since the offset and full-scale errors on the AD7576 are very small, in many cases it will not be necessary to adjust out these errors. If calibration is required the procedure is as follows: #### Offset Adjust Offset error adjustment in single-supply systems is easily achievable by means of the offset null facility of an op-amp when used as a voltage follower for the analog input signal, AIN. The op-amp chosen should be able to operate from a single supply and allow a common-mode input voltage range that includes 0V (e.g., TLC271). To adjust for zero offset the input signal source is set to +4.8mV (i.e., N2LSB) while the op-amp offset is varied until the ADC output code flickers between 000 . . . 00 and 0001. . . 01. Full Scale Adjust The full scale or gain adjustment is made by forcing the analog input AIN to +2.445// (i.e., Full-Scale Voltage - 3/2LSB). The magnitude of the reference voltage is then adjusted until the ADC output code flickers between 111 . . 10 and 1/1 . . 11. Figure 3. AD75765 Unipolar Configuration Figure 4. Nominal Transfer Characteristic for Unipolar Operation #### BIPOLAR OPERATION The circuit of Figure 5 shows how the AD7576 can be configured for bipolar operation. The output code provided by the AD7576 is offset binary. The analog input voltage range is $\pm\,5\mathrm{V}$ , although the voltage appearing at the AIN pin of the AD7576 is in the range 0V to $+\,2.46\mathrm{V}$ . Figure 6 shows the transfer function for bipolar operation. The LSB size is now 39.06mV. Calibration of the bipolar operation is outlined below. Once again, because the errors are small it may not be necessary to adjust them. To maintain specified performance without the calibration all resistors should be 0.1% tolerance with R4 and R5 replaced by one $3.3\mathrm{k}\Omega$ resistor and R2 and R3 replaced by one $2.5\mathrm{k}\Omega$ resistor. #### Offset Adjust Offset error adjustment is achieved by applying an analog input voltage of -4.9805V (-FS/2 + 1/2LSB). Resistor R3 is then adjusted until the output code flickers between $000 \dots 00$ and $000 \dots 01$ . #### Full Scale Adjust Full scale or gain adjustment is made by applying an analog input voltage of +4.9414V (+FS/2 - 3/2LSB). Resistor R4 is then adjusted until the output code flickers between 111 . . . 10 and Figure 5. AD7576 Bipolar Configuration Figure 6. Nominal Transfer Characteristic for Bipolar Operation P-20A 20-Lead Plastic Leaded Chip Carrier (PLCC)