

### **General Description**

The MAX5936/MAX5937 are hot-swap controllers for -10V to -80V rails. The MAX5936/MAX5937 allow circuit line cards to be safely hot-plugged into a live backplane without causing a glitch on the power supply. These devices integrate a circuit-breaker function requiring no RSENSE.

The MAX5936/MAX5937 provide a controlled turn-on for circuit cards, limiting inrush, preventing glitches on the power-supply rail, and preventing damage to board connectors and components. Before startup, the devices perform a Load Probe™ test to detect the presence of a short-circuit condition. If a short-circuit condition does not exist, the device limits the inrush current drawn by the load by gradually turning on the external MOSFET. Once the external MOSFET is fully enhanced, the MAX5936/MAX5937 provides overcurrent and short-circuit protection by monitoring the voltage drop across the RDS(ON) of the external power MOSFET. The MAX5936/MAX5937 integrate a 400mA fast GATE pulldown to guarantee that the power MOSFET is rapidly turned off in the event of an overcurrent or short-circuit condition.

The MAX5936/MAX5937 protect the system against input voltage (VIN) steps by providing VIN step immunity. The MAX5936/MAX5937 provide an accurate UVLO voltage. The MAX5936 has an open-drain, active-low PGOOD output and the MAX5937 has an open-drain. active-high PGOOD output.

The MAX5936/MAX5937 are offered with 100mV, 200mV, and 400mV circuit-breaker thresholds, in addition to a non-circuit-breaker option. These devices are offered in latched and autoretry fault management, are available in 8-pin SO packages, and specified for the extended (-40°C to +85°C) temperature range (see the Selector Guide).

### **Applications**

Servers

Telecom Line Cards

**Network Switches** 

Solid-State Circuit Breaker

**Network Routers** 

Load Probe is a trademark of Maxim Integrated Products, Inc.

### **Features**

- ♦ -10V to -80V Operation
- ♦ No Rsense Required
- **♦ Drives Large Power MOSFETS**
- **♦ Programmable Inrush Current Limit During Hot**
- ♦ 100mV, 200mV, 400mV, and No-Circuit-Breaker **Threshold Options**
- ♦ Circuit-Breaker Fault with Transient Rejection
- ♦ Shorted Load Detection (Load Probe) Before **Power MOSFET Turn-On**
- **♦** ±2.4% Accurate Undervoltage Lockout (UVLO)
- ♦ Autoretry and Latched Fault Management Available
- **♦ Low Quiescent Current**

### **Ordering Information**

| PART       | TEMP RANGE     | PIN-PACKAGE |
|------------|----------------|-------------|
| MAX5936ESA | -40°C to +85°C | 8 SO        |
| MAX5937ESA | -40°C to +85°C | 8 SO        |

**Note:** The first "\_" represents A for the autoretry and L for the latched fault management option.

The second "\_" represents the circuit-breaker threshold. See the Selector Guide for additional information.

Selector Guide and Typical Operating Circuit appear at end of data sheet.

### **Pin Configuration**



Maxim Integrated Products 1

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>EE</sub> , V <sub>OUT</sub> , PGOOD (PGOOD), LP,     | GATE (during 15V clamp, continuous)30mA               |
|-------------------------------------------------------------|-------------------------------------------------------|
| STEP_MON to GND+0.3V to -85V                                | GATE (during 2V clamp, continuous)50mA                |
| PGOOD (PGOOD) to Vout0.3V to +85V                           | GATE (during gate pulldown, continuous)50mA           |
| PGOOD (PGOOD), LP, STEP_MON to V <sub>EE</sub> 0.3V to +85V | Continuous Power Dissipation (T <sub>A</sub> = +70°C) |
| GATE to V <sub>EE</sub> 0.3V to +20V                        | 8-Pin SO (derate 5.9mW/°C above +70°C)471mW           |
| UVLO to VEE0.3V to +6V                                      | Operating Temperature Range40°C to +85°C              |
| Input Current                                               | Junction Temperature+150°C                            |
| LP (internally, duty-cycle limited)1A                       | Storage Temperature Range65°C to +150°C               |
| PGOOD (PGOOD) (continuous)80mA                              | Lead Temperature (soldering, 10s)+300°C               |
|                                                             |                                                       |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

#### **ELECTRICAL CHARACTERISTICS**

 $(V_{EE} = -10V \ to \ -80V, \ V_{IN} = GND - V_{EE}, \ V_{STEP\_MON} = V_{EE}, \ R_{LP} = 200\Omega, \ UVLO \ open, \ T_A = -40^{\circ}C \ to \ +85^{\circ}C, \ unless \ otherwise \ noted.$  Typical values are at  $V_{EE} = -48V, \ T_A = +25^{\circ}C.$ ) (Notes 1, 2)

| PARAMETER                                    | SYMBOL              | со                                  | NDITIONS                  | MIN   | TYP   | MAX   | UNITS |
|----------------------------------------------|---------------------|-------------------------------------|---------------------------|-------|-------|-------|-------|
| Operating Voltage Range                      | VEE                 | Referenced to GN                    | ID                        | -80   |       | -10   | V     |
| Operating Supply Current                     | Icc                 |                                     |                           |       | 0.95  | 1.4   | mA    |
| Default V <sub>EE</sub> Undervoltage Lockout | Vuvlo,r             | IV <sub>EE</sub> I increasing       |                           | -33.5 | -31.0 | -29.5 | V     |
| Default VEE Offdervoltage Lockout            | V <sub>UVLO,F</sub> | IV <sub>EE</sub> I decreasing       |                           |       | -28   |       | V     |
| UVLO Reference Threshold,<br>VEE Rising      | Vuvlo_ref,r         | V <sub>UVLO</sub> increasing        |                           | 1.219 | 1.25  | 1.281 | V     |
| UVLO Reference Threshold,<br>VEE Falling     | Vuvlo_ref,f         | V <sub>UVLO</sub> decreasino        | 9                         | 1.069 | 1.125 | 1.181 | V     |
| UVLO Input Resistance                        |                     |                                     |                           | 20    |       | 50    | kΩ    |
| UVLO Transient Rejection                     | tovrej              |                                     |                           | 0.8   | 1.5   | 2.25  | ms    |
| Power-Up Delay (Note 3)                      | tondly              |                                     |                           | 80    | 220   | 380   | ms    |
| VEE and UVLO Glitch Rejection (Note 4)       | tREJ                |                                     |                           | 0.8   | 1.5   | 2.25  | ms    |
| VOUT to VEE Leakage Current                  |                     | VEE = -80V, VOUT                    | = GND                     |       | 0.01  | 1     | μΑ    |
| LP to VEE Leakage Current                    |                     | VEE = -80V, VLP =                   | GND                       |       | 0.01  | 1     | μΑ    |
| External Gate-Drive Voltage                  | Voo                 | V <sub>GATE</sub> - V <sub>EE</sub> | V <sub>IN</sub> = 10V     | 6.5   | 6.8   | 7.2   | V     |
| External Gate-Drive Voltage                  | V <sub>GS</sub>     | VGATE - VEE                         | $14 \le V_{IN} \le 80V$   | 8.1   | 10    | 12.8  | V     |
|                                              |                     | MOSFET fully                        | I <sub>CLAMP</sub> = 9mA  | 13.5  | 16    |       |       |
| GATE to VFF Clamp Voltage                    |                     | enhanced                            | $I_{CLAMP} = 20mA$        |       | 17    | 19.5  | V     |
| GATE to VEE Clarify Voltage                  |                     | Power-off,                          | I <sub>CLAMP</sub> = 1mA  |       | 2.1   | 2.55  | V     |
|                                              |                     | V <sub>EE</sub> = GND               | I <sub>CLAMP</sub> = 10mA |       | 2.5   | 2.9   |       |
| Open-Loop Gate-Charge Current                |                     | VGATE = VEE, VOL                    | JT = GND                  | -66   | -52   | -35   | μΑ    |
| GATE Pulldown Switch                         | RGATE               | VGATE - VEE =                       | V <sub>IN</sub> > 10V     |       | 9     | 14.1  | Ω     |
| On-Resistance                                | TIGATE              | 500mV                               | V <sub>IN</sub> > 14V     |       | 7.5   | 12.5  | 2.5   |
| Output-Voltage Slew Rate                     | SR                  | l dV <sub>OUT</sub> /dt l           |                           | 2.4   | 9     | 14.8  | V/ms  |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{EE}=-10V~to~-80V,~V_{IN}=GND~-~V_{EE},~V_{STEP\_MON}=V_{EE},~R_{LP}=200\Omega,~UVLO~open,~T_{A}=-40^{\circ}C~to~+85^{\circ}C,~unless~otherwise~noted.~Typical~values~are~at~V_{EE}=-48V,~T_{A}=+25^{\circ}C.)~(Notes~1,~2)$ 

| PARAMETER                                   | SYMBOL                | СО                                     | NDITIONS               | MIN   | TYP                     | MAX   | UNITS    |
|---------------------------------------------|-----------------------|----------------------------------------|------------------------|-------|-------------------------|-------|----------|
| Circuit-Breaker Tempco                      |                       | -40°C < T <sub>A</sub> <+85°           | °C                     |       | 6000                    |       | ppm/°C   |
| Circuit-Breaker Glitch Rejection            | t <sub>CB_DLY</sub>   |                                        |                        | 1.0   | 1.2                     | 1.6   | ms       |
|                                             |                       | MAX5936LA/                             | T <sub>A</sub> = +85°C | 118   | 140                     | 162   |          |
|                                             |                       | MAX5936AA/                             | $T_A = +25^{\circ}C$   | 85    | 100                     | 115   |          |
|                                             |                       | MAX5937LA/                             | T <sub>A</sub> = -10°C | 64    | 79                      | 94    |          |
|                                             |                       | MAX5937AA                              | $T_A = -40^{\circ}C$   |       | 62                      |       |          |
|                                             |                       | MAX5936LB/                             | T <sub>A</sub> = +85°C | 244   | 284                     | 324   |          |
| Circuit-Breaker Threshold                   | V <sub>CB</sub>       | MAX5936AB/                             | $T_A = +25$ °C         | 180   | 200                     | 220   | mV       |
| Circuit-breaker Tilleshold                  | VCB                   | MAX5937LB/                             | $T_A = -10^{\circ}C$   | 135   | 158                     | 181   | IIIV     |
|                                             |                       | MAX5937AB                              | $T_A = -40^{\circ}C$   |       | 124                     |       |          |
|                                             |                       | MAX5936LC/                             | $T_A = +85^{\circ}C$   | 485   | 568                     | 651   |          |
|                                             |                       | MAX5936AC/                             | $T_A = +25^{\circ}C$   | 355   | 400                     | 445   | -<br>-   |
|                                             |                       | MAX5937LC/                             | $T_A = -10^{\circ}C$   | 270   | 316                     | 362   |          |
|                                             |                       | MAX5937AC                              | $T_A = -40^{\circ}C$   |       | 248                     |       |          |
|                                             |                       | MAX5936LA/                             | $T_A = +85^{\circ}C$   | 220   | 280                     | 340   | <u> </u> |
| Short-Circuit Threshold                     |                       | MAX5937LA/                             | $T_A = +25^{\circ}C$   | 160   | 200                     | 240   | mV       |
|                                             |                       |                                        | $T_A = -10^{\circ}C$   | 111   | 158                     | 205   |          |
|                                             |                       | MAX5937AA                              | $T_A = -40^{\circ}C$   |       | 124                     |       |          |
|                                             |                       | MAX5936LB/<br>MAX5936AB/<br>MAX5937LB/ | $T_A = +85^{\circ}C$   | 470   | 568                     | 667   |          |
|                                             | Vsc                   |                                        | $T_A = +25^{\circ}C$   | 350   | 400                     | 450   |          |
| Chort Girout Thicohold                      |                       |                                        | $T_A = -10^{\circ}C$   | 255   | 316                     | 377   |          |
|                                             |                       | MAX5937AB                              | T <sub>A</sub> = -40°C |       | 248                     |       |          |
|                                             |                       | MAX5936LC/<br>MAX5936AC/               | $T_A = +85^{\circ}C$   | 962   | 1136                    | 1310  |          |
|                                             |                       |                                        | $T_A = +25^{\circ}C$   | 700   | 800                     | 900   |          |
|                                             |                       | MAX5937LC/                             | $T_A = -10^{\circ}C$   | 510   | 632                     | 754   |          |
|                                             |                       | MAX5937AC                              | $T_A = -40^{\circ}C$   |       | 496                     |       |          |
| Short-Circuit Response Time (Note 5)        |                       | 150mV overdrive,<br>to GATE below 1\   |                        |       | 330                     | 500   | ns       |
| INPUT-VOLTAGE-STEP PROTECT                  | TION                  |                                        |                        |       |                         |       |          |
| Input-Voltage-Step Detection<br>Threshold   | STEPTH                |                                        |                        | 1.219 | 1.250                   | 1.281 | V        |
| Input-Voltage-Step Threshold Offset Current | ISTEP_OS              |                                        |                        | -10.8 | -10.0                   | -9.2  | μΑ       |
| LOAD-PROBE CIRCUIT                          | 1                     |                                        |                        | I.    |                         |       | 1        |
| Load-Probe Switch On-Resistance             |                       | V <sub>LP</sub> - V <sub>EE</sub> = 1V |                        |       | 7.5                     | 11    | Ω        |
| Load-Probe Timeout                          | tLP                   |                                        |                        | 80    | 220                     | 380   | ms       |
| Load-Probe Retry Time                       | tLP_OFF               |                                        |                        |       | 16 x<br>t <sub>LP</sub> |       | S        |
| Load-Probe Voltage Threshold                | V <sub>THSC-DET</sub> | Referenced to GN                       | ND                     | -220  | -200                    | -180  | mV       |

### **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{EE} = -10V \text{ to } -80V, V_{IN} = GND - V_{EE}, V_{STEP\_MON} = V_{EE}, R_{LP} = 200\Omega, UVLO \text{ open, } T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.}$  Typical values are at  $V_{EE} = -48V, T_A = +25^{\circ}C.$ ) (Notes 1, 2)

| PARAMETER                                      | SYMBOL             | CONDITIONS                                                                                     | MIN  | TYP                       | MAX  | UNITS |
|------------------------------------------------|--------------------|------------------------------------------------------------------------------------------------|------|---------------------------|------|-------|
| LOGIC AND FAULT MANAGEMENT                     | Ī                  |                                                                                                |      |                           |      |       |
| Autoretry Delay                                | t <sub>RETRY</sub> |                                                                                                |      | 16 x<br>t <sub>LP</sub>   |      | S     |
| PGOOD (PGOOD) Assertion                        |                    | IV <sub>OUT</sub> - V <sub>EE</sub> l falling                                                  |      | 0.72 x<br>V <sub>CB</sub> |      |       |
| Threshold                                      |                    | Hysteresis                                                                                     |      | 0.26 x<br>V <sub>CB</sub> |      | mV    |
| PGOOD (PGOOD) Assertion Delay<br>Time (Note 6) |                    |                                                                                                | 0.67 | 1.26                      | 1.85 | ms    |
| PGOOD (PGOOD) Low Voltage                      | V <sub>OL</sub>    | ISINK = 1mA, referenced to V <sub>OUT</sub> ,<br>V <sub>OUT</sub> < GND - 5V for PGOOD (PGOOD) |      | 0.05                      | 0.4  | V     |
| PGOOD (PGOOD) Open-Drain<br>Leakage            | ΙL                 | VEE = -80V, VPGOOD(PGOOD),<br>VPGOOD(PGOOD) = GND                                              |      | 0.01                      | 1    | μΑ    |

- Note 1: All currents into pins are positive and all currents out of pins are negative. All voltages referenced to VEE, unless otherwise specified.
- Note 2: All limits are 100% tested at +25°C and +85°C. Limits at -40°C and -10°C are guaranteed by characterization.
- Note 3: Delay time from a valid on-condition until the load probe test begins.
- Note 4: VEE or UVLO voltages below V<sub>UVLO,F</sub> or V<sub>UVLO</sub> REF,F, respectively, are ignored during this time.
- Note 5: The time (V<sub>OUT</sub> V<sub>EE</sub>) > V<sub>SC</sub> + overdrive until (V<sub>GATE</sub> V<sub>EE</sub>) drops to approximately 90% of its initial high value.
- **Note 6:** The time when the PGOOD ( $\overline{PGOOD}$ ) condition is met until the PGOOD ( $\overline{PGOOD}$ ) signal is asserted.

### **Typical Operating Characteristics**

 $(V_{EE} = -48V, GND = 0V, V_{IN} = GND - V_{EE}, all voltages are referenced to V_{EE}, T_A = +25$ °C, unless otherwise noted.)















### Typical Operating Characteristics (continued)

 $(V_{EE} = -48V, GND = 0V, V_{IN} = GND - V_{EE}, all voltages are referenced to V_{EE}, T_A = +25$ °C, unless otherwise noted.)







#### MAX5936\_A INPUT VOLTAGE STEP EVENT (NO FAULT)



MAX5936\_A INPUT VOLTAGE STEP EVENT (FAULT)



#### GATE TO V<sub>EE</sub> CLAMP VOLTAGE AT POWER OFF



## GATE TO VEE CLAMP VOLTAGE MOSFET FULLY ENHANCED



### **Pin Description**

| P       | PIN     |                  | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------|---------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MAX5936 | MAX5937 | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 1       | 1       | GND              | Ground. The high-supply connection for a negative-rail hot-swap controller.                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2       | 2       | UVLO             | Undervoltage Lockout Input, On/Off Control. Referenced to V <sub>EE</sub> . Drive UVLO above the 1.25V rising threshold to turn on the device. To turn off the device, drive UVLO below the 1.125V falling threshold for the 1.5ms glitch rejection period. Leave UVLO disconnected for the default 31V undervoltage lockout threshold. Cycle UVLO to unlatch the MAX5936L/MAX5937L after a fault. Cycling UVLO low deasserts PGOOD.                                                  |
| 3       | 3       | STEP_MON         | Input Voltage Step Monitor. 1.25V voltage threshold referenced to VEE. Connect a resistor between STEP_MON and VEE to set the step sensitivity. Connect a capacitor from GND to STEP_MON to adjust the step response relative to a step increase at VEE to eliminate false circuit-breaker and short-circuit faults. Connect to VEE to disable the step immunity function (see the Selecting Resistor and Capacitor Values for Step Monitor section in the Applications Information). |
| 4       | 4       | VEE              | Negative Input Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5       | 5       | LP               | Load-Probe Detect. Connect a resistor from LP to V <sub>OUT</sub> to set the load-probe test current. <b>Limit load-probe test current to 1A.</b> Connect to V <sub>EE</sub> to disable the load-probe function.                                                                                                                                                                                                                                                                      |
| 6       | 6       | GATE             | Gate-Drive Output. Connect to the gate of the external n-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                                                                              |
| 7       | 7       | V <sub>OUT</sub> | Output Voltage Sense. VouT is the negative rail of the load. Connect to the drain of the external n-channel MOSFET.                                                                                                                                                                                                                                                                                                                                                                   |
| 8       | _       | PGOOD            | Power-Good, Active-Low, Open-Drain Output. Referenced to V <sub>OUT</sub> . PGOOD asserts low when V <sub>OUT</sub> is within the limits and there is no fault.                                                                                                                                                                                                                                                                                                                       |
|         | 8       | PGOOD            | Power-Good, Active-High, Open-Drain Output. Referenced to V <sub>OUT</sub> . PGOOD asserts high when V <sub>OUT</sub> is within limits and there is no fault.                                                                                                                                                                                                                                                                                                                         |

### **Detailed Description**

The MAX5936/MAX5937 hot-swap controllers incorporate overcurrent fault management and are intended for negative-supply-rail applications. The MAX5936/MAX5937 eliminate the need for an external RSENSE and include VIN input-step protection and load probe, which prevents powering up into a shorted load. They are intended for negative 48V telecom power systems where low cost, flexibility, multifault management, and compact size are required. The MAX5936/MAX5937 are ideal for the widest range of systems from those requiring low current with small MOSFETs to high-current systems requiring large power MOSFETs and low on-resistance.

The MAX5936/MAX5937 control an external n-channel power MOSFET placed in the negative supply path of an external load. When no power is applied, the GATE output of the MAX5936/MAX5937 clamps the VGS of the MOSFET to 2V, keeping the MOSFET turned off. When power is applied to the MAX5936/MAX5937, the 2V

clamp at the GATE output is replaced by a strong pulldown device pulling GATE to VEE and the VGS of the MOSFET to 0V. As shown in Figure 2, this transition enables the MAX5936/MAX5937 to keep the power MOSFET continually off during the board insertion phase when the circuit board first makes contact with the backplane. Without this clamp, the GATE output of a powered-down controller would be floating and the MOSFET reverse transfer capacitance (gate-to-drain) would pull up and turn on the MOSFET gate when the MOSFET drain is rapidly pulled up by the VIN step during backplane contact. The MAX5936/MAX5937 GATE clamp can overcome the gate-to-drain capacitance of large power MOSFETs with added slew-rate control (CSLEW) capacitors while eliminating the need for additional gate-to-source capacitance. The MAX5936/ MAX5937 will keep the MOSFET off indefinitely if the supply voltage is below the user-set UVLO threshold or if a short circuit is detected in the load connected to the drain of the power MOSFET.



Figure 1. Functional Block Diagram

The MAX5936/MAX5937 conduct a load-probe test after contact transients from the hot plug-in have settled. This follows the MAX5936/MAX5937 power-up (when the UVLO condition has been met for 220ms (t<sub>IP</sub>)) and prior to the turn-on of the power MOSFET. This test pulls a user-programmable current through the load (1A, max) for up to 220ms and tests for a voltage of 200mV across the load at Vour. This current is set by an external resistor, RLP, between VOUT and LP (Figure 14). When the voltage across the load exceeds 200mV, the test is truncated and the GATE turn-on sequence is started. If at the end of the 220ms test period the voltage across the load has not reached 200mV, the load is assumed to be shorted and the current to the load from the LP pin is shut off. The MAX5936A /MAX5937A will timeout for 16 x tip then retry the load-probe test. The MAX5936L\_/ MAX5937L\_ will latch the fault condition indefinitely until the UVLO is brought below 1.125V for 1.5ms or the power is recycled. See the *Applications Information* section for recommendations on selecting R<sub>LP</sub> to set the current level.

Upon successful completion of the load-probe test, the MAX5936/MAX5937 enter the power-up GATE cycle and begin ramping the GATE voltage with a 52µA current source. This current source is restricted if VOUT begins to ramp down faster than the default 9V/ms slew rate. Charging up GATE enhances the power MOSFET in a controlled manner and ramping VOUT at a user-settable rate controls the inrush current from the backplane. The MAX5936/MAX5937 continue to charge up the GATE until one of two events occurs: a normal power-up GATE cycle is completed or a power-up to fault management is detected (see the *GATE Cycles* section in *Appendix A*).



Figure 2. GATE Voltage Clamp During Power-Up

In a normal power-up GATE cycle, the voltage at Vout (referenced to VEE) ramps to below 72% of the circuit-breaker threshold voltage, VCB. At this time, the remaining GATE voltage is rapidly pulled up to full enhancement. PGOOD is asserted 1.26ms after GATE is fully enhanced (see Figure 4). If the voltage at Vout remains above 72% of the VCB (when GATE reaches 90% of full enhancement), then a power-up to fault management fault has occurred (see Figure 5). GATE is rapidly pulled to VEE, turning off the power MOSFET and disconnecting the load. PGOOD remains deasserted and the MAX5936/MAX5937 enter the fault management mode.

When the power MOSFET is fully enhanced, the MAX5936/MAX5937 monitor the drain voltage (V<sub>OUT</sub>) for circuit-breaker and short-circuit faults. The MAX5936/MAX5937 make use of the power MOSFET's R<sub>DS(ON)</sub> as the current-sense resistance to detect excessive current



Figure 3. Load Probe Test During Initial Power-Up

through the load. The short-circuit threshold voltage, V<sub>SC</sub>, is twice V<sub>CB</sub> (V<sub>SC</sub> = 2 x V<sub>CB</sub>) and is available in 100mV, 200mV, and 400mV thresholds. V<sub>CB</sub> and V<sub>SC</sub> are temperature-compensated (increasing with temperature) to track the normalized temperature coefficient of R<sub>DS(ON)</sub> for typical power MOSFETs.

When the load current is increased during full enhancement, this causes V<sub>OUT</sub> to exceed V<sub>CB</sub> but remains less than V<sub>SC</sub>, and starts the 1.2ms circuit-breaker glitch rejection timer. At the end of the glitch rejection period, if V<sub>OUT</sub> still exceeds V<sub>CB</sub>, the GATE is immediately pulled to V<sub>EE</sub> (330ns), PGOOD (PGOOD) is deasserted, and the part enters fault management. Alternatively, during full enhancement when V<sub>OUT</sub> exceeds V<sub>SC</sub>, there is no glitch rejection timer. GATE is immediately pulled to V<sub>EE</sub>, PGOOD is deasserted, and the part enters fault management.



Figure 4. MAX5936 Normal Condition



Figure 5. MAX5936 Startup in Fault Condition

The VIN step immunity provides a means for transitioning through a large step increase in VIN with minimal backplane inrush current and without shutting down the load. Without VIN step immunity (when the power MOSFET is fully enhanced), a step increase in V<sub>IN</sub> will result in a high inrush current and a large step in VOUT. which can trip the circuit breaker. With VIN step immunity, the STEP MON input detects the step before a short circuit is detected at VOUT and alters the MAX5936/MAX5937 response to Vout exceeding Vsc due to the step. The 1.25V voltage threshold at STEP\_MON and a 10µA current source at STEP\_MON allow the user to set the sensitivity of the step detection with an external resistor to VEE. A capacitor is placed between GND and the STEP\_MON input, which, in conjunction with the resistor, sets the STEP\_MON time constant. When a step is detected by the STEP\_MON input to rise above its threshold (STEPTH), the overcurrent fault management is blocked and remains blocked as long as STEPTH is exceeded. When STEPTH is exceeded, the MAX5936/MAX5937 take no action until Vour rises above VSC or above VCB for the 1.2ms circuitbreaker glitch rejection period. When either of these conditions occurs, a step GATE cycle begins and the GATE is immediately brought to VEE, which turns off the power MOSFET to minimize the resulting inrush current surge from the backplane and PGOOD remains asserted. GATE is held at VEE for 350µs, and after about 1ms, begins to ramp up thereby enhancing the power MOSFET in a controlled manner as in the power-up GATE cycle. This provides a controlled inrush current to charge the load capacitance to the new supply voltage (see the GATE Cycles section in Appendix A).

As in the case of the power-up GATE cycle, if V<sub>OUT</sub> drops to less than 72% of the programmed V<sub>CB</sub>, independent of the state of STEP\_MON, the GATE voltage

is rapidly pulled to full enhancement. PGOOD remains asserted throughout the step. Otherwise, if the STEP\_MON input has decayed below its threshold but VOUT remains above 72% of the programmed VCB (when GATE reaches 90% of full enhancement), (a step-to-fault management fault has occurred). GATE is rapidly pulled to VEE, turning off the power MOSFET and disconnecting the load, PGOOD (PGOOD) is deasserted, and the MAX5936/MAX5937 enter the fault management mode.

#### Fault Management

Fault management can be triggered by the following conditions:

- VOUT exceeds 72% of VCB during GATE ramp at 90% of full enhancement.
- Vout exceeds the V<sub>CB</sub> for longer than 1.2ms during full enhancement,
- Vout exceeds the Vsc during full enhancement, and
- Load-probe test fails.

Once in the fault management mode, GATE will always be pulled to VEE to turn off the external MOSFET and PGOOD (PGOOD) will always be deasserted. The MAX5936A\_/MAX5937A\_ have automatic retry following a fault while the MAX5936L\_/MAX5937L remain latched in the fault condition.

## Autoretry Fault Management (MAX5936A\_/MAX5937A\_)

If the MAX5936A\_/MAX5937A\_entered fault management due to circuit-breaker and short-circuit faults, the autoretry timer starts immediately. The timer times out in 3.5s (typ) and at the end of the timeout, the sequencer initiates a load-probe test. If this is successful, it starts a normal power-up GATE cycle.



Figure 6. MAX5936 Response to a Step Input (V<sub>OUT</sub> < 0.74V<sub>CB</sub>)



Figure 7. MAX5936 Response to a Step Input (Vout > 0.74VcB)

## Latched Fault Management (MAX5936L /MAX5937L )

When the MAX5936L\_/MAX5937L\_ enter fault management, they remain in this condition indefinitely until the power is recycled or until UVLO is brought below 1.125V for 1.5ms (typ) (when the short-circuit or circuit-breaker fault has cleared, the sequencer initiates a load-probe test). If this is successful, it starts a normal power-up GATE cycle. A manual reset circuit (Figure 8) can be used to clear the latch.

#### **Circuit-Breaker Thresholds**

The MAX5936/MAX5937 are available with 100mV, 200mV, and 400mV circuit-breaker thresholds. The short-circuit voltage threshold (VSC) is twice the circuit-breaker threshold voltage (VCB). In the MAX5936/MAX5937, VCB and VSC are temperature-compensated (increasing with temperature) to track the normalized temperature gradient of typical power MOSFETs.

The proper circuit-breaker threshold for an application depends on the RDS(ON) of the external power MOSFET and the maximum current the load is expected to draw. To avoid false fault indication and dropping of the load, the designer must take into account the load response to voltage ripples and noise from the backplane power supply, as well as switching currents in the downstream DC-DC converter that is loading the circuit. While the circuit-breaker threshold has glitch rejection that ignores ripples and noise lasting less than 1.2ms, the short-circuit detection is designed to respond very quickly (less than 330ns) to a short circuit. VSC and VCB must be selected from the three available ranges with an adequate margin to cover all possible ripples, noise, and system current transients.



Figure 8. Resetting MAX5936L/MAX5937L after a Fault Condition Using a Push-Button Switch

The short-circuit and circuit-breaker voltages are sensed at V<sub>OUT</sub>, which is the drain of the power MOSFET. The R<sub>DS(ON)</sub> of the MOSFET is the current-sense resistance, so the total current through the load and load capacitance is the drain current of the power MOSFET. Accordingly, the voltage at V<sub>OUT</sub> as a function of MOSFET drain current is:

### $V_{OUT} = I_{D,MOSFET} \times R_{DS(ON)}$

The temperature compensation of the MAX5936/ MAX5937 is designed to track the RDS(ON) of the typical power MOSFET. Figure 9 shows the typical normalized tempco of the circuit-breaker threshold along with the normalized tempco of RDS(ON) for two typical power MOSFETS. When determining the circuit-breaker threshold in an application, go to the data sheet of the power MOSFET and locate the manufacturer's maximum RDS(ON) at +25°C with a VGS of 10V. Next, find the figure presenting the tempco of normalized RDS(ON) or on-resistance vs. temperature. Because this curve is in normalized units typically with a value of 1 at +25°C, it is possible to multiply the curve by the drain voltage at +25°C and convert the curve to drain voltage. Now compare this curve to that of the MAX5936/MAX5937 normalized tempco of the circuit-breaker threshold to make a determination of the tracking error in mV between the power MOSFET [ID, MOSFET x RDS(ON)] and the MAX5936/MAX5937 over the application's operating temperature range. If the tempco of the power MOSFET is greater than that of the MAX5936/ MAX5937, then additional margin will be required in selecting the circuit-breaker and short-circuit voltages at higher temperatures as compared to +25°C. When dissipation in the power MOSFET is expected to lead to local temperature elevation relative to ambient conditions, then it becomes imperative that the MAX5936/ MAX5937 be located as close as possible to the power MOSFET. The marginal effect of temperature differences on circuit-breaker and short-circuit voltages can be estimated from a comparative plot such as Figure 9.

#### MAX5936LN and MAX5937LN

The MAX5936LN and MAX5937LN do not have circuit-breaker and short-circuit thresholds and these faults are ignored. For these devices PGOOD ( $\overline{PGOOD}$ ) asserts 1.26ms after GATE has ramped to 90% of full enhancement. The step detection function of the MAX5936LN and MAX5937LN responds to V<sub>IN</sub> and Vout steps with the same voltage thresholds as the MAX5936\_C and MAX5937\_C.



Figure 9. MAX5936/MAX5937 Normalized Circuit-Breaker Threshold (VCB)

#### PGOOD (PGOOD) Open-Drain Output

The power-good outputs, PGOOD (PGOOD), are open drain and are referenced to Vout. They assert and latch if Vout ramps below 72% of VCB, and with the built-in delay this occurs 1.26ms after the external MOSFET becomes fully enhanced. PGOOD (PGOOD) deasserts any time the part enters fault management. PGOOD (PGOOD) has a delayed response to UVLO. The GATE goes to VEE when UVLO is brought below 1.125V for 1.5ms. This turns off the power MOSFET and allows Vout to rise depending on the RC time constant of the load. PGOOD (PGOOD), in this situation, deasserts when Vout rises above VCB for more than 1.4ms or above VSC, whichever occurs first (see Figure 12b).

Due to the open-drain driver, PGOOD ( $\overline{PGOOD}$ ) requires an external pullup resistor to GND. Due to this external pullup, PGOOD will not follow positive V<sub>IN</sub> steps as well as if it were driven by an active pullup. As a result, when PGOOD ( $\overline{PGOOD}$ ) is asserted high, an apparent negative glitch appears at PGOOD ( $\overline{PGOOD}$ ) during a positive V<sub>IN</sub> step. This negative glitch is a result of the RC time constant of the external resistor and the PGOOD pin capacitance lagging the V<sub>IN</sub> step. It is not due to switching of the internal logic. To minimize this negative transient, it may be necessary to increase the pullup current and/or to add a small amount of capacitance from PGOOD ( $\overline{PGOOD}$ ) to GND to compensate for the pin capacitance.

**WARNING:** For the MAX5936\_N/MAX5937\_N, PGOOD (PGOOD) asserts 1.26ms after the power MOSFET is fully enhanced, independent of Vout. Once the MOSFET is fully enhanced and UVLO is pulled below its respective threshold, GATE pulls to VEE to turn off the power MOSFET and disconnect the load. When UVLO is cycled low, PGOOD (PGOOD) is deasserted. In summary, once the MOSFET is fully enhanced, the MAX5936\_N/ MAX5937\_N ignore Vout and deassert PGOOD (PGOOD) when UVLO goes low or when the power to the MAX5936\_N/ MAX5937\_N is fully recycled.

#### **Undervoltage Lockout (UVLO)**

UVLO provides an accurate means to set the turn-on voltage level for the MAX5936/MAX5937. Use a resistor-divider network from GND to VEE to set the desired turn-on voltage (Figure 11). UVLO has hysteresis with a rising threshold of 1.25V and a falling threshold of 1.125V. A startup delay of 220ms allows contacts and voltages to settle prior to initiating the startup sequence (Figure 12a).



Figure 10. Circuit-Breaker Voltage Margin for High and Low Tempco Power MOSFETS

This startup delay is from a valid UVLO condition until the start of the load-probe test. There is glitch rejection on UVLO going low, which requires that V<sub>UVLO</sub> remains below its falling threshold for 1.5ms to turn off the part (Figure 12b). Use the following formula to calculate the MAX5936/MAX59337 turn-on voltage:

$$R2 = \left(\frac{V_{ON}}{V_{UVLO\_REF, R}} - 1\right) \times R1$$

Where V<sub>ON</sub> is the desired turn-on voltage of the MAX5936/MAX5937 and V<sub>UVLO\_REF,R</sub> is the 1.25V UVLO rising threshold.



Figure 11. Setting the MAX5936/MAX5937 Turn-On Voltage

#### Output Voltage (VOUT) Slew-Rate Control

The Vout slew rate controls the inrush current required to charge the load capacitor. The MAX5936/MAX5937 have a default internal slew rate set for 9V/ms. The internal circuit establishing this slew rate accommodates up to about 1000pF of reverse transfer capacitance (miller capacitance) in the external power MOSFET without effecting the default slew rate. Using the default slew rate, the inrush current required to charge the load capacitance is given by:

 $I_{INRUSH} (mA) = C_{LOAD} (\mu F) \ x \ SR \ (V/ms)$  where SR = 9V/ms (default, typ).

### **Applications Information**

## Selecting Resistor and Capacitor for Step Monitor

When a positive V<sub>IN</sub> step or ramp occurs, the V<sub>IN</sub> increase results in a voltage rise at both STEP\_MON and V<sub>OUT</sub> relative to V<sub>EE</sub>. When the voltage at STEP\_MON is above STEP<sub>TH</sub> the MAX5936/MAX5937 block short-circuit and circuit-breaker faults. During this STEP\_MON high condition, if V<sub>OUT</sub> rises above V<sub>SC</sub>, the MAX5936/MAX5937 immediately and very rapidly pull GATE to V<sub>EE</sub>. This turns off the power MOSFET to avoid inrush current spiking. GATE is held low for 350µs. About 1ms after the start of GATE pulldown, the MAX5936/MAX5937 begin to ramp GATE up to turn on the MOSFET in a controlled manner, which results in ramping V<sub>OUT</sub> down to the new supply level (see the *GATE Cycles* section in *Appendix A*).



Figure 12. UVLO Timing Diagram

This occurs with the least possible disturbance to  $V_{OUT}$ , although during the brief period that the MOSFET is off, the voltage across the load droops slightly depending on the load current and load storage capacitance. PGOOD remains asserted throughout the  $V_{IN}$  step event.

The objective in selecting the resistor and capacitor for the step monitor function is to ensure that the  $V_{IN}$  steps of all anticipated slopes and magnitudes will be properly detected and blocked, which otherwise would result in a circuit-breaker or short-circuit fault. The following is a brief analysis for finding the resistor and capacitor. For a more complete analysis, see *Appendix B*.

Figure 13 is a functional diagram exhibiting the elements of the MAX5936/MAX5937 involved in the step immunity function. This block diagram shows the parallel relationship between Vout and VSTEP\_MON. Each has an I\*R component establishing the DC level prior to a step. While it is referred to as a V<sub>IN</sub> step, it is the dynamic response to a finite voltage ramp that is of interest.

Given a positive  $V_{IN}$  ramp with a ramp rate of dV/dt, the approximate response of  $V_{OUT}$  to  $V_{IN}$  is:

$$V_{OUT}(t) = (dV/dt) \times \tau_C \times (1-e^{(-t/\tau_L,eqv)}) + R_{DS}(ON) \times I_{LOAD}$$

where  $\tau_C = C_{LOAD} \times R_{DS(ON)}$  and  $\tau_{L,eqv}$  is the equivalent time constant of the load that must be found empirically (see *Appendix B*).

Similarly, the response of STEP\_MON to a V<sub>IN</sub> ramp is:

VSTEP\_MON(t) = (dV/dt) x 
$$\tau$$
STEP x (1-e<sup>(-t/ $\tau$ STEP)</sup>) + 10 $\mu$ A x RSTEP

where  $\tau_{STEP} = R_{STEP} \text{ MON } \times C_{STEP} \text{ MON}$ .

For proper step detection, VSTEP\_MON must exceed STEPTH prior to VOUT reaching VSC or within 1.4ms of VOUT reaching VCB (overall VIN ramp rates anticipated in the application). VSTEP\_MON must be set below STEPTH with adequate margin,  $\Delta V$ STEP\_MON, to accommodate the tolerance of both ISTEP\_OS ( $\pm 8\%$ ) and RSTEP\_MON. RSTEP\_MON is typically set to  $100k\Omega$  which gives a  $\Delta V$ STEP\_MON for a worst-case high of 0.36V.



Figure 13. MAX5936/MAX5937 Step Immunity Functional Diagram

The margin of V<sub>OUT</sub> with respect to V<sub>SC</sub> and V<sub>CB</sub> was set when V<sub>SC</sub> and V<sub>CB</sub> were selected from the three available ranges. This margin may be lower at one of the temperature extremes and if so, that value should be used in the following discussion. These margins will be called  $\Delta$ V<sub>CB</sub> and  $\Delta$ V<sub>SC</sub> and they represent the minimum V<sub>OUT</sub> excursion required to trip the respective fault.

To set  $\tau_{STEP}$  to block all VCB and VSC faults for any ramp rate, find the ratio of  $\Delta V_{STEP\_MON}$  to  $\Delta V_{CB}$  and choose  $\tau_{STEP}$  so:

 $\tau_{STEP} = 1.2 \times \tau_{C} \times \Delta V_{STEP\_MON} / \Delta V_{CB}$ 

And since RSTEP\_MON =  $100k\Omega$ . This results in CSTEP MON =  $\tau$ STEP /  $100k\Omega$ .

After the first-pass component selection, if sufficient timing margin exists (see *Appendix B*), it is possible but not necessary to lower RSTEP\_MON below 100k $\Omega$  to reduce the sensitivity of STEP\_MON to V<sub>IN</sub> noise.

Appendix B gives a more complete analysis and discussion of the step monitor function. It provides methods for the characterization of the load response to a V<sub>IN</sub> ramp and graphical verification of the step monitor timing margins for a set of design parameters.

## Selecting the PGOOD (PGOOD) Pullup Resistor

Due to the open-drain driver, PGOOD ( $\overline{PGOOD}$ ) requires an external pullup resistor to GND. This resistor should be selected to minimize the current load while PGOOD ( $\overline{PGOOD}$ ) is low. The PGOOD output specification for V<sub>OL</sub> is 0.4V at 1mA. As described in the *Detailed Description*, the external pullup interferes with the ability of PGOOD ( $\overline{PGOOD}$ ) to follow positive V<sub>IN</sub> steps as well as if it were driven by an active pullup. When PGOOD ( $\overline{PGOOD}$ ) is asserted high, an apparent negative glitch appears at PGOOD during a positive V<sub>IN</sub> step. To minimize this negative transient it may be necessary to increase the pullup current and/or to add a small amount of capacitance from PGOOD ( $\overline{PGOOD}$ ) to GND to compensate for the pin capacitance.

#### Setting the Test Current Level for Load-Probe Test

The load-probe test is a current test of the load that avoids turning on the power MOSFET. The MAX5936/MAX5937 have an internal switch (Q1 in Figure 14) that pulls current through the load and through an external current-limiting resistor, R<sub>LP</sub>. During the test, this switch is pulsed on for up to 220ms (typ). Current is pulled through the load, which should charge up the load capacitance unless there is a short. If the voltage across the load exceeds 200mV, the test is truncated and normal power-up is allowed to proceed. If the voltage across the load does not reach 200mV in the 220ms period that the

current is on, the load is assumed to be shorted and the current to the load from the LP pin is shut off. The MAX5936A\_/MAX5937A\_ time out for 16 x tLP then retry the load-probe test. The MAX5936L\_/MAX5937L\_ latch the fault condition indefinitely until the UVLO is brought below 1.125V for 1.5ms or the power is recycled.

In the application, the current-limiting resistor should be selected to minimize the current pulled through the load while guaranteeing that it charges the maximum expected load capacitance to 220mV in 80ms. These parameters are the maximum load-probe test voltage and the minimum load-probe current pulse period, respectively. The maximum current possible is 1A, which is adequate to test a load capacitance as large as 170,000µF over the typical telecom operating voltage range.

$$I_{TEST}(A) = C_{LOAD,MAX}(F) \times 220 \text{mV} / 80 \text{ms}$$

Since the minimum intended V<sub>IN</sub> for the application results in the lowest I<sub>TEST</sub>, during the load-probe test, this V<sub>IN,MIN</sub> should be used to set the R<sub>LP</sub>. This voltage will likely be near V<sub>ON,FALLING</sub> or V<sub>OFF</sub> for the application

$$R_{TEST}(\Omega) = V_{IN,MIN} / I_{TEST} = V_{IN,MIN} \times 80 ms / (C_{LOAD(MAX)} \times 220 mV)$$

Example:  $V_{IN}$  operating range = 36V to 72V,  $C_{LOAD}$  = 10,000 $\mu$ F. First, find the R<sub>TEST</sub>, which will guarantee a successful test of the load.

R<sub>LP</sub> = 
$$36V \times 80ms / (10,000μF \times 220mV) = 1,309Ω \Rightarrow 1.30kΩ ±1%$$

Next, evaluate the R<sub>LP</sub> at the maximum operating voltage to verify that it will not exceed the 1A current limit for the load-probe test:

ITEST.MAX = 
$$V_{IN.MAX} / R_{LP} = 72V / 1.30k\Omega = 55.4mA$$

If the  $C_{LOAD(MAX)}$  is increased to 170,000 $\mu$ F, the test current will approach the limit. In this case, RTEST will be a much lower value and must include the internal switch resistance. To find the external series resistor value that will guarantee a successful test at the lowest supply voltage, the maximum value for the load-probe switch on-resistance of 11 $\Omega$  should be used:

$$R_{LP,TOT} = 36V \times 80ms / (170,000 \mu F \times 220 mV)$$
  
=  $77\Omega = 11\Omega + R_{LP}$ 

$$R_{LP} = 77\Omega - 11\Omega = 66\Omega \Rightarrow 66.5\Omega \pm 1\%$$

Again RLP must be evaluated at the maximum operating voltage to verify that it will not exceed the 1A current limit for the load-probe test. In this case, the minimum value for the load-probe switch on-resistance of  $6\Omega$  should be used:

$$\begin{array}{l} \text{ITEST,MAX} = \text{VIN,MAX} \ / \ \text{RLP,TOT} = 72 \text{V} \ / \ (66.5\Omega + 6\Omega) \\ = 993 \text{mA} \end{array}$$



Figure 14. Load Probe Functional Diagram

#### Adjusting the Vout Slew Rate

The default slew rate is set internally for 9V/ms. The slew rate can be reduced by placing an external capacitor from the drain of the power MOSFET to the GATE output of the MAX5936/MAX5937. Figure 15 shows a graph of Slew Rate vs. CSLEW. This graph shows that for CSLEW < 4700pF there is very little effect to the addition of external slew-rate control capacitance. This is intended so the GATE output can drive large MOSFETs with significant gate capacitance and still achieve the default slew rate. To select a slew-rate control capacitor, go into the graph with the desired slew rate and find the value of the miller capacitance. When CSLEW > 4700pF, SR and CSLEW are inversely related. Given the desired slew rate, the required CSLEW is found as follows:

#### $C_{SLEW}(nF) = 23 / SR (V/ms)$

From the data sheet of the power MOSFET find the reverse transfer capacitance (gate-to-drain capacitance) above 10V. If the reverse transfer capacitance of the external power MOSFET is 5% or more of CSLEW, then it should be subtracted from CSLEW in the equation above.

Figure 16 gives an example of the external circuit for controlling slew rate. Depending on the parasitics asso-

ciated with the selected power MOSFET, the addition of C<sub>SLEW</sub> may lead to oscillation while the MOSFET and GATE control are in the linear range. If this is an issue, an external resistor, R<sub>GATE</sub>, in series with the gate of the MOSFET is recommended to prevent possible oscillation. It should be as small as possible, e.g.,  $5\Omega$  to  $10\Omega$ , to avoid impacting the MOSFET turn-off performance of the MAX5936/MAX5937.

#### **Layout Guidelines**

To benefit from the temperature compensation designed into the MAX5936/MAX5937, the part should be placed as close as possible to the power MOSFET that it is controlling. The VEE pin of the MAX5936/ MAX5937 should be placed close to the source pin of the power MOSFET and they should share a wide trace. A common top layer plane would service both the thermal and electrical requirements. The load-probe current must be taken into account. If this current is high, the layout traces and current-limiting resistor must be sized appropriately. Stray inductance must be minimized in the traces of the overall layout of the hot-swap controller, the power MOSFET, and the load capacitor. Starting from the board contacts, all high-current traces should be short, wide, and direct. The potentially high pulse current pins of the MAX5936/MAX5937 are GATE (when pulling GATE low),



Figure 15. MAX5936/MAX5937 Slew Rate vs. CSLEW



Figure 16. Adjusting the MAX5936/MAX5937 Slew Rate

load-probe, and  $V_{EE}$ . Because of the nature of the hotswap requirement, no decoupling capacitor is recommended for the MAX5936/MAX5937. Because there is no decoupling capacitor, stray inductance can result in excessive ringing at the GND pin during power-up or during very rapid  $V_{IN}$  steps. This should be examined in every application design since ringing at the GND pin may exceed the absolute maximum supply rating for the part.

#### **Input Transient Protection**

During hot plug-in/unplug and fast  $V_{\text{IN}}$  steps, stray inductance in the power path can cause voltage ringing above the normal input DC value, which may exceed the absolute maximum supply rating. An input transient such as that caused by lightning can also put a severe transient peak voltage on the input rail. The following techniques are recommended to reduce the effect of transients:

- Minimize stray inductance in the power path using wide traces and minimize loop area including the power traces and the return ground path.
- 2) Add a high-frequency (ceramic) bypass capacitor on the backplane as close as possible to the plugin connector (Figure 17).
- 3) Add a 1kΩ resistor in series with the MAX5936/ MAX5937's GND pin and a 0.1µF capacitor from GND to VEE to limit transient current going into this pin.

## Appendix A GATE Cycles

The power-up GATE cycle and the step GATE cycle are quite similar but have distinct differences. Understanding these differences may clarify application issues.

#### GATE Cycle During Power-Up

The power-up GATE cycle occurs during the initial power-up of the MAX5936/MAX5937 and the associated power MOSFET and load. The power-up GATE cycle can result in full enhancement or in a fault (all voltages are relative to VEE).

#### Power-Up to Full Enhancement:

- 1) At the beginning of the power-up sequence to the start of the power-up GATE cycle, the GATE is held at VEE. Following a successful completion of the load-probe test, GATE is held at VEE for an additional 350µs and then is allowed to float for 650µs. At this point, the GATE begins to ramp with 52µA charging the gate of the power MOSFET. [GATE turn-on]
- When GATE reaches the gate threshold voltage of the power MOSFET, V<sub>OUT</sub> begins to ramp down toward V<sub>EE</sub>. [V<sub>OUT</sub> ramp]
- 3) When Vout ramps below 72% VCB, the GATE is rapidly pulled to full enhancement and the powerup GATE cycle is complete. 1.26ms after GATE is pulled to full enhancement, PGOOD will assert. [Full enhancement]



Figure 17. Protecting the MAX5936/MAX5937 Input from High-Voltage Transients

#### **Power-Up to Fault Management:**

- 1) Same as step 1 above. [GATE turn-on]
- 2) Same as step 2 above. [Vout ramp]
- 3) GATE ramps to 90% of full enhancement while VOUT remains above 72% VCB, at which point the GATE is rapidly pulled to VEE and fault management is initiated. [Fault management]

#### GATE Cycle During VIN Step

A step GATE cycle occurs only after a successful power-up GATE cycle to full enhancement occurs and as a result of a positive V<sub>IN</sub> step (all voltages are relative to V<sub>EE</sub>).

#### **Step to Full Enhancement:**

- 1) A V<sub>IN</sub> step occurs resulting in STEP\_MON rising above STEP<sub>TH</sub> before V<sub>OUT</sub> rises above V<sub>SC</sub>. [Step detection]
- 2) After a step is detected, V<sub>OUT</sub> rises above V<sub>SC</sub> in response to the step. When V<sub>OUT</sub> rises above V<sub>SC</sub>, GATE is immediately pulled to V<sub>EE</sub>, rapidly turning off the power MOSFET. GATE is held at V<sub>EE</sub> for 350µs to dampen any ringing. Once GATE is pulled to V<sub>EE</sub>, the gate cycle has begun and STEP\_MON can safely drop below STEP<sub>TH</sub> and successfully complete a step GATE cycle to full enhancement without initiating fault management. [GATE pulldown]
- 3) Following the 350µs of GATE pulldown, GATE is allowed to float for 650µs. At this point, the GATE

- begins to ramp with 52µA charging the gate of the power MOSFET. [GATE turn-on]
- 4) When GATE reaches the gate threshold voltage of the power MOSFET, V<sub>OUT</sub> begins to ramp down toward the new lower V<sub>EE</sub>. In the interval where GATE is below the MOSFET threshold, the MOSFET is off and V<sub>OUT</sub> will droop depending on the RC time constant of the load. [V<sub>OUT</sub> ramp]
- 5) When Vout ramps below 72% VCB, the GATE pulls rapidly to full enhancement and the step GATE cycle is complete. If STEP\_MON remains above STEPTH when GATE has ramped to 90% of full enhancement and Vout remains above 72% of VCB, GATE remains at 90% and will not be pulled to full enhancement. In this condition, if Vout drops below 72% of VCB before STEP\_MON drops below STEPTH, GATE is rapidly pulled to full enhancement and the step GATE cycle is complete. PGOOD remains asserted throughout the step GATE cycle. [Full enhancement]

#### **Step to Fault Management:**

- 1) Same as step 1 above. [Step detection]
- 2) Same as step 2 above. [GATE pulldown]
- 3) Same as step 3 above. [GATE turn-on]
- 4) Same as step 4 above. [VOUT ramp]
- 5) If STEP\_MON is below STEPTH when GATE ramps to 90% of full enhancement and VOUT remains above 72% VCB, GATE is rapidly pulled to VEE. Fault management is initiated and PGOOD is deasserted. If STEP\_MON is above STEPTH when GATE ramps to 90% of full enhancement and VOUT remains above 72% of VCB, GATE remains at 90%. It will not be pulled to full enhancement nor will it be pulled to VEE. In this condition, if VOUT drops below 72% of VCB before STEP\_MON drops below STEPTH, GATE is rapidly pulled to full enhancement and a fault is avoided. Conversely, if STEP\_MON drops below STEPTH first, the GATE is rapidly pulled to VEE, fault management is initiated, and PGOOD is deasserted. [Fault management]

It should be emphasized that while STEP\_MON remains above STEPTH the current fault management is blocked. During this time it is possible for there to be multiple events involving VOUT rising above Vsc then those falling below 75% VCB. In each of these events, when VOUT rises above Vsc, a full GATE cycle is initiated where GATE is first pulled low then allowed to ramp up. Then finally, when VOUT conditions are met, it will be fully enhanced.

#### **GATE Output**

GATE is a complex output structure and its condition at any moment is dependent on various timing sequences in response to multiple inputs. A diode to VEE prevents negative excursions. For positive excursions, the states are:

- 1) Power-off with 2V clamp.
- 2)  $10\Omega$  pulldown to V<sub>EE</sub>.
  - Continuous during startup delay and during fault conditions.
  - b. Pulsed following detected step or OV condition.
- 3) Floating with 15V clamp. [Prior to GATE ramp]
- 4) 47µA current source with 15V clamp. [GATE ramp]
- 5) Pullup to internal 10V supply with 15V clamp. [Full enhancement]

### Appendix B

#### Step Monitor Component Selection Analysis

As mentioned previously in the Selecting Resistor and Capacitor for Step Monitor section, the AC response from VIN to VOUT is dependent on the parasitics of the load. This is especially true for the load capacitor in conjunction with the power MOSFET's RDS(ON). The load capacitor (with parasitic ESR and LSR) and the power MOSFET's RDS(ON) can be modeled as a heavily damped second-order system. As such, this system functions as a bandpass filter from VIN to VOUT limiting the ability of VOUT to follow the VIN ramp. STEP\_MON lags the VIN ramp with a first-order RC response, while VOUT lags with an overdamped second-order response.

Given a positive  $V_{IN}$  ramp with ramp rate of dV/dt, the approximate response of  $V_{OUT}$  to  $V_{IN}$  is:

$$\begin{aligned} \text{VOUT(t)} &= (\text{dV/dt}) \times \tau_{\text{C}} \times (1\text{-e}^{(\text{-t}/\tau\text{L},\text{eqv})}) \\ &+ \text{RDS(ON)} \times \text{I}_{\text{LOAD}} \end{aligned} \tag{Equation 1}$$

where  $\tau_C = C_{LOAD} \times R_{DS(ON)}$ .

Equation 1 is a simplification for the overdamped second-order response of the load to a ramp input,  $\tau_{C} = C_{LOAD} \times R_{DS(ON)}$ , and corresponds to the ability of the load capacitor to transfer dV/dt current to the fully enhanced power MOSFET's  $R_{DS(ON)}$ . The equivalent time constant of the load  $(\tau_{L,eqv})$  accounts for the parasitic series inductance and resistance of the capacitor and board interconnect. Determine  $\tau_{L,eqv}$  empirically with a few tests to characterize the load dynamic response to  $V_{IN}$  ramps.

Similarly, the response of STEP\_MON to a V<sub>IN</sub> ramp is:

VSTEP\_MON(t) =  $(dV/dt) \times \tau_{STEP} \times (1-e^{(-t/\tau_{STEP})})$ +  $10\mu A \times R_{STEP} MON$  (Equation 2)

where  $\tau$ STEP = RSTEP\_MON x CSTEP\_MON.

For proper step detection, VSTEP\_MON must exceed STEPTH prior to VOUT reaching VSC or within 1.4ms of VOUT reaching VCB (or overall VIN ramp rates anticipated in the application). It is impossible to give a fixed set of design guidelines that rigidly apply over the wide array of applications that use the MAX5936/MAX5937. There are, however, limiting conditions and recommendations that should be observed.

One limiting condition that must be observed is to ensure that the STEP\_MON time constant,  $\tau_{STEP}$ , is not so low that at the lowest ramp rate, the anticipated STEP<sub>TH</sub> cannot be obtained. The product (dV/dt) x  $\tau_{STEP} = \tau_{STEP\_MON,MAX}$ , is the maximum differential voltage at STEP\_MON if the V<sub>IN</sub> ramp were to continue indefinitely. A related condition is setting the STEP\_MON voltage below STEP<sub>TH</sub> with adequate margin,  $\Delta V_{STEP\_MON}$ , to accommodate the tolerance of both ISTEP\_OS ( $\pm 8\%$ ) and RSTEP\_MON. In determining  $\tau_{STEP\_MON}$ , use the 9.2µA limit to ensure sufficient margin with worst-case ISTEP\_OS.

The margin of Vout (with respect to Vsc and VcB) is set when Vsc and VcB were selected from the three available ranges. This margin may be lower at one of the temperature extremes and if so, that value should be used in the following discussion. These margins will be called  $\Delta V$ cB and  $\Delta V$ sc and they represent the minimum Vout excursion required to trip the respective fault. Rstep\_Mon is typically set to  $100 k\Omega$  ±1%. This gives a  $\Delta V$ step\_Mon of 0.25V, a worst-case low of 0.16V, and a worst-case high of 0.37V. In finding  $\tau$ step in the equation below, use  $\Delta V$ step\_Mon = 0.37V to ensure sufficient margin with worst-case Istep Os.

To set  $\tau_{STEP}$  to block all VCB and VSC faults for any ramp rate, find the ratio of  $\Delta V_{STEP\_MON}$  to  $\Delta V_{CB}$  and choose  $\tau_{STEP}$  so:

 $\tau_{STEP} = 1.2 \ x \ \tau_{C} \ x \ \Delta V_{STEP\_MON} \ / \ \Delta V_{CB}$  and since RSTEP MON = 100k  $\Omega$ :

CSTEP\_MON =  $\tau$ STEP / RSTEP\_MON =  $\tau$ STEP / 100k $\Omega$ 

After the first-pass component selection, if sufficient timing margin exists, it is possible but not necessary to lower RSTEP below  $100k\Omega$  to reduce the sensitivity of STEP\_MON to VIN noise.

#### Verification of the Step **Monitor Timing**

It is prudent to verify conclusively that all circuit-breaker and short-circuit faults will be blocked for all ramp rates. To do this, some form of graphical analysis is recommended but first, find the value of  $\tau_{l}$  equ of the load by a series of ramp tests as indicated earlier. These tests include evaluating the load with a series of VIN ramps of increasing ramp rates and monitoring the rate of Vout rise during the ramp. Each VIN ramp should have a constant slope. The Vout response data must be taken only during the positive ramp. Data taken after VIN has leveled off at the new higher value must not be used.

Figure 18 shows the load in parallel with the load capacitor, CLOAD, and the parallel connection in series with the power MOSFET, which is fully enhanced with  $V_{GS} = 10V$ . The objective is to determine  $\tau_{L.eqv}$  from the Vout response.

Figure 19 shows the general response of VOLIT to a VIN ramp over time t. Equation 1 gives the response of Vout to a ramp of dV/dt. The product (dV/dt) x  $\tau_C$  = ΔVOUT(max) or the maximum VOUT voltage differential if the V<sub>IN</sub> ramp were to continue indefinitely. The parameter of interest is  $\Delta V_{OUT}$  due to the ramp dV/dt, thus it is necessary to subtract the DC shift in Vout due to the load resistance. For some loads, which are relatively independent of supply voltage, this may be insignificant.

$$VOUT(t) = VOUT(t) - RDS(ON) \times ILOAD$$

where ILOAD is a function of the VOUT level that should be determined separately with DC tests.

At any time (t) the  $\Delta V_{OUT}$  fraction of  $\Delta V_{OUT}$  (max) is:

$$\Delta V_{OUT}(t) / [(dV/dt) \times \tau_{C}] = (1-e^{(-t/\tau L, eqv)})$$

If VOLIT(t) is measured at time t, then the equivalent time constant of the load is found from:

$$\tau_{L,eqv} = -t / ln(1 - \Delta V_{OUT} / [(dV/dt) \times \tau_{C}])$$

As mentioned earlier, several measurements of  $\Delta V_{OUT}$ at times t1, t2, t3, and t4 should be made during the ramp. Each of these may result in slightly different values of  $\tau_{L,eqv}$  and all values should then be averaged. In making the measurements, the V<sub>IN</sub> ramp duration should be such that  $\Delta V_{OUT}$  reaches 2 or 3 times the selected  $\Delta V_{SC}$ . The ramp tests should include three ramp rates:  $\Delta V_{SC} / \tau_{C}$ ,  $2 \times \Delta V_{SC} / \tau_{C}$  and  $4 \times \Delta V_{SC} / \tau_{C}$ . The values of  $\tau_{\text{L.eqv}}$  may vary over the range of slew rates due to measurement error, nonlinear dynamics in the load, and due to the fact that Equation 1 is a simplification from a higher order dynamic system. The resulting range of  $\tau_{L,eqv}$  values should be used to validate the performance of the final design.

Having  $\tau_C$ ,  $\tau_{L,eqv}$ , RSTEP, and CSTEP in a graphical analysis using Equation 1 and Equation 2 can verify the step monitor function by displaying the relative timing of tCB, tSTEP, and tSC, which are the times when VCB, VSTEP MON, and VSC voltage thresholds are exceeded. A simple spreadsheet for this purpose can be supplied by Maxim upon request. Figures 20, 21, and 22 graphically verify a particular solution over 3 decades of VIN ramp rates. In addition, Figure 22 verifies that this solution will block all circuit-breaker and short-circuit faults for even the lowest V<sub>IN</sub> ramp that will cause V<sub>OUT</sub> to exceed VCB.



Figure 18. VIN Ramp Test of Load



Figure 19. General Response of Vout to a VIN Ramp



Figure 20. VOUT Response to VIN Ramp of 300V/ms



Figure 21. Vout Response to V<sub>IN</sub> Ramp of 30V/ms

### **Chip Information**

TRANSISTOR COUNT: 2320 PROCESS: BICMOS



Figure 22. VOUT Response to VIN Ramp of 3V/ms

### Timing Table

| NAME                                                    | SYMBOL           | TYPICAL<br>TIME (s) |
|---------------------------------------------------------|------------------|---------------------|
| Power-Up Delay                                          | tondly           | 220m                |
| Load Probe Test Timeout                                 | t <sub>LP</sub>  | 220m                |
| Load Probe Retry Time                                   | tLP_OFF          | 3.5                 |
| PGOOD (PGOOD) Assertion<br>Delay Time                   | tpgood           | 1.26m               |
| Autoretry Delay                                         | tretry           | 3.5                 |
| Circuit-Breaker Glitch Rejection                        | tCB_DLY          | 1.4m                |
| UVLO Glitch Rejection                                   | t <sub>REJ</sub> | 1.5m                |
| GATE Pulldown Pulse Following a V <sub>IN</sub> step    | _                | 350μ                |
| GATE Low After a V <sub>IN</sub> Step,<br>Prior to Ramp | _                | 1m                  |

### **Selector Guide**

| PART      | CIRCUIT-<br>BREAKER<br>THRESHOLD<br>(mV) | FAULT<br>MANAGEMENT | PGOOD<br>ASSERTION |
|-----------|------------------------------------------|---------------------|--------------------|
| MAX5936LA | 100                                      | Latch               | Low                |
| MAX5936LB | 200                                      | Latch               | Low                |
| MAX5936LC | 400                                      | Latch               | Low                |
| MAX5936LN | No circuit<br>breaker                    | Latch               | Low                |
| MAX5936AA | 100                                      | Autoretry           | Low                |
| MAX5936AB | 200                                      | Autoretry           | Low                |
| MAX5936AC | 400                                      | Autoretry           | Low                |
| MAX5937LA | 100                                      | Latch               | High               |
| MAX5937LB | 200                                      | Latch               | High               |
| MAX5937LC | 400                                      | Latch               | High               |
| MAX5937LN | No circuit<br>breaker                    | Latch               | High               |
| MAX5937AA | 100                                      | Autoretry           | High               |
| MAX5937AB | 200                                      | Autoretry           | High               |
| MAX5937AC | 400                                      | Autoretry           | High               |

### **Typical Operating Circuit**



### Package Information

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to <a href="https://www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>.)



Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.







BUY



Maxim > Products > Hot-Swap and Power Switching

WHAT'S NEW PRODUCTS SOLUTIONS

### MAX5936, MAX5937

APPNOTES

-48V Hot-Swap Controllers with  $V_{IN}$  Step Immunity and No  $R_{SENSE}$ 

### Hot-Swap Controllers with $V_{IN}$ Step Immunity and No R<sub>SENSE</sub> for -10V to -80V Rails

 QuickView
 Technical Documents
 Ordering Info
 More Information
 All

DESIGN

#### **Ordering Information**

#### Notes:

- 1. Other options and links for purchasing parts are listed at: http://www.maxim-ic.com/sales.
- 2. Didn't Find What You Need? Ask our applications engineers. Expert assistance in finding parts, usually within one business day.
- 3. Part number suffixes: T or T&R = tape and reel; + = RoHS/lead-free; # = RoHS/lead-exempt. More: SeeFull Data Sheet or Part Naming Conventions.
- 4. \* Some packages have variations, listed on the drawing. "PkgCode/Variation" tells which variation the product uses.

#### Devices: 1-64 of 64

| MAX5936        | Free    | Buy | Package: TYPE PINS FOOTPRINT                                            | Temp         | RoHS/Lead-Free?                                 |
|----------------|---------|-----|-------------------------------------------------------------------------|--------------|-------------------------------------------------|
|                | Sam ple |     | DRAWING CODE/VAR *                                                      |              | Materials Analysis                              |
| MAX5936LNESA+T |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936AAESA+  |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936AAESA+T |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936ABESA+  |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936ABESA+T |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936ACESA+  |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936ACESA+T |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936ANESA+  |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936ANESA+T |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936LAESA+T |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936LBESA+  |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936LBESA+T |         |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |

| MAX5936LCESA+  |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
|----------------|----------------|-----|-------------------------------------------------------------------------|--------------|-------------------------------------------------|
| MAX5936LCESA+T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936LNESA+  |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936LAESA+  |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5936AAESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LCESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LCESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LBESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LBESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LAESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LAESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936ANESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936ANESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936ACESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936ACESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936ABESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936ABESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LNESA   |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936AAESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5936LNESA-T |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937        | Free<br>Sample | Buy | Package: TYPE PINS FOOTPRINT DRAWING CODE/VAR *                         | Temp         | RoHS/Lead-Free?<br>Materials Analysis           |
| MAX5937AAESA+  |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937LNESA+  |                |     | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |

| MAX5937LCESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
|----------------|-------------------------------------------------------------------------|--------------|-------------------------------------------------|
| MAX5937LCESA+  | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937LBESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937LBESA+  | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937AAESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937ABESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937LAESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937LAESA+  | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937ANESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937ANESA+  | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937ACESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937ACESA+  | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937ABESA+  | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937LNESA+T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8+5* | -40C to +85C | RoHS/Lead-Free: Lead Free<br>Materials Analysis |
| MAX5937LAESA   | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937AAESA-T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937ABESA   | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937ABESA-T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937ACESA   | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937ACESA-T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937ANESA-T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937LAESA-T | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
| MAX5937LBESA   | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis        |
|                |                                                                         |              |                                                 |

| MAX5937LBESA-T | SOIC;8 pin;31 mm Dwg: 21-0041B (PDF) Use pkgcode/variation: S8-5*       | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |
|----------------|-------------------------------------------------------------------------|--------------|------------------------------------------|
| MAX5937LCESA   | SOIC;8 pin;31 mm Dwg: 21-0041B (PDF) Use pkgcode/variation: S8-5*       | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |
| MAX5937LCESA-T | SOIC;8 pin;31 mm Dwg: 21-0041B (PDF) Use pkgcode/variation: S8-5*       | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |
| MAX5937LNESA   | SOIC;8 pin;31 mm<br>Dwg: 21-0041B (PDF)<br>Use pkgcode/variation: S8-5* | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |
| MAX5937LNESA-T | SOIC;8 pin;31 mm Dwg: 21-0041B (PDF) Use pkgcode/variation: S8-5*       | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |
| MAX5937ANESA   | SOIC;8 pin;31 mm Dwg: 21-0041B (PDF) Use pkgcode/variation: S8-5*       | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |
| MAX5937AAESA   | SOIC;8 pin;31 mm Dwg: 21-0041B (PDF) Use pkgcode/variation: S8-5*       | -40C to +85C | RoHS/Lead-Free: No<br>Materials Analysis |

#### Didn't Find What You Need?

- Next Day Product Selection Assistance from Applications Engineers
- Parametric Search
- Applications Help

#### QuickView

Description
Key Features
Applications/Uses
Key Specifications
Diagram

#### **Technical Documents**

Data Sheet
Application Notes
Design Guides
Engineering Journals
Reliability Reports
Software/Models
Evaluation Kits

#### Ordering Info

Price and Availability Samples Buy Online Package Information Lead-Free Information

#### **More Information**

Related Products
Notes and Comments
Evaluation Kits

Document Ref.: 19-3281; Rev 1; 2005-06-14 This page last modified: 2007-09-06

CONTACT US: SEND US AN EMAIL

Copyright 2007 by Maxim Integrated Products, Dallas Semiconductor • Legal Notices • Privacy Policy