# Low Voltage Fault Protection and Detection, $12 \Omega \mathrm{R}_{\mathrm{ON}}$, Dual SPST Switch 

## FEATURES

- Overvoltage fault protection up to $\pm 60 \mathrm{~V}$ on S 1 and S 2 pins
- Power-off protection up to $\pm 60 \mathrm{~V}$ on S 1 and S 2 pins
- Overvoltage detection on S1 and S2 pins
- Known state output without digital inputs present
- Low on resistance: $12 \Omega$ typical
- Ultraflat, on resistance: $0.005 \Omega$ typical
- Low fault detection threshold voltage: 0.1 V typical
- 3 kV HBM ESD rating
- Latch-up immune under any circumstance
$- \pm 1.8 \mathrm{~V}$ to $\pm 2.5 \mathrm{~V}$ dual supply operation
- 1.8 V to 5.5 V single-supply operation
- 10-Lead, $3 \mathrm{~mm} \times 2 \mathrm{~mm}$ LFCSP


## APPLICATIONS

- Analog input/output modules
- Process control/distributed control systems
- Data acquisition
- Instrumentation
- Avionics
- Automatic test equipment
- Communication systems
- Relay replacement


## COMPANION PRODUCTS

- ADCs: AD7124-4, AD7124-8
- Linear Regulator: ADP162
- Additional companion products on the ADG7421F product page


## FUNCTIONAL BLOCK DIAGRAM



Figure 1.

## GENERAL DESCRIPTION

The ADG7421F is a low voltage, dual single-pole/single-throw (SPST), low on-resistance switch that features overvoltage protection, power-off protection, and overvoltage detection on the source pins.

When no power supplies are present, the switch remains in the off condition, and the switch inputs are high impedance. When powered, if the analog input signal levels on the Sx pins exceed $V_{D D}$ or $V_{S S}$ by a threshold voltage, $V_{T}$, the switch automatically turns off and the digital FF (fault flag) pin drops to a logic low to indicate a fault.

Input signal levels up to +60 V or -60 V relative to ground are blocked, in both the powered and unpowered condition. The switches turn on with a Logic 1 input and conducts equally well in both directions with an analog signal range of $\mathrm{V}_{S S}+0.1 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}{ }^{-}$ 0.55 V for a 5 V single supply. The digital input is compatible with 1.8 V logic inputs over the full operating supply range.

The ADG7421F is ideal for providing overvoltage protection for small signals such as resistance temperature device (RTD) inputs (see Figure 56) and thermocouple inputs (see Figure 55). The ability to protect against high voltages up to $\pm 60 \mathrm{~V}$ coupled with a low voltage supply can enable complete low voltage input stages for industrial applications.

## PRODUCT HIGHLIGHTS

1. Pin S 1 and Pin S 2 are protected against voltages greater than the supply rails, up to $\pm 60 \mathrm{~V}$ in both powered and unpowered states.
2. Overvoltage detection with digital output indicates operating state of switches.
3. Trench isolation guards against latch-up.
4. The ADG7421F can operate from a dual supply range of $\pm 1.8 \mathrm{~V}$ to $\pm 2.5 \mathrm{~V}$ or a single-supply range of 1.8 V to 5.5 V .

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Companion Products ..... 1
Functional Block Diagram ..... 1
General Description ..... 1
Product Highlights ..... 1
Specifications ..... 3
5 V Single Supply ..... 3
3 V Single Supply ..... 5
1.8 V Single Supply ..... 7
$\pm 2.5$ V Dual Supply ..... 9
Continuous Current per Channel, Sx or Dx,Two Channels On11
Absolute Maximum Ratings ..... 12
Thermal Resistance ..... 12
Electrostatic Discharge (ESD) Ratings ..... 12
ESD Caution. ..... 12
Pin Configuration and Function Descriptions ..... 13
Typical Performance Characteristics ..... 14
Test Circuits ..... 19
Terminology ..... 22
Theory of Operation. ..... 24
Switch Architecture ..... 24
Overvoltage Fault Protection ..... 24
Applications Information ..... 26
Power Supply Rails ..... 26
Power Supply Recommendations. ..... 26
Power Supply Sequencing Protection. ..... 26
Signal Range ..... 26
Intelligent Fault Detection. ..... 26
Short Duration Fault Current. ..... 26
Thermocouple Input Protection. ..... 27
RTD Input Protection ..... 28
Switches in a Known State ..... 29
High Voltage Suppression ..... 29
Outline Dimensions ..... 30
Ordering Guide. ..... 30

## REVISION HISTORY

## 7/2021—Revision 0: Initial Version

## SPECIFICATIONS

Table 1. Operating Supply Voltages

| Parameter | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- |
| SUPPLY VOLTAGE |  |  |  |  |
| $\quad$ Dual | $\pm 1.8$ | $\pm 2.5$ | V |  |
| Single | 1.8 | 5.5 | V |  |

## 5 V SINGLE SUPPLY

$V_{D D}=5 \mathrm{~V} \pm 10 \%, V_{S S}=0 \mathrm{~V} \pm 10 \%$, and $G N D=0 \mathrm{~V}$, unless otherwise noted.
Table 2.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range <br> On Resistance, $\mathrm{R}_{\mathrm{ON}}$ <br> On-Resistance Flatness, $\mathrm{R}_{\mathrm{FLAT}}$ (ON) <br> On Resistance Matching, $\mathrm{R}_{\text {MATCH(ON) }}$ | $\begin{aligned} & \mathrm{V}_{S S}+0.1 \text { to } \\ & \mathrm{V}_{\mathrm{DD}}-0.55 \\ & 12 \\ & \\ & 15 \\ & 0.005 \\ & 0.03 \\ & 0.01 \\ & 0.2 \\ & \hline \end{aligned}$ | 19 <br> 0.05 <br> 0.5 | 23 0.1 0.7 | $\begin{aligned} & \mathrm{V} \\ & \Omega \operatorname{typ} \\ & \Omega \\ & \Omega \max \\ & \Omega \operatorname{typ} \\ & \Omega \max \\ & \Omega \operatorname{typ} \\ & \Omega \max \end{aligned}$ | $\begin{aligned} & V_{D D}=4.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \\ & \text { Source voltage }\left(\mathrm{V}_{\mathrm{S}}\right)=0.1 \mathrm{~V} \text { to } 3.95 \mathrm{~V}, \text { source } \\ & \text { current }\left(\mathrm{I}_{\mathrm{S}}\right)=10 \mathrm{~mA} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 3.95 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 3.95 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS <br> Source Off Leakage, IS (Off) <br> Drain Off Leakage, $I_{D}$ (Off) <br> Channel On Leakage, $\mathrm{I}_{\mathrm{D}}(\mathrm{On})$, $\mathrm{I}_{\mathrm{S}}(\mathrm{On})$ | $\begin{aligned} & \pm 0.05 \\ & \pm 0.2 \\ & \\ & \pm 0.05 \\ & \pm 0.2 \\ & \\ & \pm 0.05 \\ & \pm 0.3 \end{aligned}$ | $\begin{gathered} \pm 1.0 \\ \pm 1.0 \\ \pm 1.5 \end{gathered}$ | $\pm 14$ <br> $\pm 3.5$ <br> $\pm 14$ <br> $\pm 3.5$ <br> $\pm 15$ <br> $\pm 4.0$ | nA typ <br> nA max <br> nA max <br> nA typ <br> nA max <br> nA max <br> nA typ <br> nA max <br> nA max | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \\ & \mathrm{~V}_{S}=4.5 \mathrm{~V} \text { to } 1 \mathrm{~V} \text {, drain voltage }\left(\mathrm{V}_{\mathrm{D}}\right)=1 \mathrm{~V} \text { to } 4.5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & \mathrm{~V}_{S}=4.5 \mathrm{~V} \text { to } 1 \mathrm{~V}, \mathrm{~V}_{\mathrm{D}}=1 \mathrm{~V} \text { to } 4.5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & \mathrm{~V}_{S}=\mathrm{V}_{D}=1 \mathrm{~V} \text { to } 4.5 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \end{aligned}$ |
| FAULT <br> Threshold Voltage, $\mathrm{V}_{T}$ <br> Source Leakage Current, IS <br> With Overvoltage <br> Power Supplies Grounded or Floating <br> Drain Leakage Current, $I_{D}$ With Overvoltage <br> Power Supplies Grounded <br> Power Supplies Floating | 0.1 <br> $\pm 0.1$ <br> $\pm 0.3$ <br> $\pm 0.1$ <br> $\pm 0.3$ | $\pm 2.5$ $\pm 2.5$ | $\begin{aligned} & \pm 120 \\ & \pm 100 \\ & \\ & \pm 30 \\ & \\ & \pm 30 \\ & \pm 11 \end{aligned}$ | V typ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ typ <br> nA typ <br> nA max <br> nA typ <br> nA max <br> $\mu \mathrm{A}$ typ | $\begin{aligned} & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, G N D=0 \mathrm{~V}, \mathrm{~V}_{S}= \pm 60 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V} \text { or floating, } \mathrm{V}_{S S}=0 \mathrm{~V} \text { or floating, } \mathrm{GND}= \\ & 0 \mathrm{~V}, \mathrm{INx}=0 \mathrm{~V} \text { or floating, } \mathrm{V}_{S}= \pm 60 \mathrm{~V} \\ & V_{D D}=5.5 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, G N D=0 \mathrm{~V}, \mathrm{~V}_{S}= \pm 60 \mathrm{~V} \\ & V_{D D}=0 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, G N D=0 \mathrm{~V}, \mathrm{~V}_{S}= \pm 60 \mathrm{~V}, \mathrm{Nx} \\ & =0 \mathrm{~V} \\ & V_{D D}=\text { floating, } V_{S S}=\text { floating, } G N D=0 \mathrm{~V}, \mathrm{~V}_{S}= \\ & \pm 60 \mathrm{~V}, I N x=0 \mathrm{~V} \end{aligned}$ |
| DIGITAL INPUTS/OUTPUTS <br> Input Voltage High, $\mathrm{V}_{\mathrm{INH}}$ <br> Input Voltage Low, $\mathrm{V}_{\text {INL }}$ <br> Input Low or High Current, $\mathrm{I}_{\mathrm{NL}}$ or $\mathrm{I}_{\mathrm{NH}}$ <br> Digital Input Capacitance, $\mathrm{C}_{\mathbb{N}}$ | 0.7 5 |  | $\begin{aligned} & 1.3 \\ & 0.8 \\ & 1 \end{aligned}$ | $V$ min <br> $V$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ | Input voltage $\left(V_{\mathbb{N}}\right)=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{DD}}$ |

## SPECIFICATIONS

Table 2.


## SPECIFICATIONS

Table 2.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $l_{\text {D }}$ | 850 |  |  | $\mu \mathrm{A}$ typ |  |
|  | 1100 |  | 1100 | $\mu \mathrm{A}$ max |  |
| $\mathrm{I}_{\text {GND }}$ | 630 |  |  | $\mu \mathrm{A}$ typ |  |
|  | 850 |  | 850 | $\mu \mathrm{A}$ max |  |
| $I_{s s}$ | 200 |  |  | $\mu \mathrm{A}$ typ |  |
|  | 270 |  | 270 | $\mu \mathrm{A}$ max |  |

## 3 V SINGLE SUPPLY

$V_{D D}=2.7 \mathrm{~V}$ to $3.6 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}$ and $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 3.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range <br> $\mathrm{R}_{\mathrm{ON}}$ <br> $R_{\text {FLAT (ON) }}$ <br> $\mathrm{R}_{\text {MATCH(ON) }}$ | $\begin{aligned} & V_{S S}+0.1 \text { to } \\ & V_{D D}-0.25 \\ & 12 \\ & 15 \\ & 0.005 \\ & 0.03 \\ & 0.01 \\ & 0.2 \end{aligned}$ | 19 <br> 0.05 <br> 0.5 | 23 <br> 0.1 <br> 0.7 | $\begin{aligned} & \mathrm{V} \\ & \Omega \text { typ } \\ & \Omega \max \\ & \Omega \text { typ } \\ & \Omega \max \\ & \Omega \text { typ } \\ & \Omega \max \end{aligned}$ | $\begin{aligned} & V_{D D}=2.7 \mathrm{~V}, V_{S S}=0 \mathrm{~V} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 2.45 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 2.45 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 2.45 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS $I_{S}$ (Off) $I_{D}$ (Off) $I_{D}(O n), I_{s}(O n)$ | $\begin{aligned} & \pm 0.05 \\ & \pm 0.2 \\ & \\ & \pm 0.05 \\ & \pm 0.2 \\ & \\ & \pm 0.05 \\ & \pm 0.3 \end{aligned}$ | $\begin{gathered} \pm 1.0 \\ \pm 1.0 \\ \pm 1.5 \end{gathered}$ | $\begin{aligned} & \pm 14 \\ & \pm 3.5 \\ & \pm 14 \\ & \pm 3.5 \\ & \\ & \pm 15 \\ & \pm 4.0 \end{aligned}$ | nA typ <br> nA max <br> nA max <br> nA typ <br> nA max <br> nA max <br> nA typ <br> nA max <br> nA max | $\begin{aligned} & V_{D D}=3.6 \mathrm{~V}, V_{S S}=0 \mathrm{~V} \\ & V_{S}=3.3 \mathrm{~V} \text { to } 1 \mathrm{~V}, V_{D}=1 \mathrm{~V} \text { to } 3.3 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & V_{S}=3.3 \mathrm{~V} \text { to } 1 \mathrm{~V}, V_{D}=1 \mathrm{~V} \text { to } 3.3 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & V_{S}=V_{D}=1 \mathrm{~V} \text { to } 3.3 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \end{aligned}$ |
| FAULT <br> $V_{T}$ <br> Is <br> With Overvoltage <br> Power Supplies Grounded or Floating <br> ID <br> With Overvoltage <br> Power Supplies Grounded <br> Power Supplies Floating | 0.1 <br> $\pm 0.1$ <br> $\pm 0.3$ <br> $\pm 0.1$ <br> $\pm 0.3$ | $\begin{aligned} & \pm 2.5 \\ & \pm 2.5 \end{aligned}$ | $\pm 120$ <br> $\pm 100$ <br> $\pm 30$ <br> $\pm 30$ <br> $\pm 11$ | V typ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ typ <br> nA typ <br> nA max <br> nA typ <br> nA max <br> $\mu \mathrm{A}$ typ |  |
| DIGITAL INPUTS/OUTPUTS $\begin{aligned} & V_{\mathbb{I N H}} \\ & V_{\operatorname{INL}} \\ & \mathrm{I}_{\mathbb{N L L}} \text { or } \mathrm{I}_{\mathrm{NH}} \end{aligned}$ | 0.7 |  | $\begin{aligned} & 1.3 \\ & 0.5 \end{aligned}$ | $V$ min <br> $V$ max <br> $\mu \mathrm{A}$ typ | $V_{\mathbb{N}}=0 \mathrm{~V}$ or $\mathrm{V}_{\mathrm{D}}$ |

## SPECIFICATIONS

Table 3.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \mathrm{C}_{\mathbb{N}} \\ & \mathrm{V}_{\mathrm{OL}} \end{aligned}$ | $\begin{array}{\|l} 5 \\ 0.4 \end{array}$ |  | 1 | $\mu \mathrm{A}$ max <br> pF typ <br> $V$ max | $\mathrm{I}_{\mathrm{FF}}=2 \mathrm{~mA}$ |
| DYNAMIC CHARACTERISTICS |  |  |  |  |  |
| $\mathrm{t}_{\mathrm{ON}}$ | $\begin{aligned} & 4 \\ & 4.8 \end{aligned}$ | 5 | 5 | $\mu \mathrm{s}$ typ $\mu \mathrm{s}$ max | $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{V}_{S}=1.5 \mathrm{~V}$ |
| $t_{\text {OFF }}$ | 170 |  |  | ns typ | $\mathrm{R}_{\mathrm{L}}=300 \Omega, C_{L}=35 \mathrm{pF}, \mathrm{V}_{S}=1.5 \mathrm{~V}$ |
|  | 200 | 200 | 210 | ns max |  |
| $t_{D}$ | 3.4 |  |  | $\mu \mathrm{styp}$ | $\mathrm{R}_{\mathrm{L}}=300 \Omega, C_{L}=35 \mathrm{pF}, \mathrm{V}_{S}=1.5 \mathrm{~V}$ |
|  |  |  | 2.7 | $\mu \mathrm{s}$ min |  |
| $t_{\text {RESPONSE }}$ |  |  |  |  |  |
| Positive | 1.4 |  |  | $\mu \mathrm{styp}$ | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ |
|  | 1.7 | 1.8 | 1.9 | $\mu \mathrm{s}$ max |  |
| Negative | 1.7 |  |  | $\mu s$ typ | $R_{\text {PULLUP }}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ |
|  | 2.1 | 2.3 | 2.4 | $\mu \mathrm{s}$ max |  |
| $t_{\text {RECOVERY }}$ | 7.8 |  |  | $\mu s$ typ | $R_{L}=1 \mathrm{k} \Omega, C_{L}=5 \mathrm{pF}$ |
|  | 9.7 | 10.2 | 10.5 | $\mu \mathrm{s}$ max |  |
| $t_{\text {dIGRESP }}$ | 450 |  |  | ns typ | $\mathrm{R}_{\text {PULLUP }}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=12 \mathrm{pF}, \mathrm{V}_{\text {PULL_UP }}=3 \mathrm{~V}$ |
|  | 550 | 550 | 550 | ns max |  |
| $t_{\text {dIGREC }}$ | $1.1$ |  |  | $\mu \mathrm{s}$ typ | $\mathrm{R}_{\text {PULLUP }}=1 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=12 \mathrm{pF}, \mathrm{V}_{\text {PULL_UP }}=3 \mathrm{~V}$ |
|  | 1.4 | 1.4 | 1.4 | $\mu \mathrm{s}$ max |  |
| $Q_{1 \times J}$ | -40 |  |  | pC typ | $\mathrm{V}_{S}=1.5 \mathrm{~V}, \mathrm{R}_{\mathrm{S}}=0 \Omega, \mathrm{C}_{\mathrm{L}}=1 \mathrm{nF}$ |
| Off Isolation | -64 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ |
| Channel to Channel Crosstalk | -68 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ |
| THD +N | -97 |  |  | dB | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V} \mathrm{p}-\mathrm{p}, \mathrm{f}=20 \mathrm{~Hz}$ to 20 kHz |
|  | 0.0013 |  |  |  |  |
| THD | -130 |  |  | dB | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{V}_{S}=1.5 \mathrm{~V} \mathrm{p}-\mathrm{p}, \mathrm{f}=1 \mathrm{kHz}$ |
|  | -126 |  |  | dB | $\mathrm{R}_{\mathrm{L}}=10 \mathrm{k} \Omega, \mathrm{V}_{S}=1.5 \mathrm{Vp-p,f}=20 \mathrm{kHz}$ |
|  | -117 |  |  |  | $R_{L}=10 \mathrm{k} \Omega, \mathrm{V}_{S}=1.5 \mathrm{Vp-p,f}=100 \mathrm{kHz}$ |
| -3 dB Bandwidth | 570 |  |  | MHz typ | $R_{L}=50 \Omega, C_{L}=5 \mathrm{pF}$ |
| Insertion Loss | -0.92 |  |  | dB typ | $\mathrm{R}_{\mathrm{L}}=50 \Omega, \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{S}}$ (Off) | 12 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\mathrm{D}}$ (Off) | 12.5 |  |  | pF typ | $\mathrm{V}_{\mathrm{S}}=1.5 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| CD (On), CS (On) | 13.5 |  |  | pF typ | $V_{S}=1.5 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\text {dFLat }}(\mathrm{On}), \mathrm{C}_{\text {SFLat }}(0 \mathrm{n})$ | 1.3 |  |  | pF typ | $\mathrm{V}_{S}=0.1 \mathrm{~V}$ to $2.45 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| $\mathrm{C}_{\text {MATCH }}$ (On) | 0.2 |  |  | pF typ | $\mathrm{V}_{S}=0.1 \mathrm{~V}$ to $2.45 \mathrm{~V}, \mathrm{f}=1 \mathrm{MHz}$ |
| POWER REQUIREMENTS |  |  |  |  | $\mathrm{V}_{\mathrm{DD}}=3.6 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}$, digital inputs $=G N D$ or $V_{D D}$ |
| Normal Mode |  |  |  |  |  |
| $l_{\text {DD }}$ | 630 |  |  | $\mu \mathrm{Atyp}$ |  |
|  | 850 |  | 850 | $\mu \mathrm{A}$ max |  |
| $I_{\text {GND }}$ | 530 |  |  | $\mu \mathrm{A}$ typ |  |
|  | 750 |  | 750 | $\mu \mathrm{Amax}$ |  |
| $I_{s s}$ | 90 |  |  | $\mu \mathrm{A}$ typ |  |
|  | 140 |  | 140 | $\mu \mathrm{A}$ max |  |
| Fault Mode$I_{\text {DD }}$ |  |  |  |  | $\mathrm{V}_{\mathrm{S}}= \pm 60 \mathrm{~V}$ |
|  | 630 |  |  | $\mu \mathrm{A}$ typ |  |
|  | 850 |  | 850 | $\mu \mathrm{Amax}$ |  |
| $I_{\text {GND }}$ | 420 |  |  | $\mu \mathrm{A}$ typ |  |

## SPECIFICATIONS

Table 3.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :--- | :--- | :--- | :--- | :--- |
| ISS | 600 |  | 600 | $\mu \mathrm{A} \mathrm{max}$ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{Amax}$ |  |

### 1.8 V SINGLE SUPPLY

$V_{D D}=1.8 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{S S}=0 \mathrm{~V}$ and $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 4.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range <br> $\mathrm{R}_{\mathrm{ON}}$ <br> $R_{\text {FLAt (ON) }}$ <br> $\mathrm{R}_{\text {MATCH (ON) }}$ | $\begin{aligned} & V_{S S}+0.1 \text { to } \\ & V_{D D}-0.1 \\ & 12 \\ & 15 \\ & 0.005 \\ & 0.03 \\ & 0.01 \\ & 0.2 \end{aligned}$ | 19 <br> 0.05 <br> 0.5 | 23 <br> 0.1 <br> 0.7 | $\begin{aligned} & \mathrm{V} \\ & \Omega \text { typ } \\ & \Omega \max \\ & \Omega \operatorname{typ} \\ & \Omega \max \end{aligned}$ | $\begin{aligned} & V_{D D}=1.71 \mathrm{~V}, V_{S S}=0 \mathrm{~V} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 1.61 \mathrm{~V}, I_{S}=10 \mathrm{~mA} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 1.61 \mathrm{~V}, I_{S}=10 \mathrm{~mA} \\ & V_{S}=0.1 \mathrm{~V} \text { to } 1.61 \mathrm{~V}, I_{S}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS IS (Off) $I_{D} \text { (Off) }$ $I_{D}(O n), I_{s}(O n)$ | $\begin{aligned} & \pm 0.05 \\ & \pm 0.2 \\ & \\ & \pm 0.05 \\ & \pm 0.2 \\ & \\ & \pm 0.05 \\ & \pm 0.3 \end{aligned}$ | $\pm 1.0$ $\pm 1.0$ $\pm 1.5$ | $\begin{aligned} & \pm 14.0 \\ & \pm 3.5 \\ & \pm 14.0 \\ & \pm 3.5 \\ & \\ & \pm 15.0 \\ & \pm 4.0 \end{aligned}$ | nA typ nA max nA max nA typ nA max nA max nA typ nA max nA max | $\begin{aligned} & V_{D D}=1.95 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V} \\ & V_{S}=0.6 \mathrm{~V} \text { to } 1.65 \mathrm{~V}, V_{D}=1.65 \mathrm{~V} \text { to } 0.6 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & V_{S}=0.6 \mathrm{~V} \text { to } 1.65 \mathrm{~V}, V_{D}=1.65 \mathrm{~V} \text { to } 0.6 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & V_{S}=0.6 \mathrm{~V} \text { to } 1.65 \mathrm{~V}, V_{D}=1.65 \mathrm{~V} \text { to } 0.6 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \end{aligned}$ |
| FAULT <br> $V_{T}$ <br> $I_{s}$ <br> With Overvoltage <br> Power Supplies Grounded or Floating <br> $I_{D}$ <br> With Overvoltage <br> Power Supplies Grounded <br> Power Supplies Floating | 0.1 <br> $\pm 0.1$ <br> $\pm 0.3$ <br> $\pm 0.1$ <br> $\pm 0.3$ | $\pm 2.5$ $\pm 2.5$ | $\begin{gathered} \pm 120 \\ \pm 100 \\ \\ \pm 30 \\ \\ \pm 30 \\ \pm 11 \end{gathered}$ | V typ <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ typ <br> nA typ <br> nA max <br> nA typ <br> nA max <br> $\mu \mathrm{A}$ typ |  |
| DIGITAL INPUTS/OUTPUTS $\begin{aligned} & \mathrm{V}_{\mathrm{INH}} \\ & \mathrm{~V}_{\mathrm{INL}} \\ & \mathrm{I}_{\mathrm{NL}} \text { or } \mathrm{I}_{\mathrm{NH}} \\ & \mathrm{C}_{\mathrm{IN}} \\ & \mathrm{~V}_{\mathrm{OL}} \end{aligned}$ | 0.7 5 0.4 |  | $\begin{aligned} & 1.07 \\ & 0.5 \\ & 1 \end{aligned}$ | $V$ min <br> $V$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ <br> $V$ max | $V_{\mathbb{N}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V}$ $I_{F F}=2 \mathrm{~mA}$ |

## SPECIFICATIONS

Table 4.


## SPECIFICATIONS

Table 4.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
|  | 245 |  | 245 | $\mu \mathrm{~A} \mathrm{max}$ |  |

## $\pm 2.5$ V DUAL SUPPLY

$V_{D D}=2.5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{S S}=-2.5 \mathrm{~V} \pm 10 \%$, and $\mathrm{GND}=0 \mathrm{~V}$, unless otherwise noted.
Table 5.

| Parameter | $+25^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ANALOG SWITCH <br> Analog Signal Range <br> $R_{\text {ON }}$ <br> $R_{\text {FLAt (ON) }}$ <br> $\mathrm{R}_{\text {MATCH ( } \mathrm{ON} \text { ) }}$ | $\begin{aligned} & V_{S S}+0.1 \text { to } V_{D D} \\ & -0.35 \\ & 12 \\ & 15 \\ & 0.005 \\ & 0.03 \\ & 0.01 \\ & 0.2 \end{aligned}$ | 19 $0.05$ $0.5$ | 23 <br> 0.1 <br> 0.7 | V <br> $\Omega$ typ <br> max <br> $\Omega$ typ <br> $\Omega$ max <br> $\Omega$ typ <br> $\Omega$ max | $\begin{aligned} & V_{D D}=2.25 \mathrm{~V}, V_{S S}=-2.25 \mathrm{~V} \\ & V_{S}=-2.15 \mathrm{~V} \text { to }+1.9 \mathrm{~V}, I_{\mathrm{S}}=10 \mathrm{~mA} \\ & V_{S}=-2.15 \mathrm{~V} \text { to }+1.9 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \\ & V_{S}=-2.15 \mathrm{~V} \text { to }+1.9 \mathrm{~V}, \mathrm{I}_{\mathrm{S}}=10 \mathrm{~mA} \end{aligned}$ |
| LEAKAGE CURRENTS $\begin{aligned} & I_{S}(\text { Off }) \\ & I_{D}(O f f) \\ & I_{D}(O n), I_{S}(O n) \end{aligned}$ | $\begin{aligned} & \pm 0.05 \\ & \pm 0.2 \\ & \pm 0.05 \\ & \pm 0.2 \\ & \\ & \pm 0.05 \\ & \pm 0.3 \end{aligned}$ | $\begin{gathered} \pm 1.0 \\ \pm 1.0 \\ \pm 1.5 \end{gathered}$ | $\begin{aligned} & \pm 14 \\ & \pm 3.5 \\ & \\ & \pm 14 \\ & \pm 3.5 \\ & \\ & \pm 15 \\ & \pm 4.0 \end{aligned}$ | nA typ <br> nA max <br> nA max <br> nA typ <br> nA max <br> nA max <br> nA typ <br> nA max <br> nA max | $\begin{aligned} & V_{D D}=2.75 \mathrm{~V}, V_{S S}=-2.75 \mathrm{~V} \\ & V_{S}=+2.25 \mathrm{~V} \text { to }-2.25 \mathrm{~V}, V_{D}=-2.25 \mathrm{~V} \text { to }+2.25 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & V_{S}=+2.25 \mathrm{~V} \text { to }-2.25 \mathrm{~V}, \mathrm{~V}_{D}=-2.25 \mathrm{~V} \text { to }+2.25 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \\ & V_{S}=V_{D}=-2.25 \mathrm{~V}, \text { or } V_{S}=V_{D}=2.25 \mathrm{~V} \\ & -40^{\circ} \mathrm{C} \text { to }+105^{\circ} \mathrm{C} \end{aligned}$ |
| FAULT (ON Sx PINS) <br> $V_{T}$ <br> Is <br> With Overvoltage <br> Power Supplies Grounded or Floating <br> $I_{D}$ <br> With Overvoltage <br> Power Supplies Grounded <br> Power Supplies Floating | 0.1 <br> $\pm 0.1$ <br> $\pm 0.3$ <br> $\pm 0.1$ <br> $\pm 0.3$ | $\pm 2.5$ $\pm 2.5$ | $\pm 120$ <br> $\pm 100$ <br> $\pm 30$ <br> $\pm 30$ <br> $\pm 11$ | V typ <br> $\mu \mathrm{A}$ typ $\mu \mathrm{A}$ typ <br> nA typ <br> nA max <br> nA typ <br> nA max <br> $\mu \mathrm{A}$ typ | $\begin{aligned} & V_{D D}=2.75 \mathrm{~V}, \mathrm{~V}_{S S}=-2.75 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{S}= \pm 60 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{DD}}=0 \mathrm{~V} \text { or floating, } \mathrm{V}_{S S}=0 \mathrm{~V} \text { or floating, } \mathrm{GND}=0 \\ & \mathrm{~V}, \mathrm{INx}=0 \mathrm{~V} \text { or floating, } \mathrm{V}_{S}= \pm 60 \mathrm{~V} \\ & V_{D D}=2.75 \mathrm{~V}, \mathrm{~V}_{S S}=-2.75 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{S}= \pm 60 \mathrm{~V} \\ & V_{D D}=0 \mathrm{~V}, \mathrm{~V}_{S S}=0 \mathrm{~V}, G N D=0 \mathrm{~V}, \mathrm{~V}_{S}= \pm 60 \mathrm{~V}, I \mathrm{Nx}= \\ & 0 \mathrm{~V} \\ & V_{D D}=\text { floating, } V_{S S}=\text { floating, } G N D=0 \mathrm{~V}, \mathrm{~V}_{S}= \pm 60 \\ & \mathrm{~V}, I \mathrm{Nx}=0 \mathrm{~V} \end{aligned}$ |
| DIGITAL INPUTS/OUTPUTS <br> $V_{\text {INH }}$ <br> $V_{\text {INL }}$ <br> $\mathrm{I}_{\mathrm{NL}}$ or $\mathrm{l}_{\mathrm{NH}}$ <br> $\mathrm{C}_{\text {IN }}$ <br> $V_{\mathrm{OL}}$ | 0.7 5 0.4 |  | $\begin{aligned} & 1.07 \\ & 0.5 \\ & 1 \end{aligned}$ | $V$ min <br> $V$ max <br> $\mu \mathrm{A}$ typ <br> $\mu \mathrm{A}$ max <br> pF typ <br> $V$ max | $V_{\mathbb{N}}=0 \mathrm{~V} \text { or } 5 \mathrm{~V}$ $I_{\text {FF }}=2 \mathrm{~mA}$ |
| DYNAMIC CHARACTERISTICS $\mathrm{t}_{\mathrm{ON}}$ | 5.5 |  |  | $\mu \mathrm{styp}$ | $\mathrm{R}_{\mathrm{L}}=300 \Omega, \mathrm{C}_{\mathrm{L}}=35 \mathrm{pF}, \mathrm{V}_{S}=1.5 \mathrm{~V}$ |

## SPECIFICATIONS

Table 5.


## SPECIFICATIONS

## CONTINUOUS CURRENT PER CHANNEL, SX OR DX, TWO CHANNELS ON

Table 6.

| Parameter | $25^{\circ} \mathrm{C}$ | $85^{\circ} \mathrm{C}$ | $125^{\circ} \mathrm{C}$ | Unit | Test Conditions/Comments |
| :--- | :--- | :--- | :--- | :--- | :--- |
| CONTINUOUS CURRENT, Sx OR Dx |  |  |  |  |  |
| $\theta_{\text {JA }}=170^{\circ} \mathrm{C} / \mathrm{W}$ | 80 | 56 | 38 | mA max | $\mathrm{V}_{\mathrm{S}}=$ analog signal range ${ }^{1}$ |

[^0]
## ABSOLUTE MAXIMUM RATINGS

$T_{A}=25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 7.

| Parameter | Value |
| :---: | :---: |
| $\mathrm{V}_{\text {D }}$ to $\mathrm{V}_{S S}$ | 7 V |
| $V_{D D}$ to GND | -0.3 V to +7 V |
| $V_{\text {SS }}$ to GND | -3.5 V to +0.3 V |
| Sx to GND | -60 V to +60 V |
| Sx to $V_{D D}$ or $V_{S S}$ | 67 V |
| Sx to Dx | 67 V |
| Dx ${ }^{1}$ | $\mathrm{V}_{S S}-0.7 \mathrm{~V} \text { to } \mathrm{V}_{\mathrm{DD}}+0.7 \mathrm{~V} \text { or } 30 \mathrm{~mA},$ whichever occurs first |
| Digital Inputs | GND - 0.7 V to +6 V or 30 mA , whichever occurs first |
| Peak Current, Sx or Dx Pin | 255 mA (pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle maximum) |
| Continuous Current, Sx or Dx Pin | Data + 15\% ${ }^{2}$ |
| Fault Trip Frequency ${ }^{3}$ | 1 kHz |
| Digital Output | $\text { GND }-0.7 \mathrm{~V} \text { to }+6 \mathrm{~V} \text { or } 30 \mathrm{~mA},$ whichever occurs first |
| Temperature |  |
| Operating Range | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Storage Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Junction | $150^{\circ} \mathrm{C}$ |
| Reflow Soldering Peak, Pb-Free | As per JEDEC J-STD-020 |
| 1 Overvoltages at the D1 and D2 pins are clamped by internal diodes. Limit current to the maximum ratings given. |  |
| ${ }^{2}$ See Table 6. |  |
| ${ }^{3}$ Each fault trip causes a short duration peak current. Limit the fault trip frequency to the maximum ratings given. |  |

Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability.

## THERMAL RESISTANCE

Thermal performance is directly linked to printed circuit board (PCB) design and operating environment. Careful attention to PCB thermal design is required.
$\theta_{\mathrm{JA}}$ is the natural convection, junction to ambient thermal resistance measured in a one cubic foot sealed enclosure.
$\theta_{\mathrm{Jc}}$ is the junction to case thermal resistance.
Table 8. Thermal Resistance

| Package Type ${ }^{1}$ | $\theta_{\text {JA }}$ | $\theta_{\text {JC }}$ | Unit |
| :--- | :--- | :--- | :--- |
| CP-10-16 | 170 | 58.2 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

1 Thermal impedance simulated values are based on a JEDEC 2S2P thermal test board with four thermal vias. See JEDEC JESD-51.

## ELECTROSTATIC DISCHARGE (ESD) RATINGS

The following ESD information is provided for handling of ESD-sensitive devices in an ESD protected area only.
Human body model (HBM) per ANSI/ESDA/JEDEC JS-001.
Field induced charged device model (FICDM) per ANSI/ESDA/JEDEC JS-002.

## ESD Ratings for ADG7421F

Table 9. ADG7421F, 10-Lead LFCSP

| ESD Model | Withstand Threshold (kV) | Class |
| :--- | :--- | :--- |
| HBM $^{1}$ | $\pm 3$ | 2 |
| FICDM | $\pm 1.250$ | C3 |

1 This is the HBM for the input/output port to supplies, the input/output port to input/output port, and for all other pins.

## ESD CAUTION



ESD (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality.

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Figure 2. Pin Configuration
Table 10. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :--- | :--- | :--- |
| 1 | S1 | Overvoltage Protected Source Terminal. The S1 pin can be an input or an output. |
| 2 | S2 | Overvoltage Protected Source Terminal. The S2 pin can be an input or an output. |
| 3 | FF | Fault Flag Digital Output. The FF pin is an open-drain output that requires an external pull-up resistor. This digital output pulls low when a fault <br> condition occurs on either the S1 or S2 input. <br>  <br> 4 |
| GND | Ground (O V) Reference. |  |
| 6 | $V_{\text {DD }}$ | Most Positive Power Supply Potential. |
| 6 | $V_{S S}$ | Most Negative Power Supply Potential. |
| 7 | IN2 | Logic Control Input. |
| 8 | IN1 | Logic Control Input. |
| 9 | D2 | Drain Terminal. The D2 pin can be an input or an output. |
| 10 | D1 | Drain Terminal. The D1 pin can be an input or an output. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. On Resistance as a Function of $V_{S}, V_{D}$ (Single Supply)


Figure 4. On Resistance as a Function of $V_{S}, V_{D}(2.5 \mathrm{~V}$ Dual Supply)


Figure 5. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures, 5 V Single Supply


Figure 6. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures, 3 V Single Supply


Figure 7. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures, 1.8 V Single Supply


Figure 8. On Resistance as a Function of $V_{S}, V_{D}$ for Different Temperatures, 2.5 V Dual Supply

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 9. Leakage Current vs. Temperature, 5 V Single Supply


Figure 10. Leakage Current vs. Temperature, 3 V Single Supply


Figure 11. Leakage Current vs. Temperature, 1.8 V Single Supply


Figure 12. Leakage Current vs. Temperature, 2.5 V Dual Supply


Figure 13. Dx Leakage Current vs. Temperature During Overvoltage, 5 V Single Supply


Figure 14. Dx Leakage Current vs. Temperature During Overvoltage, 3 V Single Supply

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 15. Dx Leakage Current vs. Temperature During Overvoltage, 1.8 V Single Supply


Figure 16. Dx Leakage Current vs. Temperature During Overvoltage, 2.5 V Dual Supply


Figure 17. Off Isolation vs. Frequency, 5 V Single Supply


Figure 18. Crosstalk vs. Frequency, 5 V Single Supply


Figure 19. Charge Injection vs. $V_{S}$


Figure 20. AC Power Supply Rejection Ratio (PSRR) vs. Frequency, 5 V Single Supply

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 21. $T H D+N$ vs. Frequency


Figure 22. THD vs. Frequency


Figure 23. THD FFT


Figure 24. Insertion Loss vs. Frequency


Figure 25. $t_{O N}$ Times vs. Temperature for Various Supplies


Figure 26. $t_{\text {OFF }}$ Times vs. Temperature for Various Supplies

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 27. $V_{T}$ vs. Temperature, 5 V Single Supply


Figure 28. Pin Capacitance vs. $V_{S}$


Figure 29. Pin Capacitance Matching vs. VS


Figure 30. Drain Output Response to Positive Overvoltage


Figure 31. Drain Output Response to Negative Overvoltage


Figure 32. Large Voltage Signal Voltage vs. Frequency

## TEST CIRCUITS



Figure 33. On Resistance (llol $I_{D}$ the Drain to Source Current)


Figure 34. Off Leakage


Figure 35. On Leakage


Figure 36. Switch Overvoltage Leakage


Figure 37. Switch Unpowered Leakage



Figure 39. Channel to Channel Crosstalk


Figure 40. Bandwidth


Figure 41. THD $+N$

Figure 38. Off Isolation (VOUT 1 s the Output Voltage)


Figure 42. Break-Before-Make Time Delay, $t_{D}$

## TEST CIRCUITS



Figure 43. Overvoltage Response Time, $t_{\text {RESPONSE }}$


Figure 44. Negative Overvoltage Response Time, Single-Supply, $t_{\text {RESPONSE }}$


Figure 45. Overvoltage Recovery Time, $t_{\text {RECOVERY }}$


Figure 46. Interrupt Flag Response Time, $t_{\text {DIGRESP }}$ ( $V_{F F}$ Is the Fault Flag Voltage)

## TEST CIRCUITS



Figure 47. Interrupt Flag Recovery Time, $t_{\text {DIGREC }}$


Figure 48. Switching Times, $t_{0 N}$ and $t_{0 F F}$


Figure 49. Charge Injection, $Q_{I N J}$

## TERMINOLOGY

## IDD

$I_{D D}$ represents the positive supply current.

## Iss

$I_{S S}$ represents the negative supply current.

## $\mathbf{V}_{\mathrm{D}}, \mathbf{V}_{\mathbf{S}}$

$V_{D}$ and $V_{S}$ represent the analog voltage on the $D x$ pins and the $S x$ pins, respectively.

## $\mathrm{R}_{\mathrm{ON}}$

$\mathrm{R}_{\mathrm{ON}}$ represents the ohmic resistance between the Dx pins and the Sx pins.

## $\mathrm{R}_{\text {FLAt ( }}$ ( N )

$R_{\text {FLAT (ON) }}$ is the flatness that is defined as the difference between the maximum and minimum value of on resistance measured over the specified analog signal range.

## $I_{S}$ (Off)

$I_{S}$ (Off) is the source leakage current with the switch off.

## $I_{D}$ (Off)

$I_{D}$ (Off) is the drain leakage current with the switch off.

## $I_{D}(O n), I_{S}(O n)$

$I_{D}(O n)$ and $I_{S}(O n)$ represent the channel leakage currents with the switch on.
$\mathrm{V}_{\mathrm{INL}}$
$\mathrm{V}_{\text {INL }}$ is the maximum input voltage for Logic 0 .

## $\mathrm{V}_{\text {INH }}$

$V_{\text {INH }}$ is the minimum input voltage for Logic 1.

## $\mathbf{I}_{\mathrm{INL}}, \mathbf{I}_{\mathrm{INH}}$

$I_{\mathbb{I N L}}$ and $\mathrm{I}_{\mathrm{NH}}$ represent the low and high input currents of the digital inputs.

## $C_{D}$ (Off)

$C_{D}$ (Off) represents the off switch Dx pin capacitance, which is measured with reference to ground.

## $\mathrm{C}_{\mathrm{s}}$ (Off)

$\mathrm{C}_{S}$ (Off) represents the off switch Sx pin capacitance, which is measured with reference to ground.

## $\mathrm{C}_{\mathrm{D}}$ (On), $\mathrm{C}_{\mathrm{S}}$ (On)

$\mathrm{C}_{\mathrm{D}}(\mathrm{On})$ and $\mathrm{C}_{S}(\mathrm{On})$ represent on switch capacitances, which are measured with reference to ground.

## $\mathrm{C}_{\text {IN }}$

$\mathrm{C}_{\mathrm{I}}$ is the digital input capacitance.
$t_{\text {ON }}$
$\mathrm{t}_{\mathrm{ON}}$ represents the delay between applying the digital control input and the output switching on (see Figure 48).

## $t_{\text {OFF }}$

$t_{\text {OFF }}$ represents the delay between applying the digital control input and the output switching off (see Figure 48).

## $t_{\text {DIGRESP }}$

$\mathrm{t}_{\text {IIGRESP }}$ is the time required for the FF pin to go low ( 0.3 V ), measured with respect to voltage on the source pin exceeding the supply voltage by 0.5 V .

## $t_{\text {DIGREC }}$

$t_{\text {DIGREC }}$ is the time required for the FF pin to return high, measured with respect to voltage on the Sx pin falling below the supply voltage plus 0.5 V .

## $t_{\text {RESPONSE }}$

$t_{\text {RESPONSE }}$ represents the delay between the source voltage exceeding the supply voltage by 0.5 V and the drain voltage falling to $90 \%$ of the supply voltage.

## $t_{\text {RECOVERY }}$

$t_{\text {RECOVERY }}$ represents the delay between an overvoltage on the Sx pin falling below the supply voltage plus 0.5 V and the drain voltage rising from 0 V to $10 \%$ of the supply voltage.

## Off Isolation

Off isolation is a measure of unwanted signal coupling through an off switch.

## Charge Injection

Charge injection is a measure of the glitch impulse transferred from the digital input to the analog output during switching.

## -3 dB Bandwidth

-3 dB bandwidth is the frequency at which the output is attenuated by 3 dB .

## On Response

On response is the frequency response of the on switch.

## Insertion Loss

Insertion loss is the loss due to the on resistance of the switch.

## TERMINOLOGY

## THD + N

THD +N is the ratio of the harmonic amplitude plus noise of the signal to the fundamental.

## AC Power Supply Rejection Ratio (AC PSRR)

AC PSRR is the ratio of the amplitude of signal on the output to the amplitude of the modulation. AC PSRR is a measure of the ability of
the device to avoid coupling noise and spurious signals that appear on the supply voltage pin to the output of the switch. The dc voltage on the device is modulated by a sine wave of 0.62 V p-p.

## $V_{T}$

$V_{T}$ is the voltage threshold at which the overvoltage protection circuitry engages (see Figure 27).

ADG7421F

## THEORY OF OPERATION

## SWITCH ARCHITECTURE

The ADG7421F consists of two switch channels of N channel diffused metal-oxide semiconductor (DMOS) transistors. This construction provides excellent $\mathrm{R}_{\text {ON }}$ performance in a small area. The ADG7421F operates as a standard switch when input signals within the analog signal range are applied. For example, the on resistance is $12 \Omega$ typically, and the $I N x$ pins control when the switches open or close.
Additional internal circuitry enables the switches to detect overvoltage inputs by comparing the voltage on both the S 1 and S 2 pins with the $V_{D D}$ and $V_{S S}$ pins. $A$ signal is considered overvoltage when the signal exceeds the supply voltages by $\mathrm{V}_{T}$. $\mathrm{V}_{T}$ is typically 0.1 V but can change over temperature. See Figure 27 to see the change in $\mathrm{V}_{T}$ with the operating temperature.

When an overvoltage condition is detected on either the S 1 or S2 pins, the switch automatically opens regardless of the digital logic state ( INx ). The S1 to D1 and S2 to D2 pins become high impedance and ensure that no current flows through the switches. In Figure 30, the voltage on the Dx pin follows the voltage on the Sx pins until the main channel switch turns off completely, and the drain voltage discharges through the load. The maximum voltage on the drain is limited by the internal ESD diodes and the rate at which the output voltage discharges is dependent on the load at the Dx pins.

The maximum voltage that can be applied to any source input is +60 V or -60 V . During overvoltage conditions, the leakage current into and out of the Sx pins is $120 \mu \mathrm{~A}$ typical and only 30 nA maximum for the Dx pins. This limit protects the switches and connected circuitry from overstresses and restricts the current drawn from the signal source.

## ESD Performance

The ADG7421F has an ESD rating of 3 kV for the HBM.
The Dx pins have ESD protection diodes to the rails and the voltage at these pins must not exceed the supply voltage. The Sx pins have specialized ESD protection that allows the signal voltage to reach $\pm 60 \mathrm{~V}$ regardless of the supply voltage level. See Figure 50 for the switch channel overview.


Figure 50. Switch Channel and Control Function

## Trench Isolation

In the ADG7421F, an insulating oxide layer (trench) is placed between the N channel DMOS (NDMOS) and the P channel DMOS
(PDMOS) transistors in the circuit. Parasitic junctions that occur between the transistors in the junction isolated switches are eliminated, and the result is a switch that is latch-up immune under all circumstances. These devices pass the JESD78D latch-up test.


Figure 51. Trench Isolation

## OVERVOLTAGE FAULT PROTECTION

When the voltage at the $S x$ inputs exceeds $V_{D D}$ or $V_{S S}$ by $V_{T}$, the switches turn off or, if the device is unpowered, the switches remain off. Both switch inputs remain high impedance regardless of the digital input state or the load resistance, and the output acts as a virtual open circuit. Signal levels up to +60 V and -60 V are blocked in both the powered and unpowered condition.

## Power-On Protection

To activate the switches, the three following conditions must be met:

- The minimum supply operating conditions in Table 1.
- The input signal must be within the analog signal range.
- The digital logic control input, INx , is on.

When the switches are on, signal levels within the analog signal range are passed.
When the voltage on either of the $S x$ pins exceeds $V_{D D}$ or $V_{S S}$ by $V_{T}$, the switches respond by turning off. The absolute input voltage limits are -60 V and +60 V . The switches remain off until the $\mathrm{V}_{\mathrm{S}}$ voltage at the Sx pins returns to within the analog signal range.

When powered by the 5 V single supply, the positive overvoltage response time ( tresponse ) is typically $1.2 \mu \mathrm{~s}$, and $\mathrm{t}_{\text {RECOVERY }}$ is $7.6 \mu \mathrm{~s}$. These values vary with different supply voltage and output load conditions.

Exceeding $\pm 60 \mathrm{~V}$ on either the $S x$ inputs may damage the ESD protection circuitry on the ADG7421F.

## Power-Off Protection

When no power supplies are present, the switches remain in an off state and the switch inputs are high impedance. This state

## THEORY OF OPERATION

ensures that no current flows and prevents damage to the switches or downstream circuitry. The switch outputs are open circuit.
The switches remain off regardless of whether the $V_{D D}$ and $V_{S S}$ supplies are 0 V or floating. A 0 V GND reference must always be present to ensure proper operation. Signal levels of up to $\pm 60 \mathrm{~V}$ are blocked when the switches are powered off.

## Overvoltage Interrupt Flag

The voltages on the Sx inputs of the ADG7421F are continuously monitored, and the open-drain output pin, FF, indicates the fault state.

The voltage on the FF pin indicates if either of the Sx input pins is experiencing a fault condition. The FF pin is an open-drain output that requires an external pull-up resistor. The output of the FF pin is high impedance when both the $S x$ pins are within the normal operating range. If the voltage of either $S x$ pin exceeds the supply voltage $\left(V_{D D}\right.$ or $\left.V_{S S}\right)$ by $V_{T}$, the FF output provides a low impedance path to GND.

## APPLICATIONS INFORMATION

The ADG7421F overvoltage protected switches provide a robust solution for instrumentation, industrial, aerospace, and other harsh environments where overvoltage signals can be present, and the system must remain operational after an overvoltage occurs.

## POWER SUPPLY RAILS

To guarantee correct operation of the device, $0.1 \mu \mathrm{~F}$ decoupling capacitors are required on both $\mathrm{V}_{D D}$ and $\mathrm{V}_{S S}$ to $G N D$.
The ADG7421F can operate with bipolar supplies between $\pm 1.8 \mathrm{~V}$ and $\pm 2.5 \mathrm{~V}$. Note that the $\mathrm{V}_{D D}$ and $\mathrm{V}_{S S}$ supplies do not have to be symmetrical, but the supply voltage range must not exceed 5.5 V . The ADG7421F can also operate with single supplies between 1.8 V and 5.5 V with $\mathrm{V}_{\text {SS }}$ connected to GND .

The ADG7421F is fully specified at the $+5 \mathrm{~V},+3 \mathrm{~V},+1.8 \mathrm{~V}$, and $\pm 2.5 \mathrm{~V}$ supply ranges.

## POWER SUPPLY RECOMMENDATIONS

Analog Devices, Inc., has a wide range of power management products to meet the requirements of most high performance signal chains.

An example of a unipolar power solution is shown in Figure 52. The ADP162 ultralow quiescent current, $150 \mathrm{~mA}, \mathrm{CMOS}$ linear regulator generates a positive supply rail for the ADG7421F amplifier and/or a precision converter in a typical signal chain.


Figure 52. Power Solution

## POWER SUPPLY SEQUENCING PROTECTION

When the device is off, the switch channels remain open and the signals from -60 V to +60 V can be applied without damaging the device. The switch channels only close when the supplies are connected, a suitable digital control signal is placed on the INx pin, and the signal is within the normal operating range. Note that placing the ADG7421F between external connectors and sensitive components offers protection in systems where a signal is presented to the S1 or S2 pin before the supply voltages are available.

## SIGNAL RANGE

The ADG7421F switches have overvoltage detection circuitry on the S1 and S2 pins that compares the voltage levels with $V_{D D}$ and $\mathrm{V}_{\text {Ss }}$. To protect downstream circuitry from overvoltages, supply the ADG7421F with voltages that match the intended signal range. The ADG7421F uses an NDMOS only architecture, and to achieve a
near rail-to-rail signal range, an internal charge pump is used. The internal charge pump frequency is 20 MHz . A signal that exceeds the supply rail by $\mathrm{V}_{T}$ is then blocked. This signal block offers protection to both the device and any downstream circuitry. To avoid any false trips, the analog signal range is reduced slightly inside the supply voltages, $\mathrm{V}_{D D}$ and $\mathrm{V}_{S S}$. Table 11 shows the signal range for the specified voltage supply ranges.

Table 11. Signal Range for Specified Voltage Supply Ranges

| Power Supply | Signal Range |
| :--- | :--- |
| 5 V Single Supply | $\mathrm{V}_{S S}+0.1 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-0.55 \mathrm{~V}$ |
| 3 V Single Supply | $\mathrm{V}_{S S}+0.1 \mathrm{~V}$ to $\mathrm{V}_{D D}-0.25 \mathrm{~V}$ |
| 1.8 V Single Supply | $\mathrm{V}_{S S}+0.1 \mathrm{~V}$ to $\mathrm{V}_{\mathrm{DD}}-0.1 \mathrm{~V}$ |
| 2.5 V Dual Supply | $\mathrm{V}_{S S}+0.1 \mathrm{~V}$ to $\mathrm{V}_{D D}-0.35 \mathrm{~V}$ |

## INTELLIGENT FAULT DETECTION

The ADG7421F digital output pin (FF) can interface with a microprocessor or control system and be used as an interrupt flag. This feature provides real-time diagnostic information on the state of the device and the system to which the device connects.

The control system can use the digital interrupt to start a variety of actions, such as the following:

- Initiating investigation into the source of the overvoltage fault
- Shutting down critical systems in response to the overvoltage
- Data recorders marking data during these events as unreliable or out of specification
For systems that are sensitive during a start-up sequence, the active low operation of the flag allows the system to ensure that the ADG7421F powers on and that all input voltages are within the normal operating range before initiating operation. The FF pin is an open drain that requires an external pull-up resistor, typically $1 \mathrm{k} \Omega$, which allows signals to be combined into a single interrupt for larger modules that contain multiple devices.


## SHORT DURATION FAULT CURRENT

When a fault voltage is present on either S1 or S2, the switch channel opens within typically $1.2 \mu \mathrm{~s}$. During this short duration, the internal diodes on the drain side of the switch, shown in Figure 53 , starts to clamp the voltage on the Dx pins until the switch is fully open. These internal diodes shunt the majority of the short duration current to the power supply. As the voltage on the Dx pin stabilizes, there may be some residual current allowed to flow from the ADG7421F into a connected device.

Figure 54 is a measurement of the current that flows out of the ADG7421F and into external diodes. The external diodes in Figure 53 are used to represent the internal ESD protection diodes that are usually present on the input of a downstream device in a signal chain (for example, an ADC or an amplifier).

## APPLICATIONS INFORMATION

Before the switch opens, the majority of the short duration fault current that flows during a fault event flows through the internal diodes to the supplies (shown in Figure 53 as $\mathrm{I}_{1}$ ). The remaining current, $I_{2}$ (approximately 20 mA ), flows out of the switch drain pin and through the succeeding external diodes that represent the next device in the signal chain.


Figure 53. Fault Current Test Circuit


Depending on the nature of the fault and the power supply setup, the short duration current that flows through the internal diodes on the ADG7421F may cause a variation on supply voltage. If this variation is an issue, use larger decoupling capacitors ( $10 \mu \mathrm{~F}$ ) on the supply to stabilize $V_{D D}$ and $V_{S S}$.

## THERMOCOUPLE INPUT PROTECTION

Figure 55 shows a typical configuration to protect thermocouple inputs to the AD7124-4. The signal from a thermocouple is small. Therefore, the thermocouple voltage must be suitably biased to stay within the specified signal range of the ADG7421F. The AD7124-4 includes an internal bias voltage generator to set the bias voltage to $\mathrm{AV}_{\mathrm{DD}} / 2$, which is available on any input channel. For a dual supply solution, the thermocouple voltages can be centered around ground.

Figure 54. Fault Current Measurement


Figure 55. Thermocouple Input Configuration

## APPLICATIONS INFORMATION

## RTD INPUT PROTECTION

The ADG7421F can be used to protect the inputs for $2-3$-, or 4 -wire RTD configurations. Figure 56 shows one possible configuration diagram to protect a 4 -wire RTD input to the AD7124-4 ADC. For 4-wire RTD configurations, two ADG7421F devices are required to protect the four system input nodes accessible by the user.
In this configuration, the voltage developed across the RTD device is sensed by the two ADC input channels, AIN1 and AIN2. These ADC input channels are connected to the external environment through two channels of the ADG7421F to provide protection against overvoltages up to $\pm 60 \mathrm{~V}$.

The excitation current required for the RTD is provided by the AD7124-4 on the AINO/IOUTVVBIAS pin. The excitation current
flows from AINO/IOUT/VBIAS through one ADG7421F channel, through the RTD device, through a second ADG7421F channel, and finally to $G N D$ via the reference resistor, $R_{\text {REF }}$, and the headroom resistor, $R_{\text {HEADROOM }}$. The reference resistor in this setup is used to provide a ratiometric measurement. This reference resistor generates the ADC reference voltage from the excitation current so that any variation in excitation current does not affect the accuracy of the measurement.
The headroom resistor is required because the reference input buffers on the ADC may require some headroom and the switch is not fully rail to rail.

For more information on thermocouple and RTD measurements using the AD7124-4 ADC, see the AD7124-4 data sheet.


NOTES

1. SIMPL
TES IMPLIFIEd block diagram shown
Figure 56. RTD Input Configuration

## APPLICATIONS INFORMATION

## SWITCHES IN A KNOWN STATE

If no digital inputs are present on the switch control lines ( INx ), the switches remain in an off state, which prevents unwanted signals passing through the switches.

## HIGH VOLTAGE SUPPRESSION

To achieve protection from high voltage transients, such as IEC 61000-4-2 ESD, IEC 61000-4-4 electrical fast transient (EFT), and IEC61000-4-5 surge, implement the circuit shown in Figure 57 by using a discrete resistors and a transient voltage suppression (TVS) device.


Figure 57. High Voltage Transient Protection

Table 12 details the results achieved by using the discrete protection circuit shown in Figure 57. To replicate the harshest environments, the surge test was performed by striking the $S x$ pins directly through a $40 \Omega$ resistor and a $0.5 \mu \mathrm{~F}$ capacitor coupling network. The EFT test was performed by zapping the Sx pins directly without any capacitive coupling through cables.

| Table 12. High Voltage Transient Protection |  |
| :--- | :--- |
| IEC 61000-4 Transient | Protection Level (kV) |
| ESD (Contact) | $\pm 8$ |
| EFT | $\pm 4$ |
| Surge | $\pm 1$ |

## OUTLINE DIMENSIONS



Figure 58. 10-Lead Lead Frame Chip Scale Package [LFCSP] $3 \mathrm{~mm} \times 2 \mathrm{~mm}$ Body and 0.75 mm Package Height (CP-10-16)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model $^{1}$ | Temperature Range | Package Description | Package Option |
| :--- | :--- | :--- | :--- |
| ADG7421FBCPZ-RL7 | $-40^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $10-L e a d ~ L e a d ~ F r a m e ~ C h i p ~ S c a l e ~ P a c k a g e ~[L F C S P] ~$ <br> Evaluation Board | CP-10-16 |
| EVAL-ADG7421FEBZ |  |  |  |

1 Z = RoHS Compliant Part.


[^0]:    1 The analog signal range for each supply range is given in Table 2 to Table 5 .

