

#### MAX20094/MAX20095

Click here to ask an associate for production status of specific part numbers.

### **Backup Battery Charger and Boost Controller**

### **General Description**

The MAX20094/MAX20095 ICs combine a configurable constant-current/constant-voltage (CC/CV) battery charger with a high-efficiency synchronous boost controller to supply critical systems in the event the primary power source is lost. In addition, diagnostic features are available to check battery state-of-health (SOH) and IC functionality. Charging thresholds and the boost output voltage are configurable to support popular battery chemistries and a wide range of cell counts. To support system integration, the ICs have an I<sup>2</sup>C target port through which configuration and status bits can be accessed.

Switching frequency of 2.2MHz also helps to reduce system cost by minimizing inductor size. The ICs also include a precision battery SOH check and have built-in functionality to minimize leakage current out of the backup battery (BUB).

The MAX20094/MAX20095 are available in a 28-pin (5mm x 5mm) side-wettable TQFN package and are AECQ-100 qualified.

### **Applications**

- Automotive Telematics Battery Backup
- Single or Multicell Battery-Backup Systems

#### **Benefits and Features**

- Efficient Solution
  - Minimum 2V Sync Boost with n-Channel FET Control
  - Skip Mode Guarantees > 50% Efficiency at 1mA
- Multiple Functions to Enable Small Solution Size
  - 3V to 6V CC/CV Battery Charger
  - I<sup>2</sup>C-Settable Charging Current up to 1A
  - I<sup>2</sup>C-Selectable CV Voltage and CC Current Levels
  - Gate-Driver Output for p-Channel Load Disconnect
  - · Backup Battery Switchover-Trigger Signal
- State-of-Health for Backup Battery Monitoring
  - I<sup>2</sup>C Interface Diagnostics and Control Interface
  - Accurate Internal Current Sink for Battery Impedance Measurement
  - Analog Readout of Internal Sink Current from Backup Battery
  - · Remote Sense for BATT Voltage Measurement
- Robust for Automotive Environment
  - 3.5V to 36V V<sub>IN</sub> (40V Load-Dump Tolerant)
  - < 1µA Leakage for Pins Connected to the Battery</li>
  - -40°C to +125°C Operating Temperature Range
  - 28-Pin, Side-Wettable TQFN Package Enables Optical Inspection

# **Simplified Block Diagram**



### **Absolute Maximum Ratings**

| SUP2, DH, LX, SG1, CSP, CSN to PGND0.3V to +40V  |
|--------------------------------------------------|
|                                                  |
| G1 to SG17.0V to +0.3V                           |
| BST to LX0.3V to +6V                             |
| CSP to CSN0.3V to +0.3V                          |
| AVI, BUBTRIG, DL, COMP,                          |
| IMON to AGND0.3V to V <sub>BIAS</sub> + 0.3V     |
| SCL, SDA to AGND0.3V to V <sub>DDIO</sub> + 0.3V |
| PGND to AGND0.3V to +0.3V                        |
| EN1B. BIAS. VDDIO. STATUSB to AGND0.3V to +6V    |

| BATTP, SNK, BATTS, SUP1 to AGND   | 0.3V to +7.0V         |
|-----------------------------------|-----------------------|
| AVB to AGND                       | 0.3V to VBATTS + 0.3V |
| G2 to BATTP                       | 6.0V to +0.3V         |
| Operating Temperature Range       | 40°C to +125°C        |
| Junction Temperature              | +150°C                |
| Storage Temperature Range         | 40°C to +150°C        |
| Soldering Temperature (reflow)    | +260°C                |
| ESD Protection - Human Body Model | ±2kV                  |
|                                   |                       |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### 28-Pin (5mm x 5mm x 0.75mm) Side-Wettable TQFN

| Package Code                           | T2855Y+5C        |  |  |  |
|----------------------------------------|------------------|--|--|--|
| Outline Number                         | <u>21-100130</u> |  |  |  |
| Land Pattern Number                    | 90-0027          |  |  |  |
| THERMAL RESISTANCE, SINGLE-LAYER BOARD |                  |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> ) | 48°C/W           |  |  |  |
| Junction to Case (θ <sub>JC</sub> )    | 3°C/W            |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD   |                  |  |  |  |
| Junction to Ambient (θ <sub>JA</sub> ) | 35°C/W           |  |  |  |
| Junction to Case (θ <sub>JC</sub> )    | 3°C/W            |  |  |  |

For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

#### **Electrical Characteristics**

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

|                                                     | 1                                     | 1                                                                                           |     |         | 1     |
|-----------------------------------------------------|---------------------------------------|---------------------------------------------------------------------------------------------|-----|---------|-------|
| PARAMETER                                           | SYMBOL                                | CONDITIONS                                                                                  | MIN | TYP MAX | UNITS |
| BOOST CONTROLLER                                    |                                       |                                                                                             | ·   |         |       |
| Cumply Voltage Dange                                | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | Normal operation                                                                            | 4.5 | 36      | .,    |
| Supply Voltage Range                                | V <sub>SUP2</sub>                     | t < 1s                                                                                      |     | 40      | ]     |
| Backup Battery<br>Undervoltage-Lockout<br>Threshold | BUB_UVLO                              | Contact factory for options                                                                 |     | 2       | V     |
| Shutdown Supply<br>Current                          | I <sub>SUP2</sub>                     | Boost disabled through I <sup>2</sup> C,<br>V <sub>SUP2</sub> = 12V, V <sub>EN1B</sub> = 0V |     | 10      | μA    |

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                                                                              | SYMBOL                | CONDITIONS                                                                                                                                            | MIN   | TYP  | MAX   | UNITS |
|--------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-------|
| Supply Current                                                                                         | I <sub>SUP2_STB</sub> | BOOST I <sup>2</sup> C bit enabled, $V_{EN1B}$ = 0V, $V_{SUP1}$ = 0 to 6V, $V_{SUP2}$ = $V_{SG1}$ = 14V, no switching                                 |       | 26   | 55    | μА    |
|                                                                                                        |                       |                                                                                                                                                       | 6.076 | 6.2  | 6.355 |       |
|                                                                                                        |                       |                                                                                                                                                       | 6.37  | 6.5  | 6.663 |       |
| Boost Mode Fixed-<br>Output Voltage                                                                    |                       |                                                                                                                                                       | 6.664 | 6.8  | 6.97  |       |
|                                                                                                        |                       |                                                                                                                                                       | 6.958 | 7.1  | 7.278 |       |
|                                                                                                        | V <sub>SUP2</sub>     | V <sub>SUP2</sub> is factory-programmable                                                                                                             | 5.39  | 5.5  | 5.7   | V     |
|                                                                                                        |                       |                                                                                                                                                       | 7.84  | 8    | 8.20  |       |
|                                                                                                        |                       |                                                                                                                                                       | 8.82  | 9    | 9.27  |       |
|                                                                                                        |                       |                                                                                                                                                       | 9.8   | 10   | 10.25 |       |
|                                                                                                        |                       |                                                                                                                                                       | 11.76 | 12   | 12.30 |       |
| Boost Output<br>Overvoltage - Falling<br>Threshold (Boost Wakes<br>Up Below this<br>Threshold)         | BOOST_OV_<br>F        |                                                                                                                                                       | 104   | 107  | 110.5 | %     |
| Boost Output<br>Overvoltage - Falling<br>Hysteresis                                                    |                       |                                                                                                                                                       |       | 6    |       | %     |
| Boost Output<br>Overvoltage - Rising<br>Threshold (Boost Enters<br>Sleep Mode Above this<br>Threshold) | V <sub>SUP2_R</sub>   |                                                                                                                                                       | 110   | 113  | 116   | %     |
| Boost Output                                                                                           | BST_UVLO              | Falling                                                                                                                                               |       | 65   |       | 0/    |
| Undervoltage Lockout                                                                                   |                       | Rising                                                                                                                                                |       | 85   |       | - %   |
| Transconductance (from FBB to COMP)                                                                    | 9 <sub>m</sub>        | V <sub>BIAS</sub> = 5.5V ( <u>Note 2</u> )                                                                                                            |       | 250  |       | μS    |
| G1 Drive Strength                                                                                      | G1                    | V <sub>SG1</sub> = 6.8V, G1 not active                                                                                                                |       | 1.75 |       | kΩ    |
| G1 Activation Time                                                                                     |                       | 5nF MOSFET capacitance from SG1 to G1, OV falling until G1 reaches 4.5V below SG1; boost is ready to run within 10µs (typ) once BOOST_OV_F is tripped |       | 10   | 50    | μs    |
| Dood Time                                                                                              |                       | DL low to DH rising                                                                                                                                   |       | 20   |       |       |
| Dead Time                                                                                              |                       | DH low to DL rising                                                                                                                                   |       | 20   |       | ns    |
| Minimum On-Time                                                                                        | t <sub>ON,MIN</sub>   |                                                                                                                                                       |       | 120  |       | ns    |
| Minimum Off-Time                                                                                       | t <sub>OFF,MIN</sub>  |                                                                                                                                                       |       | 60   |       | ns    |
| PWM Switching-                                                                                         | f <sub>SW</sub>       |                                                                                                                                                       | 1.9   | 2.1  | 2.3   | MHz   |
| Frequency Range                                                                                        |                       |                                                                                                                                                       | 0.36  | 0.4  | 0.44  |       |
| CS_ Current Limit                                                                                      | V <sub>LIMIT</sub>    | V <sub>CSP</sub> - V <sub>CSN</sub>                                                                                                                   | 40    | 50   | 60    | mV    |
| LX Leakage Current                                                                                     |                       | $V_{LX} = V_{PGND}$ or $V_{IN}$ , $T_A = +25$ °C                                                                                                      |       |      | 1     | μA    |
| DH Pull-Up Resistance                                                                                  |                       | V <sub>BIAS</sub> = 5V, I <sub>DH</sub> = -100mA                                                                                                      |       | 3    | 6     | Ω     |

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                       | SYMBOL                 | CONDITIONS                                                                                                                                                                                      | MIN  | TYP | MAX  | UNITS |
|-------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|-------|
| DH Pull-Down<br>Resistance                      |                        | V <sub>BIAS</sub> = 5V, I <sub>DH</sub> = 100mA                                                                                                                                                 |      | 1.5 | 3    | Ω     |
| DL Pull-Up Resistance                           |                        | $V_{BIAS} = 5V$ , $I_{DL} = -100$ mA                                                                                                                                                            |      | 3   | 6    | Ω     |
| DL Pull-Down<br>Resistance                      |                        | V <sub>BIAS</sub> = 5V, I <sub>DL</sub> = 100mA                                                                                                                                                 |      | 1.5 | 3    | Ω     |
| INTERNAL LDO BIAS                               |                        |                                                                                                                                                                                                 |      |     |      |       |
| Internal BIAS Voltage                           |                        | V <sub>SUP2</sub> > 6V                                                                                                                                                                          |      | 5   |      | V     |
| RIAS LIVI O Threshold                           |                        | V <sub>BIAS</sub> rising                                                                                                                                                                        |      | 3.0 | 3.25 | V     |
| BIAS UVLO Threshold                             |                        | V <sub>BIAS</sub> falling                                                                                                                                                                       | 2.35 | 2.5 |      | V     |
| BATTERY CHARGER                                 |                        |                                                                                                                                                                                                 |      |     |      |       |
| Supply Voltage Range                            | V <sub>SUP1</sub>      |                                                                                                                                                                                                 | 0    |     | 6.5  | V     |
| Supply Undervoltage<br>Threshold, Falling       | V <sub>SUP1_UV</sub>   |                                                                                                                                                                                                 | 3.3  |     |      | V     |
| Supply Undervoltage<br>Threshold, Rising        | V <sub>SUP1_UV_R</sub> |                                                                                                                                                                                                 |      |     | 3.5  | V     |
| Supply Leakage Current                          | I <sub>SUP1</sub>      | Charger disabled, T <sub>A</sub> = +25°C                                                                                                                                                        |      |     | 10   | μA    |
| SUP1 to BATTP On-<br>Resistance                 | R <sub>CHG</sub>       | V <sub>SUP1</sub> = 3.5V, V <sub>BATTP</sub> = 3.45V                                                                                                                                            |      | 250 | 500  | mΩ    |
| I <sup>2</sup> C Control BUB<br>Voltage Setting | $V_{CVTHR}$            | I <sup>2</sup> C control                                                                                                                                                                        | 3.0  |     | 6.0  | V     |
| BUB Voltage Range                               | V <sub>BATT</sub> _    |                                                                                                                                                                                                 | 0.0  |     | 6.0  | V     |
| Output-Voltage<br>Accuracy                      | V <sub>BATT</sub> _    | V <sub>CVTHR</sub> = 3.6V                                                                                                                                                                       | -1.2 |     | +1   | %     |
| Fast-Charging Current Setting                   |                        | I <sup>2</sup> C settable                                                                                                                                                                       | 0.05 |     | 1    | А     |
| Precharge Current                               |                        | V <sub>BUB</sub> = 0 to 2.0V                                                                                                                                                                    | 40   | 50  | 60   | mA    |
| Fast-Charge Current                             |                        | V <sub>SUP1</sub> = 3.5V to 6.5V,<br>250mA < I <sub>FCHG</sub> < 1A                                                                                                                             | -10  |     | +10  | - %   |
| Accuracy                                        |                        | V <sub>SUP1</sub> = 3.5V to 6.5V,<br>50mA < I <sub>FCHG</sub> < 250mA                                                                                                                           | -20  |     | +20  | 76    |
| Charger Restart-Voltage<br>Threshold            |                        | Voltage drop below V <sub>CVTHR</sub> for FAST_CHR_CC to resume                                                                                                                                 |      | 200 |      | mV    |
| Soft-Start Time                                 |                        | I <sup>2</sup> C enables the charger, fast-charge current of 90% of final value; EN1B going from high to low automatically enables the charger, as long as the I <sup>2</sup> C register is set |      |     | 1    | ms    |
| BATTP Leakage Current                           | I <sub>BATTP</sub>     | Not boosting, and/or charger disabled, and/or unpowered (VBATT_ > VSUP1), TA = +25°C                                                                                                            |      |     | 1    | μА    |
| Fast Shut-Off                                   |                        | V <sub>EN1B</sub> = low to high, overrides I <sup>2</sup> C, fast-charge current of < 50mA                                                                                                      |      |     | 5    | μs    |
| Minimum Charger<br>Output Capacitance           |                        | Backup battery not present                                                                                                                                                                      | 1    |     |      | μF    |

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                     | SYMBOL             | CONDITIONS                                                                     | MIN                        | TYP                      | MAX                        | UNITS |
|-----------------------------------------------|--------------------|--------------------------------------------------------------------------------|----------------------------|--------------------------|----------------------------|-------|
| IMON Gain                                     |                    |                                                                                |                            | 440                      |                            | A/A   |
| Thermal-Limit<br>Temperature                  | T <sub>LIM</sub>   | Junction temperature when the charge current is reduced, T <sub>J</sub> rising |                            | 145                      |                            | °C    |
| THERMAL OVERLOAD                              |                    |                                                                                |                            |                          |                            |       |
| Thermal-Shutdown<br>Temperature               |                    | (Note 2)                                                                       |                            | 170                      |                            | °C    |
| Thermal-Shutdown<br>Hysteresis                |                    | (Note 2)                                                                       |                            | 20                       |                            | °C    |
| BATTERY STATE-OF-HE                           | ALTH CURREN        | IT SINK                                                                        | '                          |                          |                            |       |
| SNK Current Range                             | I <sub>SNK</sub>   | I <sup>2</sup> C control                                                       | 0                          |                          | 2                          | Α     |
| SNK Current Accuracy                          |                    | I <sub>SNK</sub> = 0.5A, V <sub>BATT</sub> = 3.3V                              | -10                        |                          | +10                        | %     |
| SNK Current-<br>Measurement Accuracy          | V <sub>AVI</sub>   | I <sub>SNK</sub> = 0.5A, V <sub>BATT</sub> = 3.3V                              | -7.5                       | 1                        | +7.5                       | %     |
| Sink Current-<br>Measurement Voltage<br>Range | V <sub>AVI</sub>   | I <sub>SNK</sub> = 0 to 2A                                                     | 0                          |                          | 3                          | V     |
| BUB Voltage-<br>Measurement Range             | V <sub>AVB</sub>   | V <sub>BATTS</sub> = 0 to 6V                                                   | 0                          |                          | 6                          | V     |
| Resistance of AVB Pass<br>Switch              |                    | BATT_ to AVB                                                                   |                            |                          | 10                         | Ω     |
| G2 Drive-Current<br>Capability                | I <sub>G2</sub>    |                                                                                | 7                          |                          |                            | μΑ    |
| BATTS Leakage Current                         | I <sub>BATTS</sub> | T <sub>A</sub> = +25°C                                                         |                            |                          | 1                          | μA    |
| SNK Leakage Current                           | I <sub>SNK</sub>   | T <sub>A</sub> = +25°C                                                         |                            |                          | 1                          | μA    |
| G2 Output Low Voltage                         | $V_{G2\_OL}$       | I <sub>G2_SINK</sub> = 5μA                                                     |                            |                          | -3                         | V     |
| BATTS Undervoltage<br>Threshold, Falling      |                    |                                                                                |                            |                          | 2.5                        | V     |
| DIGITAL INPUT CHARAC                          | TERISTICS (SC      | CL, SDA)                                                                       |                            |                          |                            |       |
| Input High Threshold                          | $V_{IH}$           | 2.5V ≤ V <sub>DDIO</sub> ≤ 5.5V                                                | 0.7 x<br>V <sub>DDIO</sub> |                          |                            | V     |
| Input Low Threshold                           | $V_{IL}$           | 2.5V ≤ V <sub>DDIO</sub> ≤ 5.5V                                                |                            |                          | 0.3 x<br>V <sub>DDIO</sub> | V     |
| Input Threshold<br>Hysteresis                 | $V_{HYS}$          |                                                                                |                            | 0.15                     |                            | V     |
| Input Leakage Current                         | I <sub>IN</sub>    | $V_{IN} = 0V \text{ or } V_{DDIO}, T_A = +25^{\circ}C$                         |                            |                          | 1                          | μA    |
| Input Capacitance                             | C <sub>IN</sub>    |                                                                                |                            |                          | 10                         | pF    |
| DIGITAL INPUT CHARAC                          | TERISTICS (EN      | N1B)                                                                           |                            |                          |                            |       |
| Input High Threshold                          | $V_{IH}$           | 2.5V ≤ V <sub>BIAS</sub> ≤ 5.5V                                                | 1.4                        |                          |                            | V     |
| Input Low Threshold                           | $V_{IL}$           | 210                                                                            |                            | 0.5                      | V                          |       |
| Input Leakage Current                         | I <sub>IN</sub>    | $V_{IN}$ = 0V or $V_{BIAS}$ , $T_A$ = +25°C                                    |                            |                          | 1                          | μΑ    |
| DIGITAL OUTPUT CHAR                           | ACTERISTICS (      | SDA, STATUSB, BUBTRIG)                                                         |                            |                          |                            |       |
| Output High Voltage                           | V <sub>OH</sub>    | Applies only to BUBTRIG CMOS output, ISOURCE = 1mA                             | V <sub>BIAS</sub> - 0.15   | V <sub>BIAS</sub> - 0.06 |                            | V     |

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = T_J = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ .) (Note 1)

| PARAMETER                                        | SYMBOL               | CONDITIONS                                                                              | MIN TYP MAX                |     | UNITS |     |
|--------------------------------------------------|----------------------|-----------------------------------------------------------------------------------------|----------------------------|-----|-------|-----|
| Output Low Voltage                               | $V_{OL}$             | Applies to SDA, STATUSB, and BUBTRIG; I <sub>SNK</sub> = 1mA                            |                            |     | 0.2   | V   |
| Output Inactive-Leakage<br>Current               | I <sub>OFF</sub>     | Applies only to STATUSB open-drain output (see I <sub>IN</sub> for SDA)                 |                            |     | ±1    | μA  |
| Output Inactive<br>Capacitance                   | C <sub>OFF</sub>     | Applies only to STATUSB open-drain output (see C <sub>IN</sub> for SDA)                 |                            |     | 10    | pF  |
| Backup Battery-<br>TriggerPulse Width            | t <sub>BUBTRIG</sub> | BOOST enabled and<br>SUP2 < BOOST_OV_F                                                  | 180                        | 200 | 220   | ms  |
| I <sup>2</sup> C-COMPATIBLE INTER                | FACE TIMING          | CHARACTERISTICS (SCL, SDA)                                                              |                            |     |       |     |
| SCL Clock Frequency                              | f <sub>SCL</sub>     |                                                                                         | 0                          |     | 400   | kHz |
| Bus-Free Time Between a STOP and START Condition | t <sub>BUF</sub>     |                                                                                         | 1.3                        |     |       | μs  |
| Hold Time for a<br>Repeated START<br>Condition   | <sup>t</sup> HD;STA  |                                                                                         | 0.6                        |     |       | μs  |
| SCL Pulse Width Low                              | t <sub>LOW</sub>     |                                                                                         | 1.3                        |     |       | μs  |
| SCL Pulse Width High                             | <sup>t</sup> HIGH    |                                                                                         | 0.6                        |     |       | μs  |
| Setup Time for a<br>Repeated START<br>Condition  | t <sub>SU;STA</sub>  |                                                                                         | 0.6                        |     |       | μs  |
| Data Hold Time                                   | t <sub>HD;DAT</sub>  |                                                                                         | 0                          |     | 900   | ns  |
| Data Setup Time                                  | tsu;dat              |                                                                                         | 100                        |     |       | ns  |
| SDA and SCL Receiving Rise Time                  | t <sub>R</sub>       | Incoming signals (from controller)                                                      | 20 +<br>C <sub>B</sub> /10 |     | 300   | ns  |
| SDA and SCL Receiving Fall Time                  | t <sub>F</sub>       | Incoming signals (from controller)                                                      | 20 +<br>C <sub>B</sub> /10 |     | 300   | ns  |
| SDA Transmitting Fall Time                       | t <sub>F</sub>       |                                                                                         | 20 +<br>C <sub>B</sub> /10 |     | 250   | ns  |
| Setup Time for STOP<br>Condition                 | tsu;sto              |                                                                                         | 0.6                        |     |       | μs  |
| Bus Capacitance<br>Allowed                       | СВ                   | 2.5V ≤ V <sub>DDIO</sub> ≤ 5.5V                                                         | 0                          |     | 900   | pF  |
| Pulse Width of a<br>Suppressed Spike             |                      | Width of spikes that must be suppressed by the input filter of both SDA and SCL signals |                            | 50  |       | ns  |

Note 1: Limits are 100% tested at  $T_A$  = +25°C. Limits over the operating temperature range and relevant supply voltage range are guaranteed by design and characterization.

Note 2: Guaranteed by design; not production tested.

### **Typical Operating Characteristics**

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = +25^{\circ}C$ , unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = +25^{\circ}C$ , unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

 $(V_{SUP1} = 4V, V_{SUP2} = 14V, V_{BATTP} = V_{BATTS} = 3.5V, T_A = +25^{\circ}C$ , unless otherwise noted.)



# **Pin Configuration**



# **Pin Description**

|     | -       |                                                                                                                                                                                                                                                                                                    |
|-----|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN | NAME    | FUNCTION                                                                                                                                                                                                                                                                                           |
| 1   | SUP1    | Input to the CC/CV Charger. Connect a 2.2µF ceramic capacitor from SUP1 to the ground plane.                                                                                                                                                                                                       |
| 2   | BATTP   | Charger Output for the Backup Battery (BUB). BATTP is the current sink for the battery state-of-health (SOH) check. Place a 10µF, 2.2µF, and 0.1µF ceramic capacitor as close as possible to the SUP2 pin. See the <u>PCB Layout Recommendations</u> section for details on trace sizing to BATTP. |
| 3   | SNK     | Connection for the Source of the External MOSFET (M4) for State-of-Health (SOH) Measurements. The SNK pin sinks the preset current from the BUB to the external MOSFET during SOH measurements.                                                                                                    |
| 4   | G2      | Gate Drive to Turn on the MOSFET (M4) and Sink Current into the IC. This function is controlled by I <sup>2</sup> C. G2 is not connected when the discharger is disabled. When the discharger is enabled, G2 is driven to BATTP for 62µs (typ) before the circuit starts up.                       |
| 5   | AVI     | Analog Voltage Measurement for SNK Current Set During SOH Measurement. There is a $30k\Omega$ pull-down resistor when AVI is disabled.                                                                                                                                                             |
| 6   | AVB     | Analog Battery Voltage-Measurement Output During SOH Measurements. There is a $60k\Omega$ pull-down resistor connected 10µs before the AVB switch is turned off through I <sup>2</sup> C.                                                                                                          |
| 7   | STATUSB | STATUSB (Battery Boost) Default Open-Drain Output. Driven to AGND during boost operation due to loss of primary power; otherwise, high impedance.                                                                                                                                                  |
| 8   | BUBTRIG | Backup Battery-Active Timed Output. Driven to BIAS for 200ms following backup boost controller start of operation; otherwise, driven to AGND.                                                                                                                                                      |
| 9   | EN1B    | Charger Disable. EN1B is connected to ground during normal operation. If pulled high, the charger is disabled, regardless of the I <sup>2</sup> C register setting.                                                                                                                                |
| 10  | VDDIO   | I <sup>2</sup> C Logic Interface Supply Voltage, 2.5V to 5.5V. Connect to the I <sup>2</sup> C bus supply.                                                                                                                                                                                         |
| 11  | SDA     | I <sup>2</sup> C Data Signal                                                                                                                                                                                                                                                                       |

# Pin Description (continued)

| 12 SCL     <sup>2</sup> C Clock Input   13 N.C. Connect to GND in the Application   14 G1 High-Side p-Channel MOSFET (M3) Driver. There is a 188kΩ resistor between G1 and SG1.  15 SG1 Source of the External p-Channel MOSFET (M3). SG1 and G1 control the gate drive of external MOSFET M3.  System Supply Voltage Input. High-voltage-tolerant input to the LDO, which generates 5V supply for the IC. Connect a resistor and capacitor filter from the battery-filtered rail and SUP2. See the Applications Information section for more details.  17 PGND Power Ground Pin. Connect directly to the PCB ground plane.  18 DL Low-Side MOSFET Driver Output. Connect to the gate of the boost converter's low-side MOSFET.  19 DH High-Side MOSFET Driver Output. Connect to the boost converter's ligh-side MOSFET.  20 LX Switching Node of DC-DC Controller  21 BST Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive  22 Current-Sense Resistor, Inductor-Side Sense Point. Connect GSN as close as possible to the current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  23 CSP Current-Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  24 COMP Loop-Compensation Component Connection Pin. COMP is the output of the internal gm amplifier.  25 IMON Max Rimon = (VBATTP(MIN) - 0.25)/(0.00251cHg) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2µF capacitor. BIAS is the output of the LDO connected to the VSUP_ pin, and is used to supply the internal circuitry with 5V.  26 BIAS BIAS BIAS BIAS BIAS Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                | PIN | NAME  | FUNCTION                                                                                                     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|--------------------------------------------------------------------------------------------------------------|
| 13 N.C. Connect to GND in the Application  14 G1 High-Side p-Channel MOSFET (M3) Driver. There is a 188kΩ resistor between G1 and SG1.  15 SG1 Source of the External p-Channel MOSFET (M3). SG1 and G1 control the gate drive of external MOSFET M3.  System Supply Voltage Input. High-voltage-tolerant input to the LDO, which generates 5V supply for the IC. Connect a resistor and capacitor filter from the battery-filtered rail and SUP2. See the Applications Information section for more details.  17 PGND Power Ground Pin. Connect directly to the PCB ground plane.  18 DL Low-Side MOSFET Driver Output. Connect to the gate of the boost converter's low-side MOSFET.  19 DH High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  20 LX Switching Node of DC-DC Controller  21 BST Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive  22 Current-Sense Resistor, Inductor-Side Sense Point. Connect CSN as close as possible to the current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  23 CSP COMP Connect Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  24 COMP Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  25 IMON Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025l <sub>CHG</sub> ) - 200.  26 BIAS is the output of the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  27 AGND Analog Ground. Low-noise ground for precision circuit blocks.  BATTS BATTS                                                                                                                                                                                                                                                                |     |       |                                                                                                              |
| 14 G1 High-Side p-Channel MOSFET (M3) Driver. There is a 188kΩ resistor between G1 and SG1.  SG1 Source of the External p-Channel MOSFET (M3). SG1 and G1 control the gate drive of external MOSFET M3.  System Supply Voltage Input. High-voltage-tolerant input to the LDO, which generates 5V supply for the IC. Connect a resistor and capacitor filter from the battery-filtered rail and SUP2. See the Applications Information section for more details.  PGND Power Ground Pin. Connect directly to the PCB ground plane.  Low-Side MOSFET Driver Output. Connect to the gate of the boost converter's low-side MOSFET.  DL High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  END LOW-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  END LOW-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  END LOW-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  END LOW-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  END LOW-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  END LOW-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  END LOW-Side MOSFET Driver Output. Connect CSN as close as possible to the current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  Cornect Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  Loop-Compensation Component Connection Pin. COMP is the output of the internal gm amplifier.  COMP Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  Connect IMON to GND with a 500Ω Resistor. V <sub>IMON</sub> = (I <sub>CHG</sub> /440) x 500Ω.  Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decouple |     |       | ·                                                                                                            |
| Source of the External p-Channel MOSFET (M3). SG1 and G1 control the gate drive of external MOSFET M3.  System Supply Voltage Input. High-voltage-tolerant input to the LDO, which generates 5V supply for the IC. Connect a resistor and capacitor filter from the battery-filtered rail and SUP2. See the Applications Information section for more details.  PGND Power Ground Pin. Connect directly to the PCB ground plane.  Low-Side MOSFET Driver Output. Connect to the gate of the boost converter's low-side MOSFET.  PHigh-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  Expected by MOSFET Driver Output. Connect to the Boost converter's high-side MOSFET.  Expected by MOSFET Driver Output. Connect to the Boost converter's high-side MOSFET.  Expected by MOSFET Driver Output. Connect to the PCB Layout Recommendations section for details on proper layout.  Expected by Expected by Expected Boost Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  Expected by Expected Boost Boos                                                     |     |       |                                                                                                              |
| SG1   MOSFET M3.   System Supply Voltage Input. High-voltage-tolerant input to the LDO, which generates 5V supply for the Ic. Connect a resistor and capacitor filter from the battery-filtered rail and SUP2. See the Applications Information section for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 14  | G1    |                                                                                                              |
| 16 SUP2 for the IC. Connect a resistor and capacitor filter from the battery-filtered rail and SUP2. See the Applications Information section for more details.  17 PGND Power Ground Pin. Connect directly to the PCB ground plane.  18 DL Low-Side MOSFET Driver Output. Connect to the gate of the boost converter's low-side MOSFET.  19 DH High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  20 LX Switching Node of DC-DC Controller  21 BST Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive  22 Current-Sense Resistor, Inductor-Side Sense Point. Connect CSN as close as possible to the current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  23 CSP CSP Current-Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  24 COMP Loop-Compensation Component Connection Pin. COMP is the output of the internal g <sub>m</sub> amplifier. Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  25 IMON Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  26 BIAS Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  27 AGND Analog Ground. Low-noise ground for precision circuit blocks.  BATTS BATTS BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                    | 15  | SG1   | 1 ,                                                                                                          |
| 18 DL Low-Side MOSFET Driver Output. Connect to the gate of the boost converter's low-side MOSFET.  19 DH High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  20 LX Switching Node of DC-DC Controller  21 BST Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive  22 CSN Current-Sense Resistor, Inductor-Side Sense Point. Connect CSN as close as possible to the current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  23 CSP CSP CSP CSP CSP Layout Recommendations Section for details on proper layout.  24 COMP COMPENSION COMPONENT OF THE CONNECT OF THE CONNE                                                     | 16  | SUP2  | for the IC. Connect a resistor and capacitor filter from the battery-filtered rail and SUP2. See the         |
| 19 DH High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.  20 LX Switching Node of DC-DC Controller  21 BST Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive  Current-Sense Resistor, Inductor-Side Sense Point. Connect CSN as close as possible to the current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  CSN Current-Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  COMP Compensation Component Connection Pin. COMP is the output of the internal g <sub>m</sub> amplifier. Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  Connect IMON to GND with a 500Ω Resistor. V <sub>IMON</sub> = (I <sub>CHG</sub> /440) x 500Ω.  Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  AGND Analog Ground. Low-noise ground for precision circuit blocks.  Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 17  | PGND  | Power Ground Pin. Connect directly to the PCB ground plane.                                                  |
| 20 LX Switching Node of DC-DC Controller 21 BST Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive  22 Current-Sense Resistor, Inductor-Side Sense Point. Connect CSN as close as possible to the current-sense resistor terminal. See the <i>PCB Layout Recommendations</i> section for details on proper layout.  23 CSP Current-Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the <i>PCB Layout Recommendations</i> section for details on proper layout.  24 COMP Compensation Component Connection Pin. COMP is the output of the internal g <sub>m</sub> amplifier. Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  25 IMON Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025l <sub>CHG</sub> ) - 200.  26 BIAS Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  27 AGND Analog Ground. Low-noise ground for precision circuit blocks.  BATTS BATTS BATTS BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 18  | DL    | Low-Side MOSFET Driver Output. Connect to the gate of the boost converter's low-side MOSFET.                 |
| 21 BST Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive  Current-Sense Resistor, Inductor-Side Sense Point. Connect CSN as close as possible to the current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  CSN CSP Current-Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  Loop-Compensation Component Connection Pin. COMP is the output of the internal g <sub>m</sub> amplifier. Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  Connect IMON to GND with a 500Ω Resistor. V <sub>IMON</sub> = (I <sub>CHG</sub> /440) x 500Ω.  Max R <sub>IMON</sub> = (V <sub>BATTP</sub> (MIN) - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  27 AGND Analog Ground. Low-noise ground for precision circuit blocks.  Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 19  | DH    | High-Side MOSFET Driver Output. Connect to the boost converter's high-side MOSFET.                           |
| Current-Sense Resistor, Inductor-Side Sense Point. Connect CSN as close as possible to the current-sense resistor terminal. See the <i>PCB Layout Recommendations</i> section for details on proper layout.  Current-Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the <i>PCB Layout Recommendations</i> section for details on proper layout.  Loop-Compensation Component Connection Pin. COMP is the output of the internal g <sub>m</sub> amplifier. Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  Connect IMON to GND with a 500Ω Resistor. V <sub>IMON</sub> = (I <sub>CHG</sub> /440) x 500Ω.  Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  AGND Analog Ground. Low-noise ground for precision circuit blocks.  Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 20  | LX    | Switching Node of DC-DC Controller                                                                           |
| CSN current-sense resistor terminal. See the PCB Layout Recommendations section for details on proper layout.  Current-Sense Resistor Input Pin. Connect CSP as close as possible to the current-sense resistor for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  Loop-Compensation Component Connection Pin. COMP is the output of the internal g <sub>m</sub> amplifier. Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  Connect IMON to GND with a 500Ω Resistor. V <sub>IMON</sub> = (I <sub>CHG</sub> /440) x 500Ω.  Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  AGND Analog Ground. Low-noise ground for precision circuit blocks.  Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 21  | BST   | Boosted Supply Voltage for the High-Side Sync MOSFET Gate Drive                                              |
| CSP for accurate current sensing. See the PCB Layout Recommendations section for details on proper layout.  Loop-Compensation Component Connection Pin. COMP is the output of the internal g <sub>m</sub> amplifier. Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  Connect IMON to GND with a 500Ω Resistor. V <sub>IMON</sub> = (I <sub>CHG</sub> /440) x 500Ω.  Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  AGND Analog Ground. Low-noise ground for precision circuit blocks.  Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 22  | CSN   | current-sense resistor terminal. See the <u>PCB Layout Recommendations</u> section for details on            |
| COMP Connect a resistor in series with a capacitor to the AGND pin. The component values are selected according to the data sheet recommendations.  Connect IMON to GND with a 500Ω Resistor. V <sub>IMON</sub> = (I <sub>CHG</sub> /440) x 500Ω.  Max R <sub>IMON</sub> = (V <sub>BATTP(MIN)</sub> - 0.25)/(0.0025I <sub>CHG</sub> ) - 200.  Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  AGND Analog Ground. Low-noise ground for precision circuit blocks.  Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 23  | CSP   | for accurate current sensing. See the <u>PCB Layout Recommendations</u> section for details on proper        |
| <ul> <li>IMON</li> <li>Max R<sub>IMON</sub> = (V<sub>BATTP(MIN)</sub> - 0.25)/(0.0025I<sub>CHG</sub>) - 200.</li> <li>Supply Pin for the Internal IC Circuits. This pin should be decoupled with a 2.2μF capacitor. BIAS is the output of the LDO connected to the V<sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.</li> <li>AGND Analog Ground. Low-noise ground for precision circuit blocks.</li> <li>Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 24  | COMP  | Connect a resistor in series with a capacitor to the AGND pin. The component values are selected             |
| 26 BIAS is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry with 5V.  27 AGND Analog Ground. Low-noise ground for precision circuit blocks.  Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 25  | IMON  | 1                                                                                                            |
| Battery Voltage-Sensing Input. Senses the battery voltage for the voltage-feedback loop and routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 26  | BIAS  | is the output of the LDO connected to the V <sub>SUP</sub> pin, and is used to supply the internal circuitry |
| 28 BATTS routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive terminal for the most accurate voltage sensing of the battery.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 27  | AGND  | Analog Ground. Low-noise ground for precision circuit blocks.                                                |
| — EP Exposed Pad                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 28  | BATTS | routes to the internal analog switch. Connect BATTS as close as possible to the battery's positive           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _   | EP    | Exposed Pad                                                                                                  |

#### **Detailed Description**

The MAX20094/MAX20095 ICs combine a configurable constant-current/constant-voltage (CC/CV) battery charger, with a high-efficiency synchronous boost controller to supply critical systems in the event the primary power source is lost. In addition, diagnostic features are available to check battery state-of-health (SOH) and IC functionality. Charging thresholds and the boost output voltage are configurable to support popular battery chemistries and a wide range of cell counts. To support system integration, the ICs have an I<sup>2</sup>C target port through which configuration and status bits can be accessed.

#### **BIAS Linear Regulator**

An internal 5V linear regulator (BIAS) generates a bias supply for the internal circuitry. Bypass BIAS with a 2.2µF or greater ceramic capacitor to guarantee stability under the full-load condition.

The BIAS input undervoltage-lockout (UVLO) circuitry inhibits boost operation, charging, or SOH if the 5V bias supply (BIAS) is below its 2.5V (typ) UVLO falling threshold. Once the 5V bias supply (BIAS) rises above its UVLO rising threshold and the block control logic conditions are met, the ICs are functional.

#### **Block Control Logic**

The logic governing the operation of the boost controller, battery charger, and SOH is summarized in Table 1.

#### **Table 1. Block Control Logic**

| ВLОСК   | COMMENTS                                                                                                                                          |
|---------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| SOH     | SOH is enabled when:  • I <sup>2</sup> C register bit is set  • Boost is not regulating  • Not in thermal-shutdown condition                      |
| Boost   | Boost is enabled/regulating when:  I <sup>2</sup> C register bit is set  SUP2 is below OV_F threshold  Not in thermal-shutdown condition          |
|         | Note: When boost is regulating, SOH and charger functions are disabled.                                                                           |
| Charger | Charger is enabled when:  • I <sup>2</sup> C register bit is set and EN1B pin = 0  • Boost is not regulating  • Not in thermal-shutdown condition |
|         | <b>Note:</b> While enabled, the charger mode progression is controlled by an internal state machine and associated comparators.                   |

#### **Logic Equations**

#### **STATUSB Pin**

The STATUSB pin is an open-drain, active-low nMOS output pin that can be used in a shared-interrupt configuration with a  $\mu$ C controller, and any number of similarly configured target devices (using a wired-OR configuration with an external pull-up resistor to a suitable supply, typically  $V_{DDIO}$ ). Under default conditions, the STATUSB pin is active when the boost is actively regulating SUP2. The function of the STATUSB pin can be changed to provide other types of operation using the  $I^2$ C interface (see the GEN\_STATUS and EN\_INT registers).

#### **Charger Block**

The normal operating mode of the ICs is to maintain charge on the backup battery (BUB). This function is provided by the charger block (see <u>Figure 1</u>).



Figure 1. Charger Block Diagram

### **Charger State Machine Description**

Once enabled, the charger operation is governed by a state machine, described below and detailed in <u>Figure 2</u>. The real-time operation of the charger can be read back using the CHGR\_STATUS (01\h) register.



Figure 2. Charger State Machine Diagram

#### Off

The charger is held in an OFF state when CONTROL/CHG\_EN=0, or START\_BIASRDY=0, or the die temperature is above the thermal-shutdown threshold. Once CONTROL/CHG\_EN=1, bias has been established (START\_BIASRDY=1) and the die temperature is below the thermal-shutdown threshold (START\_THMSD=0), the charger moves to standby mode, and a 15µs timer is started, allowing the charger's internal biases and comparators to settle.

#### Standby

The charger remains in standby mode until internal biases are established (based on the startup timer) and supply conditions are checked and found to be valid. The charger returns to standby mode in the event of an invalid supply

condition. Supply conditions can be verified in real time using the CHGR\_STATUS (01\h) register. A supply condition alert is also available in GEN\_STATUS (02\h).

#### **Prequal**

The charger next moves to a 50mA current-limited charging mode (PREQUAL). The charger remains in this mode until  $V_{BUB}$  exceeds  $V_{PQVTHR}$ . For  $V_{PQVTHR}$  settings, see the <u>Ordering Information</u> table.

#### Constant-Current (CC)

The charger now begins the fast-charging procedure, beginning in a constant-current mode (FAST\_CHG\_CC). Charge current is programmed using the CHGR\_CC (05\h) register. The charger remains in fast charging until  $V_{BUB}$  exceeds  $V_{CVTHR}$  and returns to FAST\_CHG\_CC if  $V_{BUB}$  falls below  $V_{CVTHR}$ , which is selected using the CHGR\_CV (06\h) register. If 50mA setting is used, first enable the charger, then set CHGR\_CC to 100mA or greater for at least 1ms before switching down to 50mA.

#### Constant-Voltage (CV)

When  $V_{BUB}$  exceeds  $V_{CVTHR}$ , the charger continues charging in a constant-voltage mode (FAST\_CHG\_CV). A constant-voltage-mode alert is available in GEN\_STATUS (02\h), notifying the user that charging is nearing completion. Once the charger has moved to FAST\_CHG\_CV mode, the charger current is monitored. If  $I_{CHG}$  falls below 50mA, the fast-charging operation is completed and the charger moves to FAST\_CHG\_DONE mode. The charger remains in this mode until it is disabled by the user (returning to OFF), a supply fault condition occurs (returning to STANDBY), or  $V_{BUB}$  falls below  $V_{CVTHR}$  - 200mV (returning to FAST\_CHG\_CC). After entering the DONE state, a charging-done alert is available in GEN\_STATUS (02\h), notifying the user that charging is completed. If the charger is restarted during CV, set CHGR\_CC to 50mA before enabling the charger. CHGR\_CC can be increased to the desired setting after the charger is enabled.

#### **Done**

If  $V_{SUP1}$  and  $V_{BUB}$  enter dropout, the charge current is reduced due to the  $R_{DS(ON)}$  of the internal MOSFET, and the voltage difference between  $V_{SUP1}$  and the battery. If charge current continues to decrease, the ALRT\_CV and CHGR\_MODE changes to show CV state. Once charge current reduces to 50mA, ALRT\_CV remains 1, ALRT\_DONE=1, and CHGR\_MODE goes to the DONE state. Use the following equation to estimate the amount of headroom required to stay out of dropout at maximum ambient temperature:

$$V_{\text{Drop CHG}} = 1.15 \times R_{\text{CHG MAX}} \times I_{\text{FAST CHG CC}}$$

where R<sub>CHG\_MAX</sub> is the maximum value of R<sub>CHG</sub> from the <u>Electrical Characteristics</u> table. When CONTROL/CHG\_EN=0, then CHRG\_STATUS/SUP1\_UVLO=1. This default condition is due to internal circuitry being turned off to minimize leakage.

#### **EN1B Pin**

The EN1B pin is an active-low input port that controls the operation of the charger block. When the EN1B pin is held low, the charger operation is controlled by the I<sup>2</sup>C interface registers. When pulled high (usually due to an external system fault), the charger is instantly disabled and its internal state machine reset. The charger resumes normal operation once the pin is returned low.

#### **Boost Block**

The boost block allows the ICs to maintain a regulated supply voltage on the SUP2 pin using the backup battery (BUB) in the event of a main-battery failure.

The boost is a synchronous current-mode controller with a factory-preset output voltage. The switching frequency is capable of greater than 2MHz. To enable longer battery life, the boost utilizes pulse-frequency modulation (PFM) mode at light load and automatically enters ultra-low  $I_Q$  standby mode when output voltage is above the required boost voltage. The boost automatically enters awake mode when the output voltage is at or near the required boost voltage, and sends a discrete signal to the host to indicate it has awakened.

#### **Standby Current**

The ICs have low standby supply current, as mentioned in the <u>Electrical Characteristics</u> table, but still allow for 250 $\mu$ s (max) quick turn-on time once V<sub>SUP2</sub> falls below BST\_OV\_F. I<sup>2</sup>C settings are held during the low-standby mode. In this

mode, MOSFET M3 (see Figure 3) is OFF until the boost's overvoltage (OV) falling threshold triggers, and then it turns ON.



Figure 3. Boost Block Diagram

#### **BUBTRIG Pin**

BUBTRIG is an active-low, 200ms one-shot CMOS output used to indicate the start of a period of active regulation by the boost block. When the boost is enabled and begins regulating (due to V<sub>SUP2</sub> falling below the BOOST\_OV\_F voltage threshold), BUBTRIG is asserted high for 200ms before going low again (even if the boost block continues regulation duties beyond 200ms). BUBTRIG is not asserted again unless the boost block exits active regulation mode and later resumes regulation activity.

#### **Current Limit**

A current-sense resistor ( $R_{CS}$ ), connected to the CSP and CSN pins, sets the current limit of the boost converter. The CS\_ input has a voltage trip level ( $V_{LIMIT}$ ) of 50mV (typ). The low 50mV current-limit threshold reduces the power dissipation in the current-sense resistor. Use a current-sense filter to reduce noise in the current-sense path (see the Shunt Resistor Selection section).

#### **Skip Operation**

Skip mode is enabled with BST\_SKIP=1. The transition from pulse-width modulation (PWM) to skip mode occurs as load current is reduced and LX current drops below zero crossing and eventually reaches to MIN.

Once zero crossing and one cycle of  $t_{ON\_MIN}$  are reached, the controller enters skip mode. Transition back to PWM mode occurs when there is 480ns of  $t_{ON\_MIN}$  and the output voltage stays too low, so PWM control resumes to bring output voltage back into regulation.

#### State-of-Health Block

The state-of-health (SOH) block (see Figure 4) allows the ICs to test the backup battery (BUB) under current-load conditions to aid in determining the condition of the BUB based on output impedance. During the test, the output voltage of the battery, as well as a voltage representation of the current applied, are made available for ADC measurements. When V<sub>BUB</sub> is less than 2.5V, the SOH discharger is disabled and the SOH\_ILIM status bit is set to 1, indicating that a fault has occurred. The SOH sink current setting is the SOH (07/h) register. SOH is enabled by setting CONTROL/SOH EN. Selection between the hardware-default and register-override values are set by CONTROL/SOH OVR.



Figure 4. State-of-Health Block Diagram

#### **AVB Switch**

The AVB switch passes the BATTS sense voltage to the AVB pin. This allows voltage monitoring of the BUB. Resistance of the AVB pass switch is defined in the <u>Electrical Characteristics</u> table. The AVB switch is controlled by the AVB\_EN bit in the 0x04 CONTROL register.

#### **AVI Switch**

The AVI switch is an analog output representing the sink current during the SOH measurement.  $V_{AVI}$  typically reads 1.5V/A of SOH current. The AVI switch is automatically enabled when SOH is enabled.

#### I<sup>2</sup>C Interface

Communication with the ICs is achieved using an  $I^2C$ -compatible serial interface. This interface allows the user to configure and monitor the operation of the device.

#### **Serial Addressing**

The I<sup>2</sup>C port operates as a target device, which sends and receives data through an I<sup>2</sup>C-/SMBus-compatible 2-wire serial interface. The interface uses a serial-data access (SDA) line and a serial-clock line (SCL) to achieve bidirectional communication between the controller(s) and target(s). A controller (typically a microcontroller) initiates all data transfers to the port and generates the SCL clock that synchronizes the data transfer.

The SDA line operates as both an input and an open-drain output. The SDA line requires a pull-up resistor (4.7kW, typ). The port's SCL line operates only as an input. The SCL line requires a pull-up resistor (4.7kW, typ) if there are multiple controllers on the 2-wire interface, or if the controller in a single-controller system has an open-drain SCL output.

Each transmission consists of a START (S) condition sent by a controller, followed by the core's 7-bit target address plus the NOP/W bit, one command/register byte, one data byte, and a STOP (P) condition.

#### I<sup>2</sup>C Bit Transfer

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the <u>I<sup>2</sup>C START and STOP Conditions</u> section).

#### I<sup>2</sup>C START and STOP Conditions

SDA and SCL idle high when the bus is not in use. A controller initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high. A START condition from the controller signals the beginning of a transmission to the device. The controller terminates transmission, and frees the bus, by issuing a STOP condition. The bus remains active if a Repeated START condition is generated instead of a STOP condition; this is often used in combined-format read operations. See <a href="Figure 5">Figure 5</a> for examples that show the generation and proper use of START (S), STOP (P), and Repeated START (Sr) conditions.



Figure 5. I<sup>2</sup>C Serial-Interface Timing Diagram

#### I<sup>2</sup>C Acknowledge

The acknowledge bit (ACK) is a clocked 9th bit the device uses for handshake receipt of each byte of data when in write mode. The device pulls down SDA during the entire controller-generated 9th clock pulse if the previous byte is successfully received. Monitoring ACK allows the detection of unsuccessful data transfers that occur if a receiving device is busy, or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus controller retries communication. The controller pulls down SDA during the 9th clock cycle to acknowledge receipt of data when the device is in read mode. An acknowledge is sent by the controller after each read byte to allow data transfer to continue. A not-acknowledge (NACK) is sent when the controller reads the final byte of data from the device, followed by a STOP (P) condition.

#### I<sup>2</sup>C Command and Data Bytes

A command byte follows the target address. A command byte is typically followed by one or two data bytes unless it is the last byte in the transmission, as would be the case for readback operations (see <u>Figure 5</u>). If data bytes follow the command byte, the command byte indicates the address of the register that should receive the data bytes that follow. The data bytes are stored in a temporary register and then transferred to the appropriate register during the ACK periods between bytes.

#### I<sup>2</sup>C Write Operations

A controller device communicates with the device by transmitting the proper target address, followed by a register/command and data word(s). Each transmit sequence is framed by a START (S) or Repeated START (Sr) condition and a STOP (P) condition. Each byte is 8 bits long and is always followed by an acknowledge (ACK) clock pulse, as shown in <u>Figure 6</u>. The first byte contains the address of the device, with R/W = 0 to indicate a write. The second byte contains the register (or command) to be written, and the third byte contains the data to be written.



Figure 6. I<sup>2</sup>C Write Sequence

#### I<sup>2</sup>C Read Operations

The ICs support standard combined-format  $I^2C$  read-mode operations. Each receive sequence is again framed by a START (S) or Repeated START (Sr) condition and a STOP (P). Each byte is 8 bits long and is always followed by an ACK clock pulse, as shown in Figure 7. The first byte contains the address of the device, with R/W = 0 to indicate a write. The second byte contains the register that is to be read back. There is now a Repeated START (Sr) condition, followed by the device address, with R/W = 1 to indicate a read and an acknowledge (ACK) clock. The controller still has control of the SCL line, but the device takes over the SDA line. The fourth byte in the frame contains the register data readback followed by a STOP (P) condition.



Figure 7. I<sup>2</sup>C Read Sequence

### **Register Map**

### MAX20094/MAX20095

| ADDRESS  | NAME               | MSB                       |                |             |               |                                      |              |               | LSB          |
|----------|--------------------|---------------------------|----------------|-------------|---------------|--------------------------------------|--------------|---------------|--------------|
| USER COM | MANDS              |                           |                |             |               |                                      |              |               |              |
| 0x00     | CHIP_ID[7:0]       |                           | DIE_TYPE[7:0]  |             |               |                                      |              |               |              |
| 0x01     | CHGR_STATUS[7:0]   | CHGR_E<br>N               |                |             |               |                                      | SUP1_O<br>VP | SUP1_B<br>ATT |              |
| 0x02     | GEN_STATUS[7:0]    | BOOST                     | ALRT_B<br>ST   | ALRT_C<br>V | ALRT_D<br>ONE | ALRT_S<br>UP1                        | THRM_L<br>IM | THRM_S<br>D   | SOH_ILI<br>M |
| 0x03     | EN_INT[7:0]        | EN_BST                    | EN_ABS<br>T    | EN_ACV      | EN_ADN        | EN_ASP                               | EN_TLI<br>M  | EN_TSD        | EN_SOH<br>I  |
| 0x04     | CONTROL[7:0]       | SOH_EN                    | SOH_OV<br>R    | _           | AVB_EN        | AVB_EN CHG_EN CHG_IM BST_EN BST_EN F |              |               |              |
| 0x05     | CHGR_CC[7:0]       | -                         | -              | -           |               | FC                                   | HG_CUR[4     | :0]           |              |
| 0x06     | CHGR_CV[7:0]       | _                         | _              | -           | VCVTHR[4:0]   |                                      |              |               |              |
| 0x07     | SOH[7:0]           | ISINK[3:0] REG_ISINK[3:0] |                |             |               |                                      |              |               |              |
| 0x08     | <u>SW_RST[7:0]</u> | All_Zeros[7:0]            |                |             |               |                                      |              |               |              |
| 0xFF     | NO_OP[7:0]         |                           | Dont_Care[7:0] |             |               |                                      |              |               |              |

### **Register Details**

#### **CHIP\_ID (0x00)**

CHIP ID is a read-only register that provides information on the chip and silicon revision.

| BIT            | 7 | 6                                       | 5 | 4 | 3 | 2 | 1 | 0 |  |  |
|----------------|---|-----------------------------------------|---|---|---|---|---|---|--|--|
| Field          |   | DIE_TYPE[7:0]                           |   |   |   |   |   |   |  |  |
| Reset          |   | 0x02 for MAX20094 and 0x03 for MAX20095 |   |   |   |   |   |   |  |  |
| Access<br>Type |   | Read Only                               |   |   |   |   |   |   |  |  |

| BITFIELD | BITS | DESCRIPTION                                                     |  |  |
|----------|------|-----------------------------------------------------------------|--|--|
| DIE_TYPE | 7:0  | DIE_TYPE provides information on the chip and silicon revision. |  |  |

#### **CHGR STATUS (0x01)**

CHGR\_STATUS is a read only register that provides information on the Charger operating mode and related Supply1 voltage status.

| BIT            | 7         | 6              | 5         | 4 | 3 | 2             | 1         | 0             |
|----------------|-----------|----------------|-----------|---|---|---------------|-----------|---------------|
| Field          | CHGR_EN   | CHGR_MODE[2:0] |           |   | _ | SUP1_UVL<br>O | SUP1_OVP  | SUP1_BAT<br>T |
| Reset          |           |                |           |   |   |               |           |               |
| Access<br>Type | Read Only |                | Read Only |   |   | Read Only     | Read Only | Read Only     |

| BITFIELD | BITS | DESCRIPTION                                                                                                                       |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| CHGR_EN  | 7    | 0 = Disabled: CONTROL/CHG_EN=0, or BIAS is below UVLO threshold. 1 = Enabled: CONTROL/CHG_EN=1, and BIAS is above UVLO threshold. |

| BITFIELD  | BITS | DESCRIPTION                                                                                                |
|-----------|------|------------------------------------------------------------------------------------------------------------|
| CHGR_MODE | 6:4  | 0b000 = Disabled/standby 0b010 = Prequalify-Charging Mode:                                                 |
| SUP1_UVLO | 2    | $0 = V_{SUP1} > 3.5V$<br>$1 = V_{SUP1} < 3.5V$<br><b>Note:</b> 1 when CHG_EN=0.                            |
| SUP1_OVP  | 1    | 0 = V <sub>SUP1</sub> < 7.0V<br>1 = V <sub>SUP1</sub> > 7.0V                                               |
| SUP1_BATT | 0    | 0 = V <sub>SUP1</sub> > (V <sub>BATT</sub> + 100mV)<br>1 = V <sub>SUP1</sub> < (V <sub>BATT</sub> + 100mV) |

### **GEN\_STATUS (0x02)**

GEN\_STATUS is a read-only register that provides information on the status and operation of all internal blocks within the ICs. The contents of the GEN\_STATUS register can be individually selected for inclusion in the STATUS/INTB interupt term using the EN\_INT register.

| BIT            | 7         | 6         | 5         | 4             | 3             | 2         | 1         | 0         |
|----------------|-----------|-----------|-----------|---------------|---------------|-----------|-----------|-----------|
| Field          | BOOST     | ALRT_BST  | ALRT_CV   | ALRT_DON<br>E | ALRT_SUP<br>1 | THRM_LIM  | THRM_SD   | SOH_ILIM  |
| Reset          |           |           |           |               |               |           |           |           |
| Access<br>Type | Read Only | Read Only | Read Only | Read Only     | Read Only     | Read Only | Read Only | Read Only |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                            |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      | 0 = Disabled: CONTROL/BST_EN = 0, or V <sub>SUP2</sub> > V <sub>BOOST_OV_F</sub>                                                                                                                                                                                       |
| BOOST    | 7    | 1 = Enabled: CONTROL/BST_EN = 1 and V <sub>SUP2</sub> < V <sub>BOOST_OV_F</sub> <b>Note:</b> Boost threshold is set through OTP.                                                                                                                                       |
| ALRT_BST | 6    | 0 = Boost has not been activated since the last read. 1 = Boost has been activated since last the read.  Edge-Set, Clear-on-Read: Once read, this alert is cleared until the boost is deactivated and reactivated. Real-time boost activity can be monitored using D7. |
| ALRT_CV  | 5    | 0 = Charger has not reached fast-charge CV mode since the last read. 1 = Charger has reached fast-charge CV mode since the last read. Edge-Set, Clear-on-Read: Once read, this alert is cleared until the charger exits and reenters the CV state.                     |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                                                                                                                            |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ALRT_DONE | 4    | 0 = Charger has not reached fast-charge-done mode since the last read. 1 = Charger has reached fast-charge-done mode since the last read. Edge-Set, Clear-on-Read: Once read, this alert is cleared until the charger exits and reenters the done state.                               |
| ALRT_SUP1 | 3    | 0 = Supply1 conditions allow normal charger operation. 1 = One or more supply status indicators is active.  Level-Set, Clear-on-Read: Once read, this alert is cleared if the supply condition has been resolved. Individual supply faults can be read back using CHGR_STATUS.         |
| THRM_LIM  | 2    | 0 = Charger is not operating, or is operating normally. 1 = Charger is operating in a thermally limited (reduced-current) mode (> 145°C).  Level-Set, Clear-on-Read: Once read, this alert is cleared if the thermal-limit condition has been resolved.                                |
| THRM_SD   | 1    | 0 = Device is operating normally. 1 = Device thermal protection is engaged (> 170°C).  Level-Set, Clear-on-Read: Once read, this alert is cleared if the thermal-shutdown condition has been resolved.                                                                                 |
|           |      | 0 = SOH is not operating, or is operating normally (I <sub>SNK</sub> < 3A, or V <sub>BATTP</sub> > undervoltage threshold).                                                                                                                                                            |
| SOH_ILIM  | 0    | 1 = SOH is operating in overcurrent condition (I <sub>SNK</sub> ≥ 3A, or V <sub>BATTP</sub> < undervoltage threshol when SOH is enabled).  Level-Set, Clear-on-Read: Once read, this alert is cleared if the overcurrent condition, or BATTP undervoltage condition has been resolved. |

#### **EN INT (0x03)**

EN\_INT is a read/write register that governs the operation of the STATUSB output pin. The content of this register determines which interrupt input terms are included in the interrupt output OR term (e.g., a '1' in an EN\_INT register indicates that the corresponding input term is included in the STATUS interrupt output OR term). See the GEN\_STATUS register for detailed descriptions of the interrupt terms.

| BIT            | 7           | 6           | 5           | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|
| Field          | EN_BST      | EN_ABST     | EN_ACV      | EN_ADN      | EN_ASP      | EN_TLIM     | EN_TSD      | EN_SOHI     |
| Reset          | 0b1         | 0b0         |
| Access<br>Type | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                         |
|----------|------|---------------------------------------------------------------------------------------------------------------------|
| EN_BST   | 7    | 0 = BOOST status is not included in the STATUS OR term. 1 = BOOST status is included in the STATUS OR term.         |
| EN_ABST  | 6    | 0 = ALRT_BST status is not included in the STATUS OR term. 1 = ALRT_BST status is included in the STATUS OR term.   |
| EN_ACV   | 5    | 0 = ALRT_CV status is not included in the STATUS OR term. 1 = ALRT_CV status is included in the STATUS OR term.     |
| EN_ADN   | 4    | 0 = ALRT_DONE status is not included in the STATUS OR term. 1 = ALRT_DONE status is included in the STATUS OR term. |
| EN_ASP   | 3    | 0 = ALRT_SUP1 status is not included in the STATUS OR term. 1 = ALRT_SUP1 status is included in the STATUS OR term. |
| EN_TLIM  | 2    | 0 = THRM_LIM status is not included in the STATUS OR term. 1 = THRM_LIM status is included in the STATUS OR term.   |

| BITFIELD | BITS | DESCRIPTION                                                                                                       |
|----------|------|-------------------------------------------------------------------------------------------------------------------|
| EN_TSD   | 1    | 0 = THRM_SD status is not included in the STATUS OR term. 1 = THRM_SD status is included in the STATUS OR term.   |
| EN_SOHI  | 0    | 0 = SOH_ILIM status is not included in the STATUS OR term. 1 = SOH_ILIM status is included in the STATUS OR term. |

#### CONTROL (0x04)

CONTROL is a read/write register that enables/disables device features.

| BIT            | 7           | 6           | 5 | 4           | 3           | 2           | 1           | 0           |
|----------------|-------------|-------------|---|-------------|-------------|-------------|-------------|-------------|
| Field          | SOH_EN      | SOH_OVR     | - | AVB_EN      | CHG_EN      | CHG_IMON    | BST_EN      | BST_SKIP    |
| Reset          | 0b0         | 0b0         | _ | 0b0         | 0b0         | 0b0         | 0b0         | 0b1         |
| Access<br>Type | Write, Read | Write, Read | - | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SOH_EN   | 7    | 0 = SOH disabled, G2 driven to BATTP. 1 = SOH enabled, G2 driven to achieve I <sub>SNK</sub> (V <sub>BATTP</sub> to AGND - 3V). This will also enable the AVI switch.  Notes: This bit is reset to 0 when the boost controller is actively regulating (BST_EN=1 and SUP2 < BST_OV_F threshold).  This bit is reset to 0 when SOH current limit is true, or V <sub>BATTP</sub> is undervoltage. |
| SOH_OVR  | 6    | 0 = Use Hardware default value, ISINK[3:0] = OTP_ISINK[3:0]. 1 = Use override value, ISINK[3:0] = REG_ISINK[3:0].  Note: This bit allows toggling between the OTP and REG settings of ISINK.                                                                                                                                                                                                   |
| AVB_EN   | 4    | 0 = Switch off.<br>1 = Switch on.                                                                                                                                                                                                                                                                                                                                                              |
| CHG_EN   | 3    | 0 = Charger disabled. 1 = Charger enabled (if EN1B is also low).  Notes: The register value is programmed and read back in this location; the AND term showing the charger-enable status is available as CHGR_STATUS/CHGR_EN.  This bit is reset to 0 when the boost controller is actively regulating (BST_EN=1 and SUP2 < BST_OV_F threshold).                                               |
| CHG_IMON | 2    | 0 = Internally shunting current. 1 = Current is sent to the IMON pin (monitoring current .externally).                                                                                                                                                                                                                                                                                         |
| BST_EN   | 1    | 0 = Boost controller disabled. 1 = Boost controller enabled.  Notes: This bit is reset to 0 if all the following conditions are true: - boost controller is actively regulating (BST_EN=1 and SUP2 < BST_OV_F threshold) SUP2 < 4.5V (BST_UV threshold).                                                                                                                                       |
| BST_SKIP | 0    | 0 = Disable boost skip-mode operation. 1 = Enable boost skip-mode operation.                                                                                                                                                                                                                                                                                                                   |

### CHGR\_CC (0x05)

CHGR\_CC is a read/write register that sets the fast-charge current during constant-current operation.

| BIT            | 7 | 6 | 5 | 4             | 3 | 2 | 1 | 0 |
|----------------|---|---|---|---------------|---|---|---|---|
| Field          | _ | _ | _ | FCHG_CUR[4:0] |   |   |   |   |
| Reset          | _ | _ | _ | 0x0           |   |   |   |   |
| Access<br>Type | _ | _ | _ | Write, Read   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                                                                                                                                                                                         |
|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| FCHG_CUR | 4:0  | FCHG_CUR sets the fast-charge current between 50mA and 1000mA in 50mA steps 0b00000 = 50mA 0b00001 = 100mA 0b00001 = 150mA 0b10001 = 900mA 0b10010 = 950mA 0b10011 = 1000mA 0b11111 = 1000mA Notes: Prior to initial write, FCHG_CUR reads back the factory-default setting. The reset value is determined by OTP (0b00000 = 50mA). |

#### CHGR CV (0x06)

CHGR\_CV is a read/write register that sets the charger regulation voltage required to shift to constant-voltage operation.

| -              |   |   |   |             |     |   |   |   |  |
|----------------|---|---|---|-------------|-----|---|---|---|--|
| BIT            | 7 | 6 | 5 | 4           | 3   | 2 | 1 | 0 |  |
| Field          | _ | _ | _ | VCVTHR[4:0] |     |   |   |   |  |
| Reset          | _ | - | - |             | 0x0 |   |   |   |  |
| Access<br>Type | _ | _ | _ | Write, Read |     |   |   |   |  |

| BITFIELD | BITS | DESCRIPTION                                                                                                                                                        |
|----------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VCVTHR   | 4:0  | VCVTHR sets the charger regulation between 3.0V and 6.0V in 100mV steps: 0b00000 = 3.0V 0b00001 = 3.1V 0b00010 = 3.2V 0b11100 = 5.8V 0b11101 = 5.9V 0b11111 = 7.0V |
|          |      | <b>Note:</b> The reset value is determined by OTP (0b00110 = 3.6V).                                                                                                |

#### SOH (0x07)

SOH is a read/write register that sets the user-programmable sink current during state-of-health (SOH) measurements. Enabling of SOH is accomplished by setting CONTROL/SOH\_EN. Current selection between hardware-default and register-override values is set by CONTROL/SOH\_OVR (Reg03\h, D6 and D5, respectively). Writes to this register are only required to modify the register-override value, REG\_ISINK[3:0]. To support dual-current measurements, this register should be written before the override value is used. Readback of the SOH register returns the ISINK[3:0] value currently in use (read only, depending on the value of CONTROL/SOH\_OVR), and the user-programmed value of REG\_ISINK[3:0] (for verification).

| BIT            | 7 | 6    | 5      | 4 | 3              | 2 | 1 | 0 |  |
|----------------|---|------|--------|---|----------------|---|---|---|--|
| Field          |   | ISIN | <[3:0] |   | REG_ISINK[3:0] |   |   |   |  |
| Reset          |   |      |        |   | 0b0000         |   |   |   |  |
| Access<br>Type |   | Read | Only   |   | Write, Read    |   |   |   |  |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                      |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ISINK     | 7:4  | If CONTROL/SOH_OVR = 0, OTP_ISINK[3:0] is returned. If CONTROL/SOH_OVR = 1, REG_ISINK[3:0] is returned. 0b0000 = 125mA.                                                          |
| REG_ISINK | 3:0  | REG_ISINK sets the discharger's current regulation between 125mA and 2A in 125mA steps: 0b0000 = 125mA 0b0001 = 250mA 0b0010 = 375mA 0b1101 = 1.750A 0b1110 = 1.875A 0b1111 = 2A |

#### **SW\_RST (0x08)**

SW\_RST (software reset) is a write-only register/command that resets the entire part to its original default conditions at the end of the I<sup>2</sup>C SW\_RST transaction (i.e., the data-byte ACK). Execution only occurs if DIN[7:0]=0x00. The effect of a SW\_RST is identical to power-cycling the part.

| BIT            | 7              | 6          | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|----------------|------------|---|---|---|---|---|---|--|
| Field          | All_Zeros[7:0] |            |   |   |   |   |   |   |  |
| Reset          | 0b0000000      |            |   |   |   |   |   |   |  |
| Access<br>Type |                | Write Only |   |   |   |   |   |   |  |

| BITFIELD  | BITS | DESCRIPTION |
|-----------|------|-------------|
| All_Zeros | 7:0  |             |

#### NO OP (0xFF)

NO\_OP (no-operation register) is a read-write register that has no internal effect on the part. If this register is read back, SDA remains zero for I<sup>2</sup>C readback data. Any attempt to write to this register is ignored, without impact to internal operation.

| BIT            | 7              | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
|----------------|----------------|---|---|---|---|---|---|---|--|
| Field          | Dont_Care[7:0] |   |   |   |   |   |   |   |  |
| Reset          | 0x00           |   |   |   |   |   |   |   |  |
| Access<br>Type | Write Only     |   |   |   |   |   |   |   |  |

| BITFIELD  | BITS | DESCRIPTION |
|-----------|------|-------------|
| Dont_Care | 7:0  |             |

#### **Register Details**

### **Applications Information**

#### **Boost Converter**

Boost switching current is sensed by R1 in the <u>Simplified Block Diagram</u>. During large loads, the limits of the CSN, CSP, and the headroom available on the amplifier need to be observed. The  $V_{LIMIT}$  is shown in the <u>Electrical Characteristics</u> table. For a  $0.003\Omega$  (typ) sense resistor and 40mV (min)  $V_{LIMIT}$ , the peak inductor current is 13.3A. As the BUB is depleted of charge, the CSP pin voltage decreases. When the undervoltage lockout on CSP is disabled, the CSP low voltage for minimum headroom is 1.5V (typ), assuming  $100\text{m}\Omega$  battery ESR and  $3.2\text{V}_{BUB}$ .

#### **Inductor Selection**

Duty cycle and frequency are important to calculate the inductor size, as the inductor current ramps up during the on-time of the switch and ramps down during its off-time. A higher switching frequency generally improves transient response and reduces component size; however, if the boost components are used as the input filter components during nonboost operation, low frequency becomes advantageous.

The duty-cycle range of the boost converter depends on the effective input-to-output voltage ratio. In the following calculations, the duty cycle refers to the on-time of the boost MOSFET:

$$D_{MAX} = \frac{V_{OUT(MAX)} - V_{BUB(MIN)}}{V_{OUT(MAX)}}$$

or including the voltage drops across the inductor, MOSFET (V<sub>ON,FET</sub>):

$$D_{\text{MAX}} = \frac{V_{\text{OUT}(\text{MAX})} - V_{\text{BUB}(\text{MIN})} + I_{\text{OUT}} \times R}{V_{\text{OUT}(\text{MAX})}}$$

where:

R=R<sub>DC</sub>+R<sub>DSON</sub> M<sub>2</sub>+R<sub>DSON</sub> M<sub>3</sub>

The ratio of the inductor peak-to-peak AC current to DC average current (LIR) must be selected first. A good initial value is a 30% peak-to-peak ripple current to average current ratio (LIR = 0.3). The switching frequency, input voltage, output voltage, and elected LIR determine the inductor value as follows:

$$L[\mu \mathsf{H}] = \frac{V_{\mathsf{IN}} \times D}{f_{\mathsf{SW}}[\mathsf{MHz}] \times \mathsf{LIR}}$$

where:

 $D = (V_{OUT} - V_{IN})/V_{OUT}$ 

V<sub>IN</sub> = Typical input voltage

V<sub>OUT</sub> = Typical output voltage

LIR =  $0.3 \times I_{OUT}/1 - D$ 

Select the inductor with a saturation current rating higher than the peak-switch current limit of the converter:

$$I_{L, PEAK} > I_{L, MAX} + \frac{\Delta I_{L, RIP, MAX}}{2}$$

Running a boost converter in continuous-conduction mode introduces a right-half-plane zero into the transfer function. To avoid the effect of this right-half-plane zero, the crossover frequency for the control loop should be  $\leq 1/3 \times f_{RHP\_ZERO}$ . If faster bandwidth is required, a smaller inductor and higher switching frequency is recommended.

#### **MOSFET Selection**

The key selection parameters for choosing the n-channel MOSFET used in the boost converter follow.

#### **Threshold Voltage**

The boost's n-channel MOSFET must be a logic-level type with guaranteed on-resistance specifications at  $V_{GS}$  = 4.5V.

#### **Current Capability**

The n-channel MOSFET must deliver the input current (I<sub>IN(MAX)</sub>):

$$I_{\text{IN(MAX)}} = I_{\text{LOAD(MAX)}} \times \frac{D_{\text{MAX}}}{1 - D_{\text{MAX}}}$$

Choose MOSFETs with the appropriate average current at  $V_{GS}$  = 4.5V.

#### **Input Capacitor Selection**

The BUB provides the voltage on the input and some stability to transients, but can include a wiring harness or series resistance. Add a  $10\mu\text{F}$ ,  $2.2\mu\text{F}$ , and  $0.1\mu\text{F}$  X7R ceramic capacitor at the BATTP input of the MAX20094. Review the MAX20094 evaluation kit schematic and PCB layout with the factory to optimize the input capacitors.

The input current for the boost converter is continuous and the RMS ripple current at the input capacitor is low. Calculate the minimum input capacitor value and the maximum ESR using the following equations:

$$C_{\text{BUB}} = \frac{\Delta I_L \times D}{4 \times f_{\text{SW}} \times \Delta V_Q}$$

$$\mathsf{ESR} = \frac{\Delta V_{\mathsf{ESR}}}{\Delta I_{\mathsf{L}}}$$

where:

$$\Delta I_L = \frac{(V_{\text{BUB}} - V_{\text{DB}}) \times D}{L \times f_{\text{SW}}}$$

 $V_{DS}$  is the total voltage drop across the external MOSFET, plus the voltage drop across the inductor ESR.  $\Delta I_L$  is the peak-to-peak inductor ripple current as calculated above.  $\Delta V_Q$  is the portion of input ripple due to the capacitor discharge and  $\Delta V_{ESR}$  is the contribution due to ESR of the capacitor. Assume the input capacitor-ripple contribution due to ESR ( $\Delta V_{ESR}$ ) and capacitor discharge ( $\Delta V_Q$ ) are equal when using a combination of ceramic and aluminum capacitors. During the converter turn-on, a large current is drawn from the input source, especially at a high output-to-input differential.

#### **Output Capacitor Selection**

In a boost converter, the output capacitor supplies the load current when the boost MOSFET is on. The required output capacitance is high, especially at higher duty cycles. Also, the output capacitor ESR needs to be low enough to minimize the voltage drop while supporting the load current. Use the following equations to calculate the output capacitor for a specified output ripple. All ripple values are peak-to-peak:

$$ESR = \frac{\Delta V_{ESR}}{I_{OUT}}$$

$$C_{\text{OUT}} = \frac{I_{\text{OUT}} \times D_{\text{MAX}}}{\Delta V_{\text{Q}} \times f_{\text{SW}}}$$

 $I_{OUT}$  is the load current in A,  $f_{SW}$  is in MHz,  $C_{OUT}$  is in  $\mu$ F,  $\Delta V_Q$  is the portion of the ripple due to the capacitor discharge, and  $\Delta V_{ESR}$  is the contribution due to the ESR of the capacitor.  $D_{MAX}$  is the maximum duty cycle at the minimum input voltage. Use a combination of low-ESR ceramic, and high-value low-cost aluminum capacitors for lower output ripple and noise.

#### **Shunt Resistor Selection**

The current-sense resistor ( $R_{CS}$ ), connected between the battery and the inductor, sets the current limit. The CS\_ input has a voltage trip level ( $V_{CS}$ ) of 50mV (typ). Set the current-limit threshold high enough to accommodate the component variations. Use the following equation to calculate the value of  $R_{CS}$ :

$$R_{\text{CS}} = \frac{V_{\text{CS}}}{I_{\text{IN(MAX)}}}$$

where  $I_{\text{IN}(\text{MAX})}$  is the peak current that flows through the MOSFET at full load and minimum  $V_{\text{IN}}$ .

#### MAX20094/MAX20095

# Backup Battery Charger and Boost Controller

$$I_{\text{IN(MAX)}} = \frac{I_{\text{LOAD(MAX)}}}{(1 - D_{\text{MAX}})}$$

When the voltage produced by this current (through the current-sense resistor) exceeds the current-limit comparator threshold, the MOSFET driver (DL) quickly terminates the on-cycle.

#### **Input Filter for SUP2**

An input filter consisting of a  $10\mu\text{F}$  capacitor and  $100\text{m}\Omega$  resistor is suggested. SUP2 current is approximately 50mA for boost applications in FPWM mode,  $300\mu\text{A}$  in skip mode, and  $26\mu\text{A}$  in standby mode. For charger and SOH applications, SUP2 current is approximately 1mA.

#### **PCB Layout Recommendations**

Careful PCB layout is critical to achieve low switching losses and clean, stable operation. The switching power stage requires particular attention (see <u>Figure 5</u>). When possible, mount all power components on the top side of the board, with their ground terminals flush against one another. Follow these guidelines for good PCB layout:

- Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitter-free operation.
- Keep the power traces and load connections short. This practice is essential for high efficiency. Using thick copper PCBs (2oz vs. 1oz) can enhance full-load efficiency by 1% or more.
- Minimize current-sensing errors by connecting CSP and CSN. Use Kelvin sensing directly across the current-sense resistor (R<sub>CS</sub>).
- Route high-speed switching nodes (BST\_, LX\_, DH\_, and DL\_) away from sensitive analog areas (SUP2, CSP, and CSN).

### **PCB Layout Procedure**

- Place the power components first, with ground terminals adjacent (low-side FET, C<sub>IN</sub>, C<sub>OUT</sub>, and Schottky). If possible, make all these connections on the top layer with wide, copper-filled areas.
- Mount the controller IC adjacent to the low-side MOSFET (preferably on the back side opposite NL\_ and NH\_) to keep LX, GND, DH\_, and the DL\_ gate-drive lines short and wide. To keep the driver impedance low, and for proper adaptive dead-time sensing, the DL\_ and DH\_ gate traces must be short and wide (50 mils to 100 mils), if the MOSFET is 1in from the controller IC.
- Group the gate-drive components (BST\_ diode and capacitor and LDO bypass capacitor, BIAS) together as close as possible to the controller IC. Be aware that gate currents of up to 1A flow from the bootstrap capacitor to BST\_, from DH to the gate of the external HS switch, and from the LX pin to the inductor. Dimension those traces accordingly.
- Make the DC-DC controller ground connections, as shown in the MAX20094 EV kit component placement guide (see Figure 8). This diagram can be viewed as having two separate ground planes: power ground, where all the high-power components go, and an analog ground plane for sensitive analog components. The analog ground plane and power ground plane must meet only at a single point directly under the IC.
- Connect the output power planes directly to the output filter capacitor's positive and negative terminals with multiple vias, and place the entire DC-DC converter circuit as close as possible to the load.



Figure 8. MAX20094 EV Kit Component Placement Guide/PCB Layout

# **Ordering Information**

| PART               | TEMP RANGE      | PIN-PACKAGE      | fsw    | V <sub>OUT</sub> | BUB_UVLO | V <sub>PQVTHR</sub> |
|--------------------|-----------------|------------------|--------|------------------|----------|---------------------|
| MAX20094ATIA/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 6.2V             | On       | 2.0V                |
| MAX20094ATIB/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 6.5V             | On       | 2.0V                |
| MAX20094ATIC/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 6.8V             | On       | 2.0V                |
| MAX20094ATID/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 7.1V             | On       | 2.0V                |
| MAX20094ATIE/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 400kHz | 6.2V             | On       | 2.0V                |
| MAX20094ATIF/VY+** | -40°C to +125°C | 28 (SW) TQFN-EP* | 400kHz | 7.1V             | On       | 2.0V                |
| MAX20094ATIJ/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 6.5V             | On       | 3.0V                |
| MAX20094ATIK/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 6.2V             | Off      | 2.0V                |
| MAX20095ATIA/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 5.5V             | On       | 2.0V                |
| MAX20095ATIB/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 8V               | On       | 2.0V                |
| MAX20095ATIC/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 9V               | On       | 2.0V                |
| MAX20095ATID/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 10V              | On       | 2.0V                |
| MAX20095ATIE/VY+   | -40°C to +125°C | 28 (SW) TQFN-EP* | 2.2MHz | 12V              | On       | 2.0V                |

N denotes an automotive-qualified part.

(SW) = Side-wettable package.

<sup>+</sup> Denotes a lead(Pb)-free/RoHS-compliant package.

<sup>\*</sup> EP = Exposed pad.

<sup>\*\*</sup> Future product—contact factory for availability.

# Backup Battery Charger and Boost Controller

### **Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                      | PAGES<br>CHANGED                        |
|-----------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| 0               | 7/17          | Initial release                                                                                                                                                                                                                                                                                                                  | _                                       |
| 1               | 7/17          | Updated min and max numbers for Boost Mode Fixed-Output Voltage (VSUP2), deleted Boost Mode Fixed-Output Voltage Accuracy row in <i>Electrical Characteristics</i> ; updated Reset address in CHIP_ID (0x00) register table; removed future product status from MAX20095ATIA/VY+ in <i>Ordering Information</i>                  | 4, 20, 30                               |
| 2               | 5/18          | Changed package outline number (from 21-100041 to 21-100130) and land pattern number (from 90-0025 to 90-0027), as well as thermal resistances in the Package Information table; removed future product status from MAX20095ATIB/VY+, MAX20095ATIC/VY+, MAX20095ATID/VY+, and MAX20095ATIE/VY+ in the Ordering Information table | 3, 30                                   |
| 3               | 7/19          | Updated Simplified Block Diagram, Pin Description, Detailed Description, I <sup>2</sup> C User Command and Register Map, and Ordering Information                                                                                                                                                                                | 2, 11, 16,<br>17, 20, 24,<br>26, 27, 30 |
| 4               | 1/20          | Updated <u>Simplified Block Diagram</u> , <u>Electrical Characteristics</u> , <u>Detailed Description</u> , Register Map, <u>Applications Information</u> , and <u>Ordering Information</u>                                                                                                                                      | 2, 5, 16,<br>17, 22, 27,<br>30          |
| 5               | 10/20         | Updated <u>Electrical Characteristics</u> , <u>Ordering Information</u> , and register 0x04 CONTROL in Register Map                                                                                                                                                                                                              | 4, 24, 31                               |
| 6               | 5/22          | Updated <u>Electrical Characteristics</u> , <u>Detailed Description</u> , <u>Typical Operating Characteristics</u> , register 0x02 GEN_STATUS in Register Map, and <u>Ordering Information</u>                                                                                                                                   | 3, 4, 10,<br>14, 22, 30                 |
| 7               | 5/22          | Removed future product notation for MAX20094ATIJ/VY+                                                                                                                                                                                                                                                                             | 31                                      |
| 8               | 2/23          | Added MAX20094ATIK/VY+ to Ordering Information table                                                                                                                                                                                                                                                                             | 31                                      |

