

**MAX77831** 

Click here to ask an associate for production status of specific part numbers.

# 2.5V to 16V Input, 7A Switching Current High-Efficiency Buck-Boost Converter

### **General Description**

The MAX77831 is a high-efficiency, high-performance buck-boost converter targeted for systems requiring wide input voltage range (2.5V to 16V). It features a 7A switching current and can supply up to 6A output current in buck mode and up to 4A in boost mode (boost ratio  $\leq$  1.3).

The IC is available in 5V default output voltage when using internal feedback resistors. The IC can also be configured to any default output voltages between 3V and 15V when using external feedback resistors. The output voltage is adjustable dynamically through the I<sup>2</sup>C serial interface (see the <u>Output Voltage Configuration</u> section). The IC only operates in forced-PWM (FPWM) mode.

The SEL pin allows a single external resistor to program four different I<sup>2</sup>C interface slave addresses, four different switching-current limit thresholds, and selection between external/internal feedback resistors. The different switching-current limit thresholds allow the use of lower profile and smaller external components that are optimized for a particular application. The use of external feedback resistors allows for a wider output voltage range and customizable output voltages at startup.

The  $I^2C$  serial interface is optional and allows dynamically controlling the output voltage, the slew rate of the output voltage change, switching-current limit threshold, and switching frequency. The  $I^2C$ -programmed settings have priority over the  $R_{SEL}$  decoded settings.

The MAX77831 is available in a 2.83mm x 2.03mm 35-bump wafer-level package (WLP).

### **Applications**

- Non-Battery Powered Applications up to 16V Input
- Battery Powered Applications up to 16V Input with EN Control

### **Benefits and Features**

- Wide Input Voltage Range: 2.5V to 16V
- Default Output Voltage
  - 5V with Internal Feedback Resistors
  - · 3V to 15V with External Feedback Resistors
- Default 1.8MHz Switching Frequency
  - 1.5MHz and 1.2MHz Selectable through the I<sup>2</sup>C Interface
- Forced-PWM (FPWM) Mode Operation Only
- I<sup>2</sup>C-Programmable Output Voltage After Startup
  - 4.5V to 15V (Internal Feedback Resistors)
  - 3V to 15V (External Feedback Resistors, see <u>Table</u>
     2)
- Maximum Output Current
  - Buck Mode: Up to 6A
  - Boost Mode: Up to 4A (Boost Ratio ≤ 1.3))
- 7A Typical Switching Current
- R<sub>SEL</sub> Configuration
  - I<sup>2</sup>C Interface Slave Address
  - · Switching Current Limit Threshold
  - Internal/External Feedback Resistors
- I<sup>2</sup>C Programming
  - Output Voltage (DVS)
  - · Slew Rate of Output Voltage Change
  - · Switching Current Limit Threshold
  - · Switching Frequency
  - · Power-OK (POK) Status and Fault Interrupt Masks
  - Internal Compensation
- Soft-Start
- Output Active Discharge
- Open-Drain Power-OK (POK) Monitor/Fault Condition Interrupt
- Protection Features
  - Undervoltage Lockout (UVLO)
  - Overcurrent Protection (OCP)
  - Overvoltage Protection (OVP)
  - Thermal Shutdown (THS)
- High Density Interconnect (HDI) PCB Not Required (See the PCB Layout Guideline Section)
- Available in 2.83mm x 2.03mm 35 WLP

### **Simplified Block Diagram**



### **TABLE OF CONTENTS**

| General Description                                          |    |
|--------------------------------------------------------------|----|
| Applications                                                 |    |
| Benefits and Features                                        |    |
| Simplified Block Diagram                                     | 2  |
| Absolute Maximum Ratings                                     | 7  |
| Recommended Operating Conditions                             | 7  |
| Package Information                                          | 8  |
| 35 WLP                                                       | 8  |
| Electrical Characteristics                                   |    |
| Electrical Characteristics—I <sup>2</sup> C Serial Interface |    |
| Typical Operating Characteristics                            | 14 |
| Pin Configuration                                            | 21 |
| 35 WLP                                                       | 21 |
| Pin Description                                              | 21 |
| Functional Diagram                                           | 23 |
| Detailed Description                                         | 24 |
| Startup                                                      | 25 |
| Soft-Start                                                   |    |
| Shutdown                                                     | 26 |
| Immediate Shutdown and Latch-Off Conditions                  |    |
| Output Active Discharge                                      | 26 |
| Power-OK Monitor and Fault Interrupts                        | 26 |
| Buck-Boost Regulator                                         | 27 |
| Buck-Boost Control Scheme                                    |    |
| Output Voltage Configuration                                 | 28 |
| SEL Pin Configuration                                        |    |
| Internal Compensation Options                                | 30 |
| Protection Features                                          |    |
| Undervoltage Lockout (UVLO)                                  |    |
| Overvoltage Protection (OVP)                                 |    |
| Overcurrent Protection (OCP)                                 | 31 |
| Thermal Shutdown (THS)                                       |    |
| Detailed Description—I <sup>2</sup> C Serial Interface       | 33 |
| General Description                                          | 33 |
| System Configuration                                         |    |
| Bit Transfer                                                 |    |
| START and STOP Conditions                                    | 34 |
| Acknowledge Bit                                              | 34 |
| Slave Address                                                |    |

### TABLE OF CONTENTS (CONTINUED)

| Clock Stretching                    |    |
|-------------------------------------|----|
| General Call Address                | 35 |
| Communication Speed                 | 35 |
| Communication Protocols             | 36 |
| Writing to a Single Register        | 36 |
| Writing to Sequential Registers     | 37 |
| Reading from a Single Register      | 39 |
| Reading from Sequential Registers   | 40 |
| Engage in High-Speed Mode           | 41 |
| Register Map                        | 43 |
| User Registers                      | 43 |
| Register Details                    | 43 |
| Revision Register                   | 46 |
| Register Details                    | 46 |
| Applications Information            | 47 |
| Software (I <sup>2</sup> C) Control | 47 |
| Non-I <sup>2</sup> C Operation      | 47 |
| V <sub>IO</sub> Power Supply        | 47 |
| Inductor Selection                  | 47 |
| Input Capacitor Selection           | 48 |
| Output Capacitor Selection          | 48 |
| Other Required Component Selection  | 49 |
| PCB Layout Guideline                | 49 |
| Typical Application Circuits        | 52 |
| Ordering Information                | 52 |
| Revision History                    | 53 |

### LIST OF FIGURES

| Figure 1. Pre-Biased Startup Waveform                                                                         | 25 |
|---------------------------------------------------------------------------------------------------------------|----|
| Figure 2. Buck-Boost H-Bridge Topology                                                                        | 28 |
| Figure 3. Connecting External Feedback Resistors to the MAX77831                                              | 29 |
| Figure 4. Overcurrent and Output Hard-Short Behavior                                                          | 31 |
| Figure 5. Thermal Shutdown Recovery                                                                           | 32 |
| Figure 6. Functional Logic Diagram for the Communications Controller                                          | 33 |
| Figure 7. I <sup>2</sup> C Bit Transfer                                                                       | 33 |
| Figure 8. START and STOP Conditions                                                                           | 34 |
| Figure 9. Acknowledge Bit                                                                                     | 34 |
| Figure 10. Slave Address Byte Example                                                                         | 35 |
| Figure 11. Writing to a Single Register                                                                       | 36 |
| Figure 12. Writing to Sequential Registers                                                                    | 38 |
| Figure 13. Reading from a Single Register                                                                     | 39 |
| Figure 14. Reading from Sequential Registers                                                                  | 40 |
| Figure 15. Engage in High-Speed Mode Protocol                                                                 | 41 |
| Figure 16. I <sup>2</sup> C Operating Mode State Diagram                                                      | 42 |
| Figure 17. Non-HDI PCB Layout Recommendation for 35 WLP Package (with 4mm x 4mm Inductor and without POK NTB) | B/ |
| Figure 18. HDI PCB Layout Recommendation for 35 WLP Package (with 2520 Inductor and POKB/INTB)                | 51 |

### MAX77831

# 2.5V to 16V Input, 7A Switching Current High-Efficiency Buck-Boost Converter

| 7 |
|---|
| 9 |
| 0 |
| 5 |
| 7 |
| ( |

### **Absolute Maximum Ratings**

| IN, LX1, LX2, OUT, FB to PGND0.3V to +17.6V                    | V <sub>L</sub> , V <sub>IO</sub> , SEL to AGND, PGND0.3V to +2.0V |
|----------------------------------------------------------------|-------------------------------------------------------------------|
| BST1 to GND0.3V to +20V                                        | PGND to AGND0.3V to +0.3V                                         |
| BST1 to LX10.3V to +2.2V                                       | Continuous Power Dissipation                                      |
| BST2 to GND0.3V to +20V                                        | WLP Package (T <sub>A</sub> = +70°C, derate 20.4mW/°C above +70°C |
| BST2 to LX20.3V to +2.2V                                       | (Note 1))1633mW                                                   |
| EN, POKB/INTB, SCL, SDA to AGND, PGND0.3V to V <sub>IO</sub> + | Maximum Junction Temperature+150°C                                |
| 0.3V                                                           | Storage Temperature Range65°C to +150°C                           |

Note 1: Package thermal measurements were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Recommended Operating Conditions**

| PARAMETER                             | SYMBOL           | CONDITION                                                                                                                                                                                                      | TYPICAL<br>RANGE | UNIT |
|---------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|
| Input Voltage Range                   | V <sub>IN</sub>  |                                                                                                                                                                                                                | 2.5 to 16        | V    |
| Output Voltage Dange                  | V                | Internal feedback                                                                                                                                                                                              | 4.5 to 15        | V    |
| Output Voltage Range V <sub>OUT</sub> |                  | External feedback                                                                                                                                                                                              | 3.0 to 15        | V    |
| Output Current Range                  | I <sub>OUT</sub> | For continuous operation at 6A, the junction temperature (T <sub>J</sub> ) is limited to 105°C. If the junction temperature is higher than 105°C, the expected lifetime at 6A continuous operation is derated. | 0 to 6           | А    |
| Junction Temperature Range            | TJ               |                                                                                                                                                                                                                | -40 to<br>+125   | °C   |

Note: These limits are not guaranteed.

### **Package Information**

### **35 WLP**

| Package Code                           | W352A2+1                       |
|----------------------------------------|--------------------------------|
| Outline Number                         | <u>21-100367</u>               |
| Land Pattern Number                    | Refer to Application Note 1891 |
| Thermal Resistance, Four-Layer Board:  |                                |
| Junction to Ambient (θ <sub>JA</sub> ) | 49°C/W                         |



For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, V_{VIO} = 1.8V, R_{SEL} = 536\Omega$ , Typicals are at  $T_A \approx T_J = +25^{\circ}C$ . Limits are 100% production tested at  $T_J = +25^{\circ}C$ . Limits over the operating temperature range  $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C)$  and relevant voltage range are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                                          | SYMBOL                    | COND                                                             | ITIONS                                                                              | MIN                       | TYP  | MAX                       | UNITS |
|----------------------------------------------------|---------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------------|---------------------------|------|---------------------------|-------|
| INPUT VOLTAGE AND S                                | SUPPLY CURRE              | NT                                                               |                                                                                     |                           |      |                           |       |
| Input Voltage Range                                | V <sub>IN</sub>           |                                                                  |                                                                                     | 2.5                       |      | 16                        | V     |
| Input Undervoltage<br>Lockout (UVLO)               | V <sub>UVLO_R</sub>       | V <sub>IN</sub> rising                                           |                                                                                     | 2.3                       | 2.4  | 2.5                       | V     |
| Input Undervoltage<br>Lockout (UVLO)<br>Hysteresis | V <sub>UVLO_HYS</sub>     | V <sub>UVLO_R</sub> - V <sub>UVLO_F</sub>                        | =                                                                                   |                           | 150  |                           | mV    |
| Shutdown Supply<br>Current                         | I <sub>SHDN</sub>         | EN = LOW, T <sub>J</sub> = -40                                   | °C to +85°C                                                                         |                           | 2    | 6                         | μA    |
| Quiescent Supply<br>Current                        | IQ                        | EN = HIGH, R <sub>SEL</sub> = s<br>switching                     | short to GND, no                                                                    |                           | 5    |                           | mA    |
| OUTPUT VOLTAGE                                     | •                         |                                                                  |                                                                                     |                           |      |                           | •     |
| Output Voltage                                     | V                         | Using internal feedba                                            | ack resistors                                                                       | 4.5                       |      | 15                        | V     |
| Regulation Range                                   | V <sub>OUT</sub>          | Using external feedb                                             | ack resistors                                                                       | 3.0                       |      | 15                        | ]     |
| Output Voltage<br>Accuracy                         | V <sub>OUT</sub>          | I <sub>OUT</sub> = 0mA, using internal feedback resistors        | $V_{IN}$ = 2.5V to 16V,<br>$V_{OUT}$ = 4.5V to<br>15V, $T_{J}$ = -40°C to<br>+125°C | -2.0                      |      | +1.5                      | %     |
| V <sub>L</sub> INTERNAL SUPPLY                     | •                         |                                                                  |                                                                                     |                           |      |                           | •     |
| V <sub>L</sub> Regulator Voltage                   | V <sub>VL</sub>           |                                                                  |                                                                                     | 1.65                      | 1.8  | 1.89                      | V     |
| V <sub>IO</sub> SUPPLY                             |                           |                                                                  |                                                                                     |                           |      |                           |       |
| V <sub>IO</sub> Voltage Range                      | V <sub>VIO</sub>          |                                                                  |                                                                                     | 1.08                      |      | 2.0                       | V     |
| V <sub>IO</sub> Valid Threshold                    | V <sub>VIO_</sub> VALID_R | V <sub>IO</sub> rising                                           |                                                                                     | 0.965                     | 1.02 | 1.08                      | V     |
| VIO Valid Triresticid                              | V <sub>VIO_</sub> VALID_F | V <sub>IO</sub> falling                                          |                                                                                     | 0.85                      | 0.9  | 0.955                     | V     |
| V <sub>IO</sub> Bias Current                       | I <sub>VIO</sub>          | No I <sup>2</sup> C interface (SD unconnected)                   | A and SCL                                                                           |                           |      | 2.0                       | μΑ    |
|                                                    |                           | $f_{SCL} = f_{SDA} = 1MHz$                                       |                                                                                     |                           | 50   |                           |       |
| EN, POWER-OK                                       |                           |                                                                  |                                                                                     |                           |      |                           | 1     |
| EN Input LOW Voltage                               | V <sub>EN_IL</sub>        |                                                                  |                                                                                     |                           |      | 0.3 x<br>V <sub>VIO</sub> | V     |
| EN Input HIGH Voltage                              | V <sub>EN_IH</sub>        |                                                                  |                                                                                     | 0.7 x<br>V <sub>VIO</sub> |      |                           | V     |
| EN Internal Pulldown<br>Resistance                 | R <sub>EN_PD</sub>        |                                                                  |                                                                                     |                           | 800  |                           | kΩ    |
| POK Output LOW<br>Voltage                          | V <sub>POK_OL</sub>       | I <sub>POK</sub> = 1mA                                           |                                                                                     |                           |      | 0.3                       | V     |
| POK Rising Threshold                               | V <sub>POK_R</sub>        | V <sub>OUT</sub> rising, express target V <sub>OUT</sub> voltage | sed as percentage of                                                                | 90                        | 95   |                           | %     |
| POK Falling Threshold                              | V <sub>POK_F</sub>        | V <sub>OUT</sub> falling, expres target V <sub>OUT</sub> voltage | sed as percentage of                                                                |                           | 85   |                           | %     |

### **Electrical Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, V_{VIO} = 1.8V, R_{SEL} = 536\Omega$ , Typicals are at  $T_A \approx T_J = +25^{\circ}C$ . Limits are 100% production tested at  $T_J = +25^{\circ}C$ . Limits over the operating temperature range  $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C)$  and relevant voltage range are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                                           | SYMBOL                                          | CON                                                                                           | DITIONS                                                                               | MIN   | TYP   | MAX   | UNITS |  |
|-----------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------|-------|-------|-------|--|
| THERMAL PROTECTION                                  | N .                                             |                                                                                               |                                                                                       |       |       |       | •     |  |
| Thermal Shutdown<br>Threshold                       | T <sub>SHDN_R</sub>                             | T <sub>J</sub> rising (Note 3)                                                                |                                                                                       |       | 150   |       | °C    |  |
| Thermal Shutdown<br>Hysteresis                      | T <sub>SHDN_HYS</sub>                           | T <sub>SHDN_R</sub> - T <sub>SHDN_</sub>                                                      | _F (Note 3)                                                                           |       | 15    |       | °C    |  |
| <b>BUCK-BOOST REGULA</b>                            | TOR                                             |                                                                                               |                                                                                       |       |       |       |       |  |
|                                                     |                                                 |                                                                                               | FREQ[1:0] = 00                                                                        | 1.128 | 1.20  | 1.272 |       |  |
| Switching Frequency                                 | f <sub>SW</sub>                                 | I <sub>OUT</sub> = 0mA                                                                        | FREQ[1:0] = 01                                                                        | 1.41  | 1.50  | 1.59  | MHz   |  |
| o maning radius no                                  | .300                                            | 1001 51121                                                                                    | FREQ[1:0] = 10<br>(default)                                                           | 1.692 | 1.80  | 1.908 |       |  |
| Startup Delay Time                                  | tsudly                                          | (Note 2)                                                                                      |                                                                                       |       | 100   |       | μs    |  |
| Soft-Start Time                                     | tss                                             |                                                                                               | Measured from OUT start ramping to stop ramping during startup, $C_{OUT} = 44\mu F$ , |       | 2.0   |       | ms    |  |
|                                                     |                                                 | ILIM[2:0] = 000 (No                                                                           | ote 3)                                                                                |       | 7.00  |       |       |  |
|                                                     | Switchina .                                     | ILIM[2:0] = 001 (I <sup>2</sup> C only, not available with R <sub>SEL</sub> ) (Note 3)        |                                                                                       |       | 6.20  |       |       |  |
|                                                     |                                                 | ILIM[2:0] = 010 (Note 3)                                                                      |                                                                                       |       | 5.60  |       |       |  |
| High-Side Switching                                 |                                                 | Switching $ILIM[2:0] = 0.11 (I^2C \text{ only, not available} \text{ with R}_{SEL}) (Note 3)$ |                                                                                       |       |       | 4.60  |       |  |
| Current Limit                                       | I <sub>LIM</sub>                                | ILIM[2:0] = 100 (No                                                                           | ote 3)                                                                                |       | 3.80  |       | A     |  |
|                                                     |                                                 | ILIM[2:0] = 101 (I <sup>2</sup> 0) with R <sub>SEL</sub> )                                    | C only, not available                                                                 |       | 2.73  |       |       |  |
|                                                     |                                                 | ILIM[1:0] = 110                                                                               |                                                                                       |       | 1.72  |       |       |  |
|                                                     |                                                 | ILIM[2:0] = 111 (I <sup>2</sup> (<br>with R <sub>SEL</sub> )                                  | C only, not available                                                                 |       | 0.98  |       |       |  |
| Skip Mode Switching<br>Current Limit                | I <sub>LIM_SKIP</sub>                           |                                                                                               |                                                                                       |       | 1.4   |       | Α     |  |
| Line Regulation                                     | ΔV/V <sub>IN</sub>                              | V <sub>IN</sub> = 2.5V to 16V,<br>0mA and 1A                                                  | V <sub>OUT</sub> = 5V, I <sub>OUT</sub> =                                             |       | ±0.3  |       | %/V   |  |
| Load Regulation                                     | ΔV/I <sub>OUT</sub>                             | V <sub>IN</sub> ≥ 4V, V <sub>OUT</sub> = 5                                                    | 5V, I <sub>OUT</sub> = 0mA to 3A                                                      |       | ±0.6  |       | %/A   |  |
|                                                     | VREF[7:0] = 0x3D, code clamped below this level |                                                                                               | code clamped below                                                                    |       | 0.299 |       |       |  |
| Internal Reference Voltage                          | V <sub>REF</sub>                                | VREF[7:0] = 0x44,                                                                             | [7:0] = 0x44, default value                                                           |       | 0.333 |       | V     |  |
| Voltage                                             |                                                 | VREF[7:0] = 0xCC<br>this level                                                                | , code clamped above                                                                  |       | 1.000 |       |       |  |
| Internal Reference<br>Voltage Programmable<br>Range | V <sub>REF</sub>                                | VREF[7:0] = 0x3D                                                                              | to 0xCC                                                                               | 0.299 |       | 1.000 | ٧     |  |

### **Electrical Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, V_{VIO} = 1.8V, R_{SEL} = 536\Omega$ , Typicals are at  $T_A \approx T_J = +25^{\circ}C$ . Limits are 100% production tested at  $T_J = +25^{\circ}C$ . Limits over the operating temperature range  $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C)$  and relevant voltage range are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                       | SYMBOL                | CONDITIONS                                                                 | MIN  | TYP   | MAX    | UNITS |
|---------------------------------|-----------------------|----------------------------------------------------------------------------|------|-------|--------|-------|
|                                 |                       | SLEW_RATE[1:0] = 00, FREQ[1:0] = 10                                        |      | 4/3   |        |       |
| Internal Reference DVS          |                       | SLEW_RATE[1:0] = 00, FREQ[1:0] = 00 or 01                                  |      | 7/6   |        |       |
|                                 | SLEW_RATE[1:0] = 01   |                                                                            | 2/3  |       | m\//uc |       |
| Ramp Rate                       | ΔV <sub>REF</sub> /Δt | SLEW_RATE[1:0] = 10                                                        |      | 1/3   |        | mV/µs |
|                                 |                       | SLEW_RATE[1:0] = 11, FREQ[1:0] = 10                                        |      | 17/75 |        |       |
|                                 |                       | SLEW_RATE[1:0] = 11, FREQ[1:0] = 00 or 01                                  |      | 1/6   |        |       |
| FB Input Leakage<br>Current     | I <sub>FB_LK</sub>    |                                                                            | -1   |       | +1     | μA    |
| High-Side MOSFET On Resistance  | R <sub>DSON_HS</sub>  | IN to LX1, LX2 to OUT                                                      |      | 20    | 35     | mΩ    |
| Low-Side MOSFET On Resistance   | R <sub>DSON_LS</sub>  | LX1 to PGND, LX2 to PGND                                                   |      | 20    | 35     | mΩ    |
| Overvoltage Limit<br>Threshold  | V <sub>OVP</sub>      |                                                                            | 15.6 | 15.9  | 16.3   | V     |
| Overvoltage Release Threshold   | V <sub>OVP_REL</sub>  |                                                                            |      | 15    |        | V     |
| Output Active Discharge Current | I <sub>DISCHG</sub>   | EN = LOW or V <sub>IN</sub> < V <sub>UVLO_F</sub> , V <sub>OUT</sub> = 15V |      | 5     |        | mA    |

Note 2: Guaranteed by design. Not production tested.

Note 3: Characterized by ATE or Bench test, not production tested.

### Electrical Characteristics—I<sup>2</sup>C Serial Interface

 $(V_{IN} = 7.6V, V_{OUT} = 5V, V_{VIO} = 1.8V, Typicals are at T_A \approx T_J = +25^{\circ}C$ . Limits are 100% production tested at  $T_J = +25^{\circ}C$ . Limits over the operating temperature range  $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C)$  and relevant voltage range are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                               | SYMBOL              | CONDITIONS              | MIN                       | TYP                        | MAX                       | UNITS |
|-----------------------------------------|---------------------|-------------------------|---------------------------|----------------------------|---------------------------|-------|
| I/O STAGE                               |                     |                         |                           |                            |                           |       |
| SCL, SDA Input HIGH<br>Voltage          | V <sub>IH</sub>     |                         | 0.7 x<br>V <sub>VIO</sub> |                            |                           | V     |
| SCL, SDA Input LOW<br>Voltage           | V <sub>IL</sub>     |                         |                           |                            | 0.3 x<br>V <sub>VIO</sub> | V     |
| SCL, SDA Input<br>Hysteresis            | V <sub>HYS</sub>    |                         |                           | 0.05 x<br>V <sub>VIO</sub> |                           | V     |
| SCL, SDA Input<br>Hysteresis in HS Mode | V <sub>HYS_HS</sub> |                         |                           | 0.1 x<br>V <sub>VIO</sub>  |                           | \ \   |
| SDA Output LOW<br>Voltage               | V <sub>OL</sub>     | I <sub>SINK</sub> = 5mA |                           |                            | 0.4                       | V     |
| SCL, SDA Input<br>Capacitance           | C <sub>I</sub>      |                         |                           | 10                         |                           | pF    |

## Electrical Characteristics—I<sup>2</sup>C Serial Interface (continued)

 $(V_{IN} = 7.6V, V_{OUT} = 5V, V_{VIO} = 1.8V, Typicals are at T_A \approx T_J = +25^{\circ}C$ . Limits are 100% production tested at  $T_J = +25^{\circ}C$ . Limits over the operating temperature range  $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C)$  and relevant voltage range are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                                            | SYMBOL                | CONDITIONS             | MIN  | TYP   | MAX  | UNITS |
|------------------------------------------------------|-----------------------|------------------------|------|-------|------|-------|
| SCL, SDA Input                                       | L                     | T <sub>J</sub> = +25°C | -1   | 0.001 | +1   |       |
| Leakage Current                                      | I <sub>LK</sub>       | T <sub>J</sub> = +85°C |      | 0.1   |      | μA    |
| TIMING (STANDARD, FA                                 | ST, AND FAST-         | MODE PLUS)             | ·    |       |      |       |
| Clock Frequency                                      | f <sub>SCL</sub>      |                        | 0    |       | 1000 | kHz   |
| Bus Free Time Between<br>STOP and START<br>Condition | t <sub>BUSF</sub>     |                        | 0.5  |       |      | μs    |
| Hold Time (REPEATED)<br>START Condition              | t <sub>HD_START</sub> |                        | 0.26 |       |      | μs    |
| SCL LOW Period                                       | t <sub>LOW</sub>      |                        | 0.5  |       |      | μs    |
| SCL HIGH Period                                      | <sup>t</sup> HIGH     |                        | 0.26 |       |      | μs    |
| Setup Time REPEATED START Condition                  | tsu_start             |                        | 0.26 |       |      | μs    |
| DATA Hold Time                                       | t <sub>HD_DATA</sub>  | Transmit mode          |      | 500   |      | ns    |
| DATA Setup Time                                      | tsu_data              |                        | 50   |       |      | ns    |
| SCL, SDA Receiving<br>Rise Time                      | t <sub>R_REV</sub>    |                        |      | 120   |      | ns    |
| SCL, SDA Receiving Fall Time                         | t <sub>F_REV</sub>    |                        |      | 120   |      | ns    |
| SCL, SDA Transmitting Fall Time                      | t <sub>F_TRA</sub>    |                        |      | 120   |      | ns    |
| Setup Time for STOP Condition                        | t <sub>SU_STOP</sub>  |                        | 0.26 |       |      | μs    |
| Data Valid Time                                      | t <sub>VD_DATA</sub>  |                        |      | 450   |      | ns    |
| Data Valid Acknowledge<br>Time                       | t <sub>VD_ACK</sub>   |                        |      | 450   |      | ns    |
| Bus Capacitance                                      | C <sub>B</sub>        |                        |      |       | 550  | pF    |
| Pulse Width of<br>Suppressed Spikes                  | t <sub>SP</sub>       |                        |      | 150   |      | ns    |
| TIMING (HIGH-SPEED M                                 | ODE, BUS CAP          | ACITANCE = 100pF)      |      |       |      |       |
| Clock Frequency                                      | f <sub>SCL</sub>      |                        |      |       | 3.4  | MHz   |
| Hold Time (REPEATED)<br>START Condition              | t <sub>HD_START</sub> |                        | 160  |       |      | ns    |
| SCL LOW Period                                       | $t_{LOW}$             |                        | 160  |       |      | ns    |
| SCL HIGH Period                                      | <sup>t</sup> HIGH     |                        | 60   |       |      | ns    |
| Setup Time REPEATED START Condition                  | t <sub>SU_START</sub> |                        | 160  |       |      | ns    |
| DATA Hold Time                                       | t <sub>HD_DATA</sub>  |                        |      | 150   |      | ns    |
| DATA Setup Time                                      | t <sub>SU_DATA</sub>  |                        | 10   |       |      | ns    |
| SCL Rise Time                                        | t <sub>R_SCL</sub>    | $T_J = +25^{\circ}C$   | 10   |       | 40   | ns    |

## Electrical Characteristics—I<sup>2</sup>C Serial Interface (continued)

 $(V_{IN} = 7.6V, V_{OUT} = 5V, V_{VIO} = 1.8V, Typicals are at T_A \approx T_J = +25^{\circ}C$ . Limits are 100% production tested at  $T_J = +25^{\circ}C$ . Limits over the operating temperature range  $(T_J = -40^{\circ}C \text{ to } +125^{\circ}C)$  and relevant voltage range are guaranteed by design and characterization, unless otherwise noted.)

| PARAMETER                                                                       | SYMBOL               | CONDITIONS             | MIN | TYP | MAX | UNITS |
|---------------------------------------------------------------------------------|----------------------|------------------------|-----|-----|-----|-------|
| SCL Rise Time After<br>REPEATED START<br>Condition and After<br>Acknowledge Bit | <sup>t</sup> R_SCL1  | T <sub>J</sub> = +25°C | 10  |     | 40  | ns    |
| SCL Fall Time                                                                   | t <sub>F_SCL</sub>   | $T_J = +25^{\circ}C$   | 10  |     | 40  | ns    |
| SDA Rise Time                                                                   | t <sub>R_SDA</sub>   | $T_J = +25^{\circ}C$   | 10  |     | 40  | ns    |
| SDA Fall Time                                                                   | t <sub>F_SDA</sub>   | $T_J = +25^{\circ}C$   |     |     | 40  | ns    |
| Setup Time for STOP<br>Condition                                                | tsu_stop             |                        | 160 |     |     | ns    |
| Bus Capacitance                                                                 | C <sub>B</sub>       |                        |     |     | 100 | pF    |
| Pulse Width of<br>Suppressed Spikes                                             | t <sub>SP</sub>      |                        |     | 40  |     | ns    |
| TIMING (HIGH-SPEED M                                                            | ODE, BUS CAP         | ACITANCE = 400pF)      |     |     |     |       |
| Clock Frequency                                                                 | f <sub>SCL</sub>     |                        |     |     | 1.7 | MHz   |
| Hold Time (REPEATED)<br>START Condition                                         | tHD_START            |                        | 160 |     |     | ns    |
| SCL LOW Period                                                                  | t <sub>LOW</sub>     |                        | 320 |     |     | ns    |
| SCL HIGH Period                                                                 | tHIGH                |                        | 120 |     |     | ns    |
| Setup Time REPEATED START Condition                                             | tsu_start            |                        | 160 |     |     | ns    |
| DATA Hold Time                                                                  | thd_data             |                        |     | 150 |     | ns    |
| DATA Setup Time                                                                 | tsu_data             |                        | 10  |     |     | ns    |
| SCL Rise Time                                                                   | t <sub>R_SCL</sub>   | $T_J = +25^{\circ}C$   | 20  |     | 80  | ns    |
| SCL Rise Time After<br>REPEATED START<br>Condition and After<br>Acknowledge Bit | <sup>t</sup> R_SCL1  | T <sub>J</sub> = +25°C | 20  |     | 80  | ns    |
| SCL Fall Time                                                                   | t <sub>F_SCL</sub>   | $T_J = +25^{\circ}C$   | 20  |     | 80  | ns    |
| SDA Rise Time                                                                   | t <sub>R_SDA</sub>   | TJ = +25°C             | 20  |     | 80  | ns    |
| SDA Fall Time                                                                   | t <sub>F_SDA</sub>   | T <sub>J</sub> = +25°C |     |     | 80  | ns    |
| Setup Time for STOP<br>Condition                                                | t <sub>SU_STOP</sub> |                        | 160 |     |     | ns    |
| Bus Capacitance                                                                 | C <sub>B</sub>       |                        |     |     | 400 | pF    |
| Pulse Width of<br>Suppressed Spikes                                             | t <sub>SP</sub>      |                        |     | 40  |     | ns    |

### **Typical Operating Characteristics**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, L = 1.5\mu H (Coilcraft XEL4020-152ME), C_{OUT} = 2x 22\mu F, ILIM[2:0] = 0x0 (7A), f_{SW} = 1.8MHz, internal feedback configuration, T<sub>A</sub> = +25°C, unless otherwise noted.$ **Note 4**: Measurement limited by switching current limit. Actual maximum output current depends on system thermal performance.)



### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, L = 1.5\mu H)$  (Coilcraft XEL4020-152ME),  $C_{OUT} = 2x 22\mu F$ , ILIM[2:0] = 0x0 (7A),  $f_{SW} = 1.8MHz$ , internal feedback configuration,  $T_A = +25^{\circ}C$ , unless otherwise noted. **Note 4**: Measurement limited by switching current limit. Actual maximum output current depends on system thermal performance.)



500mV/div

1A/div

### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, L = 1.5\mu H (Coilcraft XEL4020-152ME), C_{OUT} = 2x 22\mu F, ILIM[2:0] = 0x0 (7A), f_{SW} = 1.8MHz, internal feedback configuration, T<sub>A</sub> = +25°C, unless otherwise noted.$ **Note 4**: Measurement limited by switching current limit. Actual maximum output current depends on system thermal performance.)



100µs/div

www.analog.com Analog Devices | 16

100µs/div

### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, L = 1.5\mu H (Coilcraft XEL4020-152ME), C_{OUT} = 2x 22\mu F, ILIM[2:0] = 0x0 (7A), f_{SW} = 1.8MHz, internal feedback configuration, T<sub>A</sub> = +25°C, unless otherwise noted.$ **Note 4**: Measurement limited by switching current limit. Actual maximum output current depends on system thermal performance.)



### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, L = 1.5\mu H (Coilcraft XEL4020-152ME), C_{OUT} = 2x 22\mu F, ILIM[2:0] = 0x0 (7A), f_{SW} = 1.8MHz, internal feedback configuration, T_A = +25°C, unless otherwise noted.$ **Note 4**: Measurement limited by switching current limit. Actual maximum output current depends on system thermal performance.)



100µs/div

### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, L = 1.5\mu H (Coilcraft XEL4020-152ME), C_{OUT} = 2x 22\mu F, ILIM[2:0] = 0x0 (7A), f_{SW} = 1.8MHz, internal feedback configuration, T_A = +25°C, unless otherwise noted.$ **Note 4**: Measurement limited by switching current limit. Actual maximum output current depends on system thermal performance.)



### **Typical Operating Characteristics (continued)**

 $(V_{IN} = 7.6V, V_{OUT} = 5V, L = 1.5\mu H (Coilcraft XEL4020-152ME), C_{OUT} = 2x 22\mu F, ILIM[2:0] = 0x0 (7A), f_{SW} = 1.8MHz, internal feedback configuration, T_A = +25°C, unless otherwise noted.$ **Note 4**: Measurement limited by switching current limit. Actual maximum output current depends on system thermal performance.)



### **Pin Configuration**

### **35 WLP**



### **Pin Description**

| PIN | NAME      | FUNCTION                                                                                                                                                                                                                                                              | TYPE           |
|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| A1  | SCL       | I <sup>2</sup> C Serial Interface Clock (High-Z in OFF State). Connect to $V_{IO}$ with a 1.5kΩ to 2.2kΩ pullup resistor when using the I <sup>2</sup> C interface or connect to AGND when the I <sup>2</sup> C interface is not in use.                              | Digital Input  |
| B1  | SDA       | I <sup>2</sup> C Serial Interface Data (High-Z in OFF State). Connect to V <sub>IO</sub> with a 1.5kΩ to 2.2kΩ pullup resistor when using the I <sup>2</sup> C interface or connect to AGND when the I <sup>2</sup> C interface is not in use.                        | Digital I/O    |
| C2  | POKB/INTB | Buck-Boost Output Power-OK Monitor or Fault Interrupt Active-Low Open Drain Output. Connect to $V_{IO}$ with a 15k $\Omega$ pullup resistor. See the <u>Power-OK Monitor and Fault Interrupts</u> section for more details. Do not connect to this pin if not in use. | Digital Output |
| C1  | VL        | Low-Voltage Internal Supply. Powered from IN. Bypass to AGND with a 10V 2.2µF ceramic capacitor. Do not load this pin externally.                                                                                                                                     | Analog         |
| D1  | SEL       | Configuration Selection. Connect a resistor between SEL and AGND. See <u>Table 3</u> for resistor value and configurations.                                                                                                                                           | Analog         |

## **Pin Description (continued)**

| PIN                              | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                | TYPE          |
|----------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|
| E1                               | FB              | Using Internal Feedback Resistors:  Output Voltage Sense Input. Connect to the output at the point-of-load (close to output capacitor).  Using External Feedback Resistors:  Output Voltage Feedback Input. Connect to the center tap of an external resistor divider from the output to AGND to set the output voltage. See the Output Voltage Configuration section for more details. | Analog        |
| E2                               | AGND            | Analog Ground. Connect to PGND on the PCB. See the <u>PCB Layout Guideline</u> section for more details.                                                                                                                                                                                                                                                                                | Ground        |
| E3                               | BST2            | LX2 High-Side FET Driver Supply. Connect a 25V 0.22µF ceramic capacitor between BST2 and LX2.                                                                                                                                                                                                                                                                                           | Power Input   |
| D4, E4, E5,<br>E6                | OUT             | Buck-Boost Output. Bypass to PGND with two 25V 22µF ceramic capacitor as close as possible.                                                                                                                                                                                                                                                                                             | Power Output  |
| D5, D6, D7,<br>E7                | LX2             | Buck-Boost Switching Node 2                                                                                                                                                                                                                                                                                                                                                             | Power         |
| C3, C4, C5,<br>C6, C7, D2,<br>D3 | PGND            | Power Ground. Connect to AGND on the PCB. See the <u>PCB Layout Guideline</u> section for more details.                                                                                                                                                                                                                                                                                 | Ground        |
| A7, B5, B6,<br>B7                | LX1             | Buck-Boost Switching Node 1                                                                                                                                                                                                                                                                                                                                                             | Power         |
| A4, A5, A6,<br>B4                | IN              | Buck-Boost Input. Bypass to PGND with two 25V 10μF ceramic capacitors as close as possible.                                                                                                                                                                                                                                                                                             | Power Input   |
| A3                               | BST1            | LX1 High-Side FET Driver Supply. Connect a 25V 0.22µF ceramic capacitor between BST1 and LX1.                                                                                                                                                                                                                                                                                           | Power Input   |
| B2, B3                           | EN              | Active-High Buck-Boost Enable Input. Compatible with the $V_{IO}$ voltage domain. Pulled down to AGND internally with $800 k\Omega$ resistance.                                                                                                                                                                                                                                         | Digital Input |
| A2                               | V <sub>IO</sub> | IO Voltage Supply. Connect to $V_{VIO}$ and bypass to AGND with a 6.3V 0.47 $\mu$ F ceramic capacitor. Registers are held in reset and regulator remains disabled when this pin's voltage is invalid.                                                                                                                                                                                   |               |

### **Functional Diagram**



### **Detailed Description**

The MAX77831 is a high-efficiency, high-performance buck-boost converter targeted for systems requiring a wide input voltage range (2.5V to 16V). The IC can supply up to 6A of output current in buck mode and up to 4A in boost mode (boost ratio  $\leq$  1.3). The IC allows systems to change the output voltage and load current capacity dynamically through the I<sup>2</sup>C interface. The IC supports the standard 5V/3A USB V<sub>BUS</sub> requirement as well as 9V/2A, 12V/1.5A, and 15V/1.2A. Systems equipped with the MAX77831 can provide fast-charging peripheral devices with higher output voltage. This minimizes power loss across the cable/connector and reduces charging time.

The IC operates only in forced-PWM mode. The default output voltage is 5V when using internal feedback resistors. The IC can also be configured to any default output voltages between 3V and 15V when using external feedback resistors. The output voltage is adjustable dynamically (DVS) between 4.5V and 15V in 73.5mV steps when using internal feedback resistors, or between 3V to 15V when using external feedback resistors (with step-size dependent on the external feedback resistor ratio), by programming the internal reference voltage through the I<sup>2</sup>C interface. See the <u>Output Voltage Configuration</u> section for more information.

The SEL pin allows a single external resistor, R<sub>SFI</sub>, to connect to AGND to program the following:

- I<sup>2</sup>C Interface Slave Address (4 options)
- Switching Current Limit Threshold (4 options)
- Feedback Resistor Selection (Internal or external)

The different I<sup>2</sup>C interface slave addresses accommodate multiple devices in a system with a limited I<sup>2</sup>C bus. The different switching current limit thresholds allow the use of lower profile and smaller external components optimized for a particular application. The use of external feedback resistors allows for wider output voltage range and customizable output voltages at startup. See the <u>SEL Pin Configuration</u> section for more information.

An optional I<sup>2</sup>C serial interface allows dynamic control of the following:

- Output Voltage (using Internal Reference Voltage)
- Slew Rate of Output Voltage Change (4 options)
- Switching Current Limit Threshold (8 options)
- Switching Frequency (3 options)
- Power-OK (POK) Status and Fault Interrupts
- Internal Compensation

The different switching frequencies provide options to improve the EMI performance by avoiding EMI sensitive frequency bands. The I<sup>2</sup>C-programmed settings have priority over the R<sub>SFI</sub> decoded settings.

### **Startup**



Figure 1. Pre-Biased Startup Waveform

Pull the EN pin to logic HIGH to start up the IC. Ensure that  $V_{VIO}$  and  $V_{IN}$  are valid. (Note that there is an ESD diode that connects the EN pin to the  $V_{IO}$  pin. If the  $V_{IO}$  pin is floating, the voltage on the EN pin less a diode-drop voltage appears on the  $V_{IO}$  pin.) The IC turns on the internal bias circuitry, which takes typically 100µs ( $t_{SUDLY}$ ) to settle. During this time, output active discharge is enabled in case of pre-biased startup. After the  $t_{SUDLY}$  timer finishes and output is below 1.5V, active discharge is disabled and the IC senses the SEL pin resistance to set the I<sup>2</sup>C interface slave address, switching current limit threshold, and the use of internal or external feedback resistors. The  $t_{SEL}$  reading takes typically 200µs ( $t_{t_{SEL}}$ ) to complete. See the  $t_{t_{SEL}}$  pin Configuration section for more information. After that, the IC activates the I<sup>2</sup>C interface and begins the soft-start process. When EN toggles to logic HIGH, if output active discharge is still active from a previous shutdown event, the IC waits for active discharge to finish and then initiates the startup sequence.

#### Soft-Start

The IC features soft-start to avoid a large amount of input current drawn from the system supply during startup. The default soft-start time ( $t_{SS}$ ) is 2ms typical. During soft-start time, the internal reference voltage ( $V_{REF}$ ) slowly ramps up to the target value. When  $V_{OUT}$  is below 2V, the switching frequency is lowered to 300kHz, and the current limit threshold is lowered to the skip mode current limit threshold  $I_{LIM}$  SKIP (1.4A typical), which affects the amount of output current supported during startup. After  $V_{OUT}$  reaches above 2V, the normal switching frequency and normal current limit threshold apply.

Output hardshort detection is disabled during soft-start and is enabled after the soft-start timer (t<sub>SS</sub>) expires. See the Overcurrent Protection (OCP) section for more information regarding the output hardshort.

#### **Shutdown**

Pull the EN pin to logic LOW to shut down the IC. In a shutdown event, the IC stops switching, resets all registers, and activates the output active discharge.

#### Immediate Shutdown and Latch-Off Conditions

The IC has a latch-off feature to protect itself under certain fault conditions by shutting down the buck-boost regulator. Immediate Shutdown Conditions:

- IN UVLO: V<sub>IN</sub> < Input UVLO Falling Threshold (V<sub>UVLO F</sub>)
- V<sub>IO</sub> UVLO: V<sub>VIO</sub> < V<sub>IO</sub> Valid Falling Threshold (V<sub>VIO</sub> VALID F)

Latch-Off Conditions:

- Thermal Shutdown: T<sub>J</sub> > Thermal Shutdown Rising Threshold (T<sub>SHDN R</sub>) (See the <u>Thermal Shutdown</u> section)
- HARDSHORT: I<sub>LIM</sub> Timer > 427μs (See the <u>Overcurrent Protection</u> section)

The events in this category are associated with potentially hazardous system states. Under immediate shutdown conditions, the IC shuts down the buck-boost regulator output and the I<sup>2</sup>C serial communication bus and resets all registers until the system recovers from these fault conditions. Under latch-off conditions, the IC shuts down the buck-boost regulator output only. It keeps the I<sup>2</sup>C serial communication bus active and preserves the state of the registers. To recover from latch-off, the fault condition needs to be removed from the system and power-cycling the EN pin or IN pin is required. Active discharge is engaged when the buck-boost regulator is shut down from all fault conditions except for thermal shutdown. See the *Output Active Discharge* section for more information.

### **Output Active Discharge**

The IC includes an internal switch that provides a path to discharge the energy stored in the output capacitor to PGND. Output active discharge is activated whenever the buck-boost regulator is disabled (by a shutdown event or by any conditions described in the *Immediate Shutdown and Latch-Off Conditions* section, except for thermal shutdown). Output active discharge is also activated before soft-start in the pre-biased startup condition. Before startup, if there is a voltage greater than 1.5V on the OUT pin, output activate discharge is activated until this voltage drops below 1.5V, and then soft-start follows. The amount of discharge current is 5mA typical when V<sub>OUT</sub> is at 15V, and it decreases as V<sub>OUT</sub> decreases during the discharge. When the buck-boost regulator is operating, the internal discharging switch is disconnected from the output.

#### **Power-OK Monitor and Fault Interrupts**

The IC features a Power-OK (POK) monitor and fault interrupt functionalities. The status of POK and fault interrupts is stored in register 0x10 (INT\_SRC), which can be accessed through the I<sup>2</sup>C serial interface.

The POK bit in the INT\_SRC register is active-high (so POKB/INTB pin is active-low), and it is constantly updated based on the actual  $V_{OUT}$  level while the buck-boost regulator is enabled. The POK bit is logic LOW when  $V_{OUT}$  falls below 85% (typical) of the target voltage, and it is logic HIGH when  $V_{OUT}$  rises above 95% (typical) of the target voltage. During soft-start or  $V_{OUT}$  DVS event,  $V_{OUT}$  sensing for POK is temporarily disabled, and the POK bit holds the value before soft-start or  $V_{OUT}$  DVS event.  $V_{OUT}$  sensing for POK resumes after soft-start or DVS finishes.

The fault interrupt bits in the INT SRC register are active-high (so POKB/INTB pin is active-low). Any of the following fault

conditions listed below trigger the interrupt by setting the corresponding fault interrupt bit to 1 in the INT\_SRC register. The interrupts can only be reset by power cycling IN pin or EN pin.

- OVP: The IC activates overvoltage protection. (See the <u>Overvoltage Protection</u> section.)
- HARDSHORT: The IC is latched off by output hard-short. (See the *Overcurrent Protection* section.)
- THS: The IC is latched off by thermal shutdown. (See the *Thermal Shutdown* section.)
- OCP: The IC is latched off by overcurrent protection. (See the <u>Overcurrent Protection</u> section.)

The IC also features an open-drain POKB/INTB digital output pin (active-low) to reflect the status of POK and/or fault interrupts. Connect POKB/INTB pin with a  $15k\Omega$  pullup resistor to  $V_{IO}$ . The signal on POKB/INTB is logical NOR of all POK and fault interrupt bitfields in the INT\_SRC register. This pin is logic LOW when  $V_{OUT}$  is above the POK threshold or when there is an interrupt event. Table 1 shows the truth table of the POKB/INTB pin, with all bits unmasked (INT\_MASK = 0x00).

The connection of individual POK and fault interrupt bitfield in the INT\_SRC register to POKB/INTB pin can be masked by writing 1 to the corresponding mask bitfield in register 0x11 (INT\_MASK). For example, when the POK\_M bitfield in the INT\_MASK register is 1, any activities on the POK bitfield in the INT\_SRC register has no effect on the POKB/INTB pin.

Table 1. POKB/INTB Pin Truth Table

| POK | OVP | HARD-SHORT | THS | ОСР | POKB/INTB |
|-----|-----|------------|-----|-----|-----------|
| 0   | 0   | 0          | 0   | 0   | HIGH      |
| 1   | Х   | X          | X   | Х   | LOW       |
| Х   | 1   | X          | X   | X   | LOW       |
| Х   | Х   | 1          | X   | Х   | LOW       |
| Х   | X   | X          | 1   | Х   | LOW       |
| Х   | Х   | X          | Х   | 1   | LOW       |

<sup>\*</sup>With all POK/fault interrupt bits unmasked (INT\_MASK = 0x00)

When intending to use POKB/INTB pin for POK, it is recommended to mask all fault interrupt bits (and unmask POK bit) by writing 0x0F to INT\_MASK register (default). On the other hand, when intending to use this pin for fault interrupts, it is recommended to mask the POK bit (and unmask all fault interrupt bits) by writing 0x10 to the INT\_MASK register. See the Register Map for more details.

#### **Buck-Boost Regulator**

The MAX77831 buck-boost regulator utilizes a four-switch H-bridge configuration and contains buck, boost, or 3-phase buck-boost operating modes. This topology maintains output voltage regulation over the input voltage range. The buck-boost regulator provides 3V to 15V of output voltage range. High switching frequency and a unique control algorithm allow for the smallest solution size, low output noise, and the highest efficiency across a wide input voltage and output current range.

#### **Buck-Boost Control Scheme**

The buck-boost regulator operates using a fixed-frequency pulse-width modulated (PWM) control scheme with current-mode compensation. The buck-boost utilizes an H-bridge topology using a single inductor.

The default switching frequency is 1.8MHz. The bitfield FREQ[1:0] sets the switching frequency. The different switching frequencies provide options to avoid EMI sensitive frequency bands and improve EMI performance.

The H-bridge topology has three switching phases, as shown in Figure 2:

- $\Phi$ 1 switch phase (HS1 = ON, LS2 = ON) stores energy in the inductor and ramps up the inductor current at a rate proportional to the input voltage divided by inductance:  $V_{IN}/L$ .
- Φ2 switch phase (HS1 = ON, HS2 = ON) ramps the inductor current up (in buck mode) or down (in boost mode) at a rate proportional to the differential voltage across the inductor: (V<sub>IN</sub> - V<sub>OUT</sub>)/L
- Φ3 switch phase (LS1 = ON, HS2 = ON) ramps down the inductor current at a rate proportional to the output voltage divided by the inductance: -V<sub>OUT</sub>/L.

Boost operation ( $V_{IN} < V_{OUT}$ ) utilizes  $\Phi$ 1 and  $\Phi$ 2 within a single clock period. See the representation of the inductor current waveform for boost mode operation in Figure 2.

Buck operation ( $V_{IN} > V_{OUT}$ ) utilizes  $\Phi 2$  and  $\Phi 3$  within a single clock period. See the representation of the inductor current waveform for buck mode operation in Figure 2.



Figure 2. Buck-Boost H-Bridge Topology

### **Output Voltage Configuration**

The IC supports a wide output voltage range between 4.5V and 15V when using internal feedback resistors, and between 3.0V and 15V when using external feedback resistors. The use of internal feedback resistors provides the benefits of less external components and less overall solution size, while the use of external feedback resistors allows for wider output voltage range and customizable output voltage  $V_{OUT}$  at startup without using the I<sup>2</sup>C interface. The selection between using internal or external feedback resistors is configurable by  $R_{SEL}$ . See the <u>SEL Pin Configuration</u> section for more information.

When using internal feedback resistors, the output voltage range is between 4.5V and 15V in 73.5mV steps. The default  $V_{OUT}$  is 5V ( $V_{REF}$  = 0.333V). Use the appropriate  $R_{SEL}$  value to configure the IC for using internal feedback resistors, and connect the FB pin directly to the OUT pin at the local output capacitor.

When using external feedback resistors, the output voltage range is between 3.0V and 15V. Actual output voltage range and step size depend on the external feedback resistor ratio. Use the appropriate  $R_{SEL}$  value to configure the IC for using external feedback resistors, and connect a resistor divider between  $V_{OUT}$ , FB, and AGND as shown in Figure 3. It is also recommended to add a 10pF feedforward capacitor ( $C_{FF}$ ) in parallel with the top feedback resistor ( $R_{TOP}$ ). Choose  $R_{TOP}$  (from OUT to FB) to be between 150k $\Omega$  and 330k $\Omega$ . Resistors with 1% tolerance (or better) are highly recommended to keep the accuracy of  $V_{OUT}$ . Calculate the value of  $R_{BOT}$  (from FB to AGND) for a desired  $V_{OUT}$  at startup with the following equation:

$$R_{\mathsf{BOT}} = \frac{R_{\mathsf{TOP}} \times V_{\mathsf{REF}}}{(V_{\mathsf{OUT}} - V_{\mathsf{REF}})}, \ V_{\mathsf{OUT}} \leq V_{\mathsf{OVP}}$$

where V<sub>REF</sub> is the default internal reference voltage.



Figure 3. Connecting External Feedback Resistors to the MAX77831

With default  $V_{REF}$  of 0.333V, <u>Table 2</u> lists the recommended external feedback resistors values (in E192 series) for common startup output voltages.

**Table 2. Feedback Resistor Value Recommendations** 

| DEFAULT V <sub>REF</sub> (V) | R <sub>TOP</sub> (kΩ)       | R <sub>BOT</sub> (kΩ) | STARTUP V <sub>OUT</sub> (V) | PROGRAMMABLE<br>V <sub>OUT</sub> RANGE (V) | V <sub>OUT</sub> STEP SIZE (mV) |
|------------------------------|-----------------------------|-----------------------|------------------------------|--------------------------------------------|---------------------------------|
|                              | 160                         | 20                    | 3                            | 3.0 to 9.0                                 | 44.1                            |
| 0.333                        | 178                         | 20                    | 3.3                          | 3.0 to 9.9                                 | 48.5                            |
|                              | Internal Feedback Resistors |                       | 5                            | 4.5 to 15                                  | 73.5                            |
|                              | 312                         | 12                    | 9                            | 8.1 to 15                                  | 132.3                           |
|                              | 232                         | 6.65                  | 12                           | 10.7 to 15                                 | 175.8                           |
|                              | 234                         | 5.3                   | 15                           | 13.5 to 15                                 | 221.2                           |

 $V_{OUT}$  is dynamically adjustable by programming  $V_{REF}$  through the I<sup>2</sup>C interface. The bitfield VREF[7:0] sets the  $V_{REF}$  value  $V_{REF}$  ranges between 0.299V and 1V in 4.9mV steps.

When using internal feedback resistors,  $V_{OUT}$  ranges between 4.5V and 15V in 73.5mV steps, and it can be calculated with the following equation:

$$V_{\text{OUT}} = V_{\text{REF}} \times 15$$

When using external feedback resistors, the  $V_{OUT}$  range and step size vary based on the external feedback resistor values. The  $V_{OUT}$  step size can be calculated with the following equation:

$$V_{\text{OUT\_STEP}} = (\frac{4.9 \text{mV}}{R_{\text{BOT}}}) \times (R_{\text{BOT}} + R_{\text{TOP}})$$

To calculate the  $V_{OUT}$  range, use the following equation and plug in the minimum  $V_{REF}$  of 0.299V and maximum  $V_{REF}$  of 1V:

$$V_{\mathsf{OUT}} = (\frac{V_{\mathsf{REF}}}{R_{\mathsf{BOT}}}) \times (R_{\mathsf{BOT}} + R_{\mathsf{TOP}}), \ V_{\mathsf{OUT}} \leq V_{\mathsf{OVP}}$$

Note that  $V_{OUT}$  cannot exceed the output voltage range, or it triggers overvoltage protection (OVP). See the <u>Overvoltage Protection</u> section for more information.

The bitfield SLEW\_RATE[1:0] sets the  $V_{REF}$  DVS ramp rate ( $\Delta V_{REF}/\Delta t$ ), with default value of 4/3mV/ $\mu$ s. The actual

 $V_{OUT}$  DVS ramp rate ( $\Delta V_{OUT}/\Delta t$ ) can be calculated from the  $V_{REF}$  DVS ramp rate ( $\Delta V_{REF}/\Delta t$ ) using the above equations for external feedback resistors. For example, if using internal feedback resistors, the default  $\Delta V_{REF}/\Delta t$  of 4/3mV/ $\mu$ s corresponds to the  $\Delta V_{OUT}/\Delta t$  of 20mV/ $\mu$ s.

### **SEL Pin Configuration**

The SEL pin allows a single resistor ( $R_{SEL}$ ) to connect the SEL pin to AGND to configure the high-side switching current limit threshold ( $I_{LIM}$ ), the  $I^2C$  interface slave address, and the use of internal or external feedback resistors. Resistors with 1% tolerance (or better) should be used for  $R_{SEL}$ . Table 3 lists nominal  $R_{SEL}$  values with the corresponding settings.

Table 3. MAX77831 R<sub>SEL</sub> Selection Table

| R <sub>SEL</sub> (Ω) | FEEDBACK<br>RESISTOR<br>SELECTION | TYPICAL<br>I <sub>LIM</sub> (A) | I <sup>2</sup> C SLAVE<br>ADDRESS<br>(7-BIT) | R <sub>SEL</sub> (Ω) | FEEDBACK<br>RESISTOR<br>SELECTION | TYPICAL I <sub>LIM</sub> (A) | I <sup>2</sup> C SLAVE<br>ADDRESS<br>(7-BIT) |
|----------------------|-----------------------------------|---------------------------------|----------------------------------------------|----------------------|-----------------------------------|------------------------------|----------------------------------------------|
| SHORT<br>TO GND      |                                   |                                 | 110 0110 (0x66)                              | 3740                 |                                   |                              | 110 0110 (0x66)                              |
| 200                  |                                   | 7.0                             | 110 0111 (0x67)                              | 8060                 |                                   | 7.0                          | 110 0111 (0x67)                              |
| 309                  |                                   |                                 | 110 1110 (0x6E)                              | 12400                |                                   |                              | 110 1110 (0x6E)                              |
| 422                  |                                   |                                 | 110 1111 (0x6F)                              | 16900                |                                   |                              | 110 1111 (0x6F)                              |
| 536                  |                                   |                                 | 110 0110 (0x66)                              | 21500                |                                   |                              | 110 0110 (0x66)                              |
| 649                  | Internal<br>Feedback<br>Resistors | 5.6                             | 110 0111 (0x67)                              | 26100                | External<br>Feedback<br>Resistors | 5.6                          | 110 0111 (0x67)                              |
| 768                  |                                   |                                 | 110 1110 (0x6E)                              | 30900                |                                   |                              | 110 1110 (0x6E)                              |
| 909                  |                                   |                                 | 110 1111 (0x6F)                              | 36500                |                                   |                              | 110 1111 (0x6F)                              |
| 1050                 |                                   |                                 | 110 0110 (0x66)                              | 42200                |                                   | 3.8                          | 110 0110 (0x66)                              |
| 1210                 |                                   | 3.8                             | 110 0111 (0x67)                              | 48700                |                                   |                              | 110 0111 (0x67)                              |
| 1400                 |                                   | 3.0                             | 110 1110 (0x6E)                              | 56200                |                                   |                              | 110 1110 (0x6E)                              |
| 1620                 |                                   |                                 | 1101111 (0x6F)                               | 64900                |                                   |                              | 110 1111 (0x6F)                              |
| 1870                 |                                   | 1.72                            | 110 0110 (0x66)                              | 75000                |                                   | 1.72                         | 110 0110 (0x66)                              |
| 2150                 |                                   |                                 | 110 0111 (0x67)                              | 86600                |                                   |                              | 110 0111 (0x67)                              |
| 2490                 |                                   |                                 | 110 1110 (0x6E)                              | 100000               |                                   |                              | 110 1110 (0x6E)                              |
| 2870                 |                                   |                                 | 110 1111 (0x6F)                              | OPEN                 |                                   |                              | 110 1111 (0x6F)                              |

### **Internal Compensation Options**

The IC is designed to work without the  $I^2C$  serial interface. For designs looking to optimize its performance, the COMP[2:0] bitfield for internal compensation adjustment is available only through the  $I^2C$  serial interface. For those systems that do not utilize the  $I^2C$  serial interface, the IC can still optimize the stability by adjusting the output capacitance. In general, performance can be further optimized by lowering the COMP[2:0] bitfield value through the  $I^2C$  interface or by adding additional output capacitance.

#### **Protection Features**

#### Undervoltage Lockout (UVLO)

The IC's undervoltage lockout feature prevents operation in abnormal input conditions when input voltage  $V_{IN}$  falls below the IN UVLO falling threshold ( $V_{UVLO\_F}$ ) or when the  $V_{IO}$  voltage ( $V_{VIO}$ ) falls below the  $V_{IO}$  valid falling threshold ( $V_{UVLO\_F}$ ). Regardless of the EN pin status, the IC becomes disabled and all registers reset until  $V_{IN}$  rises above the UVLO rising threshold ( $V_{UVLO\_R}$ ) and  $V_{IO}$  rises above the  $V_{IO}$  valid rising threshold ( $V_{VIO\_VALID\_R}$ ). Note that there is an ESD diode that connects the EN pin to the  $V_{IO}$  pin. If the  $V_{IO}$  pin is floating and a voltage is applied to the EN pin, although no voltage is directly applied to  $V_{IO}$  because of the ESD diode is conducting, the voltage on the EN pin less a diode-drop voltage appears on the  $V_{IO}$  pin, potentially enabling the IC.

#### Overvoltage Protection (OVP)

The IC's overvoltage protection feature ensures that the output voltage  $V_{OUT}$  never exceeds the overvoltage limit threshold ( $V_{OVP}$  (15.9V typ)). In this fault condition,  $V_{OUT}$  rises up to  $V_{OVP}$ . The IC detects the overvoltage, sets the OVP[0] interrupt bit in the INT\_SRC register (address 0x10), and activates the overvoltage protection by disabling the high-side MOSFETs and enabling the low-side MOSFETs until  $V_{OUT}$  drops below the overvoltage release threshold ( $V_{OVP\_REL}$ ). As a result,  $V_{OUT}$  regulates between  $V_{OVP}$  and  $V_{OVP\_REL}$ .

#### **Overcurrent Protection (OCP)**

The IC features a robust switching current limit scheme that protects the IC and the inductor during overload and fast transient conditions. The current sensing circuit takes current information from the high-side MOSFETs to determine the peak switching current (RDS(ON) x IL).

The IC provides eight different cycle-by-cycle current limit thresholds ( $I_{LIM}$ ) for the high-side MOSFET to support different output current levels. The bitfield ILIM[2:0] or  $R_{SEL}$  resistor value sets the  $I_{LIM}$ . Note that while all eight options are programmable through the  $I^2C$ , only four options are selectable through  $R_{SEL}$ . When the  $I_{LIM}$  values from the  $I^2C$  interface and from  $R_{SEL}$  differ, the  $I^2C$  interface setting has priority over  $R_{SEL}$ .

When the inductor current ( $I_L$ ) reaches the current limit level ( $I_{LIM}$ ), the IC enters the OCP state. The inductor charging phase terminates, and the discharging phase begins during the rest of the switching cycle. If the  $V_{OUT}$  drops below 70% of target, then the IC enters the output HARD SHORT state by reducing the switching frequency to 300kHz. If  $V_{OUT}$  drops below 2V due to the HARD SHORT state, the switching current limit threshold is reduced to the skip mode switching current limit threshold,  $I_{LIM}$  SKIP (1.4A typical). The IC also includes a 427 $\mu$ s  $I_{LIM}$  timer to latch off the buckboost regulator. This timer is activated in the HARD SHORT state. When this timer expires after 427 $\mu$ s (i.e., when  $I_L$  has reached  $I_{LIM}$  continuously for 427 $\mu$ s), the IC latches off the buck-boost regulator and HARDSHORT[0] interrupt bit is set. Figure 4 depicts the behavior during the OCP and HARD SHORT states. See the Immediate Shutdown and Latch-Off Conditions section for information about latch-off. If prior to latch-off, the overcurrent event disappears and  $I_L$  no longer reaches the  $I_{LIM}$  threshold, the IC resets the timer.



Figure 4. Overcurrent and Output Hard-Short Behavior

### Thermal Shutdown (THS)

The IC contains an internal thermal protection circuit that monitors the die temperature. Figure 5 depicts the thermal shutdown behavior. The IC enters thermal shutdown (THS) when the junction temperature (T<sub>J</sub>) exceeds the thermal shutdown rising threshold (T<sub>SHDN R</sub> (150°C typical)). In THS, the IC is latched off and sets the THS[0] interrupt bit in the INT\_SRC register (address 0x10). Unlike other latch-off events, the output active discharge is not activated. Power cycling the EN pin or IN pin resets the THS[0] interrupt bit and is required to recover from thermal shutdown. See the Immediate Shutdown and Latch-Off Conditions section for more information.



Figure 5. Thermal Shutdown Recovery

### Detailed Description—I<sup>2</sup>C Serial Interface

### **General Description**

The  $I^2C$ -compatible 2-wire serial interface is used for setting output voltages and other functions. See the <u>Register Map</u> for available settings.

The I<sup>2</sup>C serial bus consists of a bidirectional serial-data line (SDA) and a serial clock (SCL). I<sup>2</sup>C is an open-drain bus. SDA and SCL require pullup resistors ( $500\Omega$  or greater). Optional 24 $\Omega$  resistors in series with the SDA and SCL help protect the device inputs from high voltage spikes on the bus lines. Series resistors also minimize crosstalk and undershoot on bus lines.

### **System Configuration**

The I<sup>2</sup>C bus is a multi-master bus. The maximum number of devices that can be attached to the bus is only limited by bus capacitance.



Figure 6. Functional Logic Diagram for the Communications Controller

Figure 6 shows an example of a typical the I<sup>2</sup>C bus system. A device on I<sup>2</sup>C bus that sends data to the bus is called a "transmitter." A device that receives data from the bus is called a "receiver." A device that initiates a data transfer and generates SCL clock signals to control the data transfer is called a "master." Any device being addressed by the master is called a "Slave". The MAX77831 is a slave on the I<sup>2</sup>C bus, and it can be both a transmitter and a receiver.

#### **Bit Transfer**

One data bit is transferred for each SCL clock cycle. The data on the SDA must remain stable during the HIGH portion of the SCL clock pulse. Changes in the SDA while the SCL is HIGH are control signals (START and STOP conditions).



Figure 7. I<sup>2</sup>C Bit Transfer

### **START and STOP Conditions**

When the I<sup>2</sup>C serial interface is inactive, the SDA and SCL idle HIGH. A master device initiates communication by issuing a START condition (S). A START condition (S) is a HIGH-to-LOW transition on the SDA while the SCL is HIGH. A STOP condition (P) is a LOW-to-HIGH transition on the SDA while the SCL is HIGH.



Figure 8. START and STOP Conditions

A START condition (S) from the master device signals the beginning of a transmission. The master terminates transmission by issuing a NOT-ACKNOWLEDGE (nA) followed by a STOP condition (P).

A STOP condition (P) frees the bus. To issue a series of commands to the slave, the master can issue REPEATED START (Sr) commands instead of a STOP condition (P) in order to maintain control of the bus. In general, a REPEATED START (Sr) command is functionally equivalent to a regular START condition (S).

When a STOP condition (P) or incorrect address is detected, the MAX77831 internally disconnects the SCL from the I<sup>2</sup>C serial interface until the next START condition (S), minimizing digital noise and feed-through.

### **Acknowledge Bit**

Both I<sup>2</sup>C bus master device and slave devices generate acknowledge bits when receiving data. The acknowledge bit is the last bit of each nine-bit data packet. To generate an ACKNOWLEDGE (A), the receiving device must pull the SDA low before the rising edge of the acknowledge-related clock pulse (ninth pulse) and keep it LOW during the HIGH portion of the clock pulse. To generate a NOT-ACKNOWLEDGE (nA), the receiving device allows the SDA to be pulled HIGH before the rising edge of the acknowledge-related clock pulse and leaves it HIGH during the HIGH portion of the clock pulse.

Monitoring the acknowledge bits allows for detection of unsuccessful data transfers. An unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master should reattempt communication at a later time.



Figure 9. Acknowledge Bit

### **Slave Address**

<u>Table 4</u> shows the available I<sup>2</sup>C slave addresses of the MAX77831. The MAX77831 supports up to four different slave addresses through  $R_{SEL}$  programming for when multiple devices in the same I<sup>2</sup>C bus line need to be used or when there is a conflict between the slave addresses in the system. See <u>Table 3</u> for available  $R_{SEL}$  values and the corresponding I<sup>2</sup>C slave addresses.

Table 4. I<sup>2</sup>C Slave Addresses

| 7-BIT SLAVE ADDRESS | 8-BIT WRITE ADDRESS | 8-BIT READ ADDRESS |
|---------------------|---------------------|--------------------|
| 110 0110 (0x66)     | 1100 1100 (0xCC)    | 1100 1101 (0xCD)   |
| 110 0111 (0x67)     | 1100 1110 (0xCE)    | 1100 1111 (0xCF)   |
| 110 1110 (0x6E)     | 1101 1100 (0xDC)    | 1101 1101 (0xDD)   |
| 110 1111 (0x6F)     | 1101 1110 (0xDE)    | 1101 1111 (0xDF)   |

Figure 10 shows the 7-bit slave address at 0x66.



Figure 10. Slave Address Byte Example

#### Clock Stretching

In general, the clock signal generation for the  $I^2C$  bus is the responsibility of the master device. The  $I^2C$  specification allows slow slave devices to alter the clock signal by holding down the clock line. The process in which a slave device holds down the clock line is typically called clock stretching. The MAX77831 does not use any form of clock stretching to hold down the clock line.

#### **General Call Address**

The MAX77831 does not implement the I<sup>2</sup>C specification "General Call Address." The MAX77831 does not issue an ACKNOWLEDGE (A) if it detects the "General Call Address" (0000 0000).

#### **Communication Speed**

The MAX77831 supports the following communication speeds outlined in the I<sup>2</sup>C revision 3.0 specification:

- 0Hz to 100kHz (standard mode)
- 0Hz to 400kHz (fast mode)
- 0Hz to 1MHz (fast mode plus)
- 0Hz to 3.4MHz (high-speed mode)

Operating in standard mode, fast mode, and fast mode plus does not require any special protocols. The main consideration when changing the bus speed through this range is the combination of the bus capacitance and pullup resistors. Higher time constants created by the bus capacitance and pullup resistance (C x R) slow the bus operation. Therefore, when increasing bus speed, the pullup resistance must be decreased to maintain a reasonable time constant. See the "Pull-up Resistor Sizing" section of the  $I^2C$  revision 3.0 specification for detailed guidance on the pullup resistor selection. In general, for a bus capacitance of 200pF, a 100kHz bus needs  $5.6k\Omega$  pullup resistors, a 400kHz bus needs about  $1.5k\Omega$  pullup resistors, and a 1MHz bus needs  $680\Omega$  pullup resistors. Note that the pullup resistor dissipates power

when the open-drain bus is low. The lower the value of the pullup resistor, the higher the power dissipation ( $V^2/R$ ).

Operating in high-speed mode requires some special considerations. For the full list of considerations, see the I<sup>2</sup>C revision 3.0 specification. The major considerations with respect to the MAX77831 are as follows:

- Master device shall use current source pullups to shorten the signal rise times.
- Slave device must use a different set of input filters on its SDA and SCL lines to accommodate for the higher bus speed.
- The communication protocols need to utilize the high-speed master code.

At power-up and after each STOP condition (P), the MAX77831 inputs filters that are set for standard mode, fast mode, or fast mode plus (i.e., 0Hz to 1MHz). To switch the input filters for high-speed mode, use the protocol described in the <u>Engage in High-Speed Mode</u> section.

#### **Communication Protocols**

The MAX77831 supports both writing to and reading from its registers.

#### Writing to a Single Register

<u>Figure 11</u> shows the protocol for writing to a single register. This protocol is the same as the "Write Byte" protocol in the SMBus specification.

The "Write Byte" protocol is as follows:

- 1. The master sends a START condition (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/nW = 0).
- 3. The addressed slave asserts an ACKNOWLEDGE (A) by pulling the SDA LOW.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a data byte.
- 7. The slave acknowledges the data byte. At the rising edge of the SCL, the data byte is loaded into its target register and the data becomes active.
- 8. The master sends a STOP condition (P) or a REPEATED START condition (Sr). Issuing a STOP condition (P) ensures that the bus input filters are set for 1MHz or slower operation. Issuing a REPEATED START condition (Sr) leaves the bus input filters in their current state.



Figure 11. Writing to a Single Register

#### **Writing to Sequential Registers**

<u>Figure 12</u> shows the protocol for writing to sequential registers. This protocol is similar to the "Write Byte" protocol, except the master device continues to write after the slave device receives the first byte of data. When the master is done writing data, it issues a STOP condition (P) or REPEATED START condition (Sr).

The "Writing to Sequential Registers" protocol is as follows:

- 1. The master sends a START condition (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/nW = 0).
- 3. The addressed slave asserts an ACKNOWLEDGE (A) by pulling the SDA LOW.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a data byte.
- The slave acknowledges the data byte. At the rising edge of the SCL, the data byte is loaded into its target register and the data becomes active.
- 8. Step 6 to step 7 are repeated as many times as the master requires.
- 9. During the last acknowledge-related clock pulse, the slave issues an ACKNOWLEDGE (A).
- 10. The master sends a STOP condition (P) or a REPEATED START condition (Sr). Issuing a STOP condition (P) ensures that the bus input filters are set for 1MHz or slower operation. Issuing a REPEATED START condition (Sr) leaves the bus input filters in their current state.



Figure 12. Writing to Sequential Registers

### Reading from a Single Register

<u>Figure 13</u> shows the protocol for reading from a single register. This protocol is the same as the "Read Byte" protocol in the SMBus specification.

The "Read Byte" protocol is as follows:

- 1. The master sends a START condition (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/nW = 0).
- 3. The addressed slave asserts an ACKNOWLEDGE (A) by pulling the SDA LOW.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a REPEATED START command (Sr).
- 7. The master sends the 7-bit slave address followed by a read bit (R/nW = 1).
- 8. The addressed slave asserts an ACKNOWLEDGE (A) by pulling SDA LOW.
- 9. The addressed slave places 8 bits of data from the location specified by the register pointer on the bus.
- 10. The master issues a NOT-ACKNOWLEDGE (nA).
- 11. The master sends a STOP condition (P) or a REPEATED START condition (Sr). Issuing a STOP condition (P) ensures that the bus input filters are set for 1MHz or slower operation. Issuing a REPEATED START condition (Sr) leaves the bus input filters in their current state.



Figure 13. Reading from a Single Register

#### **Reading from Sequential Registers**

Figure 14 shows the protocol for reading from sequential registers. This protocol is similar to the "Read Byte" protocol, except the master device issues an ACKNOWLEDGE (A) to signal the slave device that it wants more data. When the master device has all the data it requires, it issues a NOT-ACKNOWLEDGE (nA) and a STOP condition (P) to end the transmission.

The "Continuous Read from Sequential Registers" protocol is as follows:

- 1. The master sends a START condition (S).
- 2. The master sends the 7-bit slave address followed by a write bit (R/nW = 0).
- 3. The addressed slave asserts an ACKNOWLEDGE (A) by pulling the SDA LOW.
- 4. The master sends an 8-bit register pointer.
- 5. The slave acknowledges the register pointer.
- 6. The master sends a REPEATED START command (Sr).
- 7. The master sends the 7-bit slave address followed by a read bit (R/nW = 1).
- 8. The addressed slave asserts an ACKNOWLEDGE (A) by pulling the SDA LOW.
- 9. The addressed slave places 8 bits of data from the location specified by the register pointer on the bus.
- 10. The master issues an ACKNOWLEDGE (A) signaling the slave that it wishes to receive more data.
- 11. Step 9 to step 10 are repeated as many times as the master requires. Following the last byte of data, the master must issue a NOT-ACKNOWLEDGE (nA) to signal that it wishes to stop receiving data.
- 12. The master sends a STOP condition (P) or a REPEATED START condition (Sr). Issuing a STOP condition (P) ensures that the bus input filters are set for 1MHz or slower operation. Issuing a REPEATED START condition (Sr) leaves the bus input filters in their current state.



Figure 14. Reading from Sequential Registers

#### **Engage in High-Speed Mode**

Figure 15 shows the protocol for engaging in high-speed mode operation, which allows the bus to operate at speeds up to 3.4MHz.

The protocol to engage in high-speed mode is as follows:

- 1. Begin the protocol while operating at a bus speed of 1MHz or lower.
- 2. The master sends a START condition (S).
- 3. The master sends the 8-bit master code 0000 1xx0, where 'xx' are don't care bits.
- 4. The addressed slave issues a NOT-ACKNOWLEDGE (nA).
- 5. The master can now increase its bus speed up to 3.4MHz and issue any read/write operation.

The master can continue to issue high-speed read/write operations until a STOP condition (P) is issued. Issuing a STOP condition (P) ensures that the bus input filters are set for 1MHz or slower operation.



Figure 15. Engage in High-Speed Mode Protocol

The MAX77831 supports the high-speed mode extension feature. This feature keeps the IC in high-speed mode operation even after receiving a STOP condition (P). This eliminates the need for the master device to re-issue the command for engaging in high-speed mode when the master device wants to stay in high-speed mode for multiple read/write cycles.

<u>Figure 16</u> shows the I<sup>2</sup>C mode transition state diagram. Write 1 to the HS\_EXT[0] bitfield to enable the high-speed mode extension when the MAX77831 is in low-speed mode. Enabling the high-speed mode extension when the MAX77831 is in high-speed mode is not supported.



Figure 16. I<sup>2</sup>C Operating Mode State Diagram

## **Register Map**

## **User Registers**

Registers reset when shut down.

| togistore recet when that down. |                                 |                                           |           |           |       |          |                     |           |        |
|---------------------------------|---------------------------------|-------------------------------------------|-----------|-----------|-------|----------|---------------------|-----------|--------|
| ADDRESS                         | NAME                            | MSB                                       |           |           |       |          |                     |           | LSB    |
| User Regist                     | ters                            |                                           |           |           |       |          |                     |           |        |
| 0x10                            | INT_SRC[7:0]                    | RSVD                                      | RSVD      | RSVD      | POK   | OVP      | HARDS<br>HORT       | THS       | OCP    |
| 0x11                            | INT_MASK[7:0]                   | RSVD                                      | RSVD      | RSVD      | POK_M | OVP_M    | HARDS<br>HORT_<br>M | THS_M     | OCP_M  |
| 0x12                            | REG_CONT1[7:0]                  |                                           | COMP[2:0] |           | FREG  | Q[1:0]   |                     | ILIM[2:0] | ,      |
| 0x13                            | REG_CONT2[7:0]                  | VREF[7:0]                                 |           |           |       |          |                     |           |        |
| 0x14                            | REG_CONT3[7:0]                  | RSVD RSVD RSVD RSVD RSVD[1:0] SLEW_RATE[1 |           |           |       | ATE[1:0] |                     |           |        |
| 0x15                            | <u>I<sup>2</sup>C_CNFG[7:0]</u> | RSVD                                      |           | RSVD[2:0] |       | RSVD     | RSVD                | RSVD      | HS_EXT |

## **Register Details**

## INT\_SRC (0x10)

POK and Interrupt Source Register

| BIT            | 7         | 6         | 5         | 4         | 3         | 2             | 1         | 0         |
|----------------|-----------|-----------|-----------|-----------|-----------|---------------|-----------|-----------|
| Field          | RSVD      | RSVD      | RSVD      | POK       | OVP       | HARDSHO<br>RT | THS       | OCP       |
| Reset          | 0b0       | 0b0       | 0b0       | 0b0       | 0b0       | 0b0           | 0b0       | 0b0       |
| Access<br>Type | Read Only     | Read Only | Read Only |

| BITFIELD      | BITS | DESCRIPTION                      | DECODE                                                                                                                                            |
|---------------|------|----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| RSVD          | 7    | Reserved. Reads back 0.          | N/A                                                                                                                                               |
| RSVD          | 6    | Reserved. Reads back 0.          | N/A                                                                                                                                               |
| RSVD          | 5    | Reserved. Reads back 0.          | N/A                                                                                                                                               |
| РОК           | 4    | Power-OK Status                  | O: Output voltage is below POK threshold     Output voltage is above POK threshold                                                                |
| OVP           | 3    | Overvoltage Protection Interrupt | O: Output overvoltage has NOT been detected     Output overvoltage has been detected                                                              |
| HARDSHOR<br>T | 2    | Ouput Hard Short Interrupt       | Buck-Boost regulator has NOT been latched off due to output hardshort     Buck-Boost regulator has been latched off due to output hardshort       |
| THS           | 1    | Thermal Shutdown Interrupt       | O: Buck-Boost regulator has NOT been latched off due to thermal shutdown     1: Buck-Boost regulator has been latched off due to thermal shutdown |
| ОСР           | 0    | Overcurrent Protection Interrupt | 0: Buck-Boost regulator has NOT been latched off due to overcurrent     1: Buck-Boost regulator has been latched off due to overcurrent           |

## INT\_MASK (0x11)

POK and Interrupt Mask Register

| BIT            | 7           | 6           | 5           | 4           | 3           | 2               | 1           | 0           |
|----------------|-------------|-------------|-------------|-------------|-------------|-----------------|-------------|-------------|
| Field          | RSVD        | RSVD        | RSVD        | POK_M       | OVP_M       | HARDSHO<br>RT_M | THS_M       | OCP_M       |
| Reset          | 0b0         | 0b0         | 0b0         | 0b0         | 0b1         | 0b1             | 0b1         | 0b1         |
| Access<br>Type | Write, Read     | Write, Read | Write, Read |

| BITFIELD        | BITS | DESCRIPTION                           | DECODE                                                                                           |
|-----------------|------|---------------------------------------|--------------------------------------------------------------------------------------------------|
| RSVD            | 7    | Reserved.                             | N/A                                                                                              |
| RSVD            | 6    | Reserved.                             | N/A                                                                                              |
| RSVD            | 5    | Reserved.                             | N/A                                                                                              |
| POK_M           | 4    | Power-OK Status Mask                  | 0: Power-OK status is NOT masked<br>1: Power-OK status is masked                                 |
| OVP_M           | 3    | Overvoltage Protection Interrupt Mask | O: Overvoltage protection interrupt is NOT masked     Overvoltage protection interrupt is masked |
| HARDSHOR<br>T_M | 2    | Ouput Hard Short Interrupt Mask       | O: Ouput hard short interrupt is NOT masked     Ouput hard short interrupt is masked             |
| THS_M           | 1    | Thermal Shutdown Interrupt Mask       | Thermal shutdown interrupt is NOT masked     Thermal shutdown interrupt is masked                |
| OCP_M           | 0    | Overcurrent Protection Interrupt Mask | O: Overcurrent protection interrupt is NOT masked     Overcurrent protection interrupt is masked |

## REG\_CONT1 (0x12)

Control Register 1

| <u> </u>       | ion togotor i |   |             |      |             |           |       |   |
|----------------|---------------|---|-------------|------|-------------|-----------|-------|---|
| BIT            | 7             | 6 | 5           | 4    | 3           | 2         | 1     | 0 |
| Field          | COMP[2:0]     |   |             | FREG | ີ່ [1:0]    | ILIM[2:0] |       |   |
| Reset          | 0b010         |   |             | 0b   | 10          |           | 0b000 |   |
| Access<br>Type | Write, Read   |   | Write, Read |      | Write, Read |           |       |   |

| BITFIELD | BITS | DESCRIPTION                                             | DECODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|------|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| СОМР     | 7:5  | Internal Compensation R <sub>C</sub> Option (Bandwidth) | 000: $R_C$ = 30kΩ, Buck mode $R_C$ = 20kΩ, Boost mode 001: $R_C$ = 45kΩ, Buck mode $R_C$ = 30kΩ, Boost mode 010: $R_C$ = 60kΩ, Buck mode $R_C$ = 45kΩ, Boost mode (Default) 011: $R_C$ = 70kΩ, Buck mode $R_C$ = 50kΩ, Boost mode 100: $R_C$ = 80kΩ, Buck mode $R_C$ = 55kΩ, Boost mode 101: $R_C$ = 90kΩ, Buck mode $R_C$ = 55kΩ, Boost mode 101: $R_C$ = 90kΩ, Buck mode $R_C$ = 110kΩ, Buck mode $R_C$ = 110kΩ, Buck mode $R_C$ = 150kΩ, Boost mode 111: $R_C$ = 150kΩ, Buck mode $R_C$ = 100kΩ, Boost mode |

| BITFIELD | BITS | DESCRIPTION                       | DECODE                                                                                                  |
|----------|------|-----------------------------------|---------------------------------------------------------------------------------------------------------|
| FREQ     | 4:3  | Switching Frequency               | 00: 1.2MHz<br>01: 1.5MHz<br>10: 1.8MHz (Default)<br>11: Reserved. Do not write this value.              |
| ILIM     | 2:0  | High-Side Switching Current Limit | 000: 7.0A<br>001: 6.2A<br>010: 5.6A<br>011: 4.6A<br>100: 3.8A<br>101: 2.73A<br>110: 1.72A<br>111: 0.98A |

## REG\_CONT2 (0x13)

Control Register 2

| BIT            | 7 | 6           | 5 | 4 | 3 | 2 | 1 | 0 |
|----------------|---|-------------|---|---|---|---|---|---|
| Field          |   | VREF[7:0]   |   |   |   |   |   |   |
| Reset          |   | 0b01000100  |   |   |   |   |   |   |
| Access<br>Type |   | Write, Read |   |   |   |   |   |   |

| BITFIELD | BITS | DESCRIPTION                | DECODE                                                                                                                                                                 |
|----------|------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VREF     | 7:0  | Internal Reference Voltage | 0x00–0x3C: 0.299V<br>0x3D–0xCC: 4.9mV/LSB in a linear transfer<br>function between 0.299V (0x3D) and 1.000V<br>(0xCC)<br>0xCD–0xFF: 1.000V<br>Default:<br>0x44: 0.333V |

## REG\_CONT3 (0x14)

Control Register 3

|                | zenta en regieten e |             |             |             |             |   |                |      |
|----------------|---------------------|-------------|-------------|-------------|-------------|---|----------------|------|
| BIT            | 7                   | 6           | 5           | 4           | 3           | 2 | 1              | 0    |
| Field          | RSVD                | RSVD        | RSVD        | RSVD        | RSVD[1:0]   |   | SLEW_RATE[1:0] |      |
| Reset          | 0b0                 | 0b0         | 0b1         | 0b0         | 0b11        |   | 0b             | 00   |
| Access<br>Type | Write, Read         | Write, Read | Write, Read | Write, Read | Write, Read |   | Write,         | Read |

| BITFIELD | BITS | DESCRIPTION | DECODE |
|----------|------|-------------|--------|
| RSVD     | 7    | Reserved.   | N/A    |
| RSVD     | 6    | Reserved.   | N/A    |
| RSVD     | 5    | Reserved.   | N/A    |
| RSVD     | 4    | Reserved.   | N/A    |
| RSVD     | 3:2  | Reserved.   | N/A    |

| BITFIELD  | BITS | DESCRIPTION                                                                                                                                                                            | DECODE                                                                                                                                          |
|-----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| SLEW_RATE | 1:0  | Internal Reference DVS Ramp Rate. See the<br>Output Voltage Configuration section for<br>equations to convert the V <sub>REF</sub> DVS ramp rate<br>to the V <sub>OUT</sub> ramp rate. | 00: 7/6mV/µs (FREQ = 00 or 01), 4/3mV/µs (FREQ = 10) (Default) 01: 2/3mV/µs 10: 1/3mV/µs 11: 1/6mV/µs (FREQ = 00 or 01), 17/75mV/µs (FREQ = 10) |

## <u>I<sup>2</sup>C CNFG (0x15)</u>

I<sup>2</sup>C Configuration Register

|                | and the control of th |  |             |   |             |             |             |             |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|---|-------------|-------------|-------------|-------------|
| BIT            | 7 6 5 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  | 4           | 3 | 2           | 1           | 0           |             |
| Field          | RSVD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  | RSVD[2:0]   |   | RSVD        | RSVD        | RSVD        | HS_EXT      |
| Reset          | 0b0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  | 0x00        |   | 0b0         | 0b0         | 0b0         | 0b0         |
| Access<br>Type | Write, Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  | Write, Read |   | Write, Read | Write, Read | Write, Read | Write, Read |

| BITFIELD | BITS | DESCRIPTION                                        | DECODE                                                                                                             |
|----------|------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| RSVD     | 7    | Reserved.                                          | N/A                                                                                                                |
| RSVD     | 6:4  | Reserved.                                          | N/A                                                                                                                |
| RSVD     | 3    | Reserved.                                          | N/A                                                                                                                |
| RSVD     | 2    | Reserved.                                          | N/A                                                                                                                |
| RSVD     | 1    | Reserved.                                          | N/A                                                                                                                |
| HS_EXT   | 0    | I <sup>2</sup> C High-Speed Mode Extension Control | 0: I <sup>2</sup> C high-speed mode extension is disabled 1: I <sup>2</sup> C high-speed mode extension is enabled |

## **Revision Register**

Register does not reset.

| ADDRESS           |              |   |            |    |  |   |           |    | LSB |
|-------------------|--------------|---|------------|----|--|---|-----------|----|-----|
| Revision Register |              |   |            |    |  |   |           |    |     |
| 0x80              | REG_REV[7:0] | R | EVISION[2: | 0] |  | V | ERSION[4: | 0] |     |

## **Register Details**

## **REG REV (0x80)**

IC Revision and Version

| IC INEVISION AI | id Version |               |   |           |   |              |   |   |
|-----------------|------------|---------------|---|-----------|---|--------------|---|---|
| BIT             | 7          | 6             | 5 | 4         | 3 | 2            | 1 | 0 |
| Field           |            | REVISION[2:0] |   |           |   | VERSION[4:0] |   |   |
| Reset           |            | 0b000         |   | 0b00000   |   |              |   |   |
| Access<br>Type  |            | Read Only     |   | Read Only |   |              |   |   |

| BITFIELD | BITS | DESCRIPTION | DECODE                          |
|----------|------|-------------|---------------------------------|
| REVISION | 7:5  | IC Revision | 011: Pass 3<br>111: Pass 1 or 2 |
| VERSION  | 4:0  | IC Version  | Contact factory                 |

## **Applications Information**

## Software (I<sup>2</sup>C) Control

Control the converter using software commands sent over the I<sup>2</sup>C serial interface.

Assert  $V_{IO}$  valid and connect the SDA and SCL to a serial host to enable the serial bus and full software control of the IC. When using software, the serial host can do the following:

- Monitor the overvoltage protection interrupt using the OVP[0] bitfield.
- Monitor the overcurrent protection interrupt using the OCP[0] bitfield.
- Monitor the output hardshort interrupt using the HARDSHORT[0] bitfield.
- Monitor the thermal shutdown interrupt using the THS[0] bitfield.
- Change the individual POK and fault interrupt mask using the OVP\_M[0], OCP\_M[0], HARDSHORT\_M[0], and THS\_M[0] bitfields.
- Change the target output voltage (V<sub>OUT</sub>) by setting the internal reference voltage (V<sub>REF</sub>) using the VREF[7:0] bitfield.
- Change the slew rate of the output voltage change (ΔVOUT/Δt) using the SLEW\_RATE[1:0] bitfield.
- Change the switching current limit threshold (I<sub>LIM</sub>) using the ILIM[2:0] bitfield.
- Change the switching frequency using the FREQ[1:0] bitfield.
- Change the internal compensation option using the COMP[2:0] bitfield.

The configuration registers reset when  $V_{IO}$  becomes invalid, when IN falls below the UVLO falling threshold ( $V_{UVLO\_F}$ ), or when EN is logic LOW. See the <u>Detailed Description—I<sup>2</sup>C Serial Interface</u> section and the <u>Register Map</u> section for more information.

### Non-I<sup>2</sup>C Operation

The MAX77831 can operate without  $I^2C$  software control. The switching current limit can be configured by a resistor (R<sub>SEL</sub>) connecting the SEL pin to AGND. The output voltage can be configured by external feedback resistors. See the <u>SEL Pin Configuration</u> section and the <u>Output Voltage Configuration</u> section for more information. If the  $I^2C$  serial interface is not in use, connect the SCL and SDA pins to AGND to avoid unwanted behavior.

#### V<sub>IO</sub> Power Supply

The MAX77831 requires a valid voltage (1.08V to 2V) on the  $V_{IO}$  pin to startup. If the system does not contain a separate  $V_{IO}$  power supply, this  $V_{IO}$ -compatible voltage can be generated from input voltage  $V_{IN}$  using a resistor divider, Zener diode, or shunt regulator IC. Refer to Application Note <u>AN7438</u> for more details.

#### **Inductor Selection**

An inductor with a saturation current rating ( $I_{SAT}$ ) greater than or equal to the typical high-side switching current limit threshold ( $I_{LIM}$ ) setting is recommended. In general, inductors with lower saturation current and high DCR ratings are physically small. Higher values of DCR reduce converter efficiency. Choose the RMS current rating ( $I_{RMS}$ ) of the inductor (the current at which the temperature rises appreciably) based on the expected load current.

The chosen inductor value should ensure that the peak-inductor ripple current ( $I_{PEAK}$ ) is below the  $I_{LIM}$  setting so that the converter can maintain regulation. A 1.5 $\mu$ H inductor is recommended throughout the operation range of the converter. Table 5 lists recommended inductors.

#### **Table 5. Inductor Recommendations**

| VENDOR    | PART NUMBER       | NOMINAL<br>INDUCTANCE<br>(μH) | TYPICAL DCR (mΩ) | I <sub>SAT</sub> | I <sub>RMS</sub> (A) | DIMENSIONS<br>L x W x H<br>(mm) | I <sub>LIM</sub> SETUP     |
|-----------|-------------------|-------------------------------|------------------|------------------|----------------------|---------------------------------|----------------------------|
| Sumida    | CDMT40D20HF-1R5NC | 1.5                           | 19.5             | 7.1              | 7.5                  | 4.0 x 4.0 x 2.1                 | ILIM[2:0] = 000<br>(7.00A) |
| Coilcraft | XEL4020-152MEC    | 1.5                           | 21.45            | 7.4              | 7.5                  | 4.0 x 4.0 x 2.1                 | ILIM[2:0] = 000<br>(7.00A) |

| Table 5   | Inductor | <b>Recommendations</b> | (continued) |
|-----------|----------|------------------------|-------------|
| i able 5. | mauctor  | Recommendations        | (Continued) |

| VENDOR  | PART NUMBER        | NOMINAL<br>INDUCTANCE<br>(μH) | TYPICAL DCR (mΩ) | I <sub>SAT</sub> | I <sub>RMS</sub> (A) | DIMENSIONS<br>L x W x H<br>(mm) | I <sub>LIM</sub> SETUP     |
|---------|--------------------|-------------------------------|------------------|------------------|----------------------|---------------------------------|----------------------------|
| TDK     | VLS3012HBX-1R0M    | 1.0                           | 39               | 6.11             | 5.13                 | 3.0 x 3.0 x 1.2                 | ILIM[2:0] = 100<br>(3.80A) |
| Samsung | CIGT252010EH1R0MNE | 1.0                           | 26               | 5                | 4.3                  | 2.5 x 2.0 x 1.0                 | ILIM[2:0] = 100<br>(3.80A) |
| Cyntec  | HTEH16080H-1R0MSR  | 1.0                           | 95               | 2.1              | 1.8                  | 1.6 x 0.8 x 0.8                 | ILIM[2:0] = 110<br>(1.72A) |
| Murata  | DFE18SBN1R0ME0L    | 1.0                           | 120<br>(max)     | 1.9              | 1.8                  | 1.6 x 0.8 x 0.8                 | ILIM[2:0] = 111<br>(0.98A) |

#### **Input Capacitor Selection**

For most applications, bypass the IN pin with two 25V 10 $\mu$ F nominal ceramic input capacitors ( $C_{IN}$ ) that maintain 1 $\mu$ F or higher effective capacitance at its working voltage. Effective  $C_{IN}$  is the actual capacitance value seen from the converter input during operation. Larger values improve decoupling for the converter, but increase inrush current from the voltage supply when connected.  $C_{IN}$  reduces the current peaks drawn from the input power source and reduces switching noise in the system. The ESR/ESL of  $C_{IN}$  and its series PCB trace should be very low (i.e., < 15m $\Omega$  + < 2nH) for frequencies up to the converter's switching frequency.

Pay special attention to the capacitor's voltage rating, initial tolerance, variation with temperature, and DC bias characteristic when selecting  $C_{IN}$ . Ceramic capacitors with X7R dielectrics are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, smaller case-size capacitors derate more heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet. Refer to *Tutorial* 5527 for more information.

#### **Output Capacitor Selection**

Sufficient output capacitance ( $C_{OUT}$ ) is required for stable operation of the converter. Choose the effective  $C_{OUT}$  to be 8.2 $\mu$ F minimum. Effective  $C_{OUT}$  is the actual capacitance value seen by the converter output during operation. Larger values (above the required effective minimum) improve load transient performance but increase the input surge currents during soft-start and output voltage changes. The output filter capacitor must have low enough ESR for frequencies up to the converter's switching frequency to meet output ripple and load transient requirements. The output capacitance must be high enough to absorb the inductor energy while transitioning from full-load to no-load conditions. For most applications, two 25V 22 $\mu$ F capacitors are recommended for  $C_{OUT}$ .

Pay special attention to the capacitor's voltage rating, initial tolerance, variation with temperature, and DC bias characteristic when selecting C<sub>OUT</sub>. Ceramic capacitors with X7R dielectrics are highly recommended due to their small size, low ESR, and small temperature coefficients. All ceramic capacitors derate with DC bias voltage (effective capacitance goes down as DC bias goes up). Generally, smaller case-size capacitors derate more heavily compared to larger case sizes (0603 case size performs better than 0402). Consider the effective capacitance value carefully by consulting the manufacturer's data sheet. Refer to *Tutorial* 5527 for more information.

### **Other Required Component Selection**

Table 6 illustrates the requirements for other required components.

### **Table 6. Other Component Selection Requirements**

| SYMBOL           | COMPONENT                                  | PARAMETER                          | MIN | TYP  | MAX | UNITS |
|------------------|--------------------------------------------|------------------------------------|-----|------|-----|-------|
| C <sub>BST</sub> | High-Side FET Driver Bootstrap Capacitor   | Suggested Capacitance              |     | 0.22 |     | μF    |
| C                | V. Dogulator Bypaga Canasitor              | Effective Capacitance              | 0.5 |      | 3   | μF    |
| C <sub>VL</sub>  | V <sub>L</sub> Regulator Bypass Capacitor  | Equivalent Series Resistance (ESR) |     |      | 100 | mΩ    |
| C                | V - Degulator Bypage Canasitor             | Effective Capacitance              | 0.3 |      | 1.5 | μF    |
| C <sub>VIO</sub> | V <sub>IO</sub> Regulator Bypass Capacitor | Equivalent Series Resistance (ESR) |     |      | 100 | mΩ    |
| R <sub>SEL</sub> | SEL Pin Resistor                           | Acceptable Tolerance               | -1  |      | +1  | %     |
| R <sub>PU</sub>  | POKB/INTB Pullup Resistor                  | Suggested Resistance               |     | 15   |     | kΩ    |

#### **PCB Layout Guideline**

Careful circuit board layout is critical to achieve low switching power losses and clean, stable operation. If the POK or fault interrupt functionality is desired, the high-density interconnect (HDI) PCB is required to route to the POKB/INTB pin. Otherwise, the HDI PCB is recommended but not required. Figure 17 and Figure 18 show example non-HDI and HDI PCB layouts for the MAX77831 WLP package.

When designing the PCB, follow these guidelines:

- Place the input capacitors (C<sub>IN</sub>) and output capacitors (C<sub>OUT</sub>) immediately next to the IN pin and OUT pin of the IC, respectively. Since the IC operates at a high switching frequency, this placement is critical for minimizing parasitic inductance within the input and output current loops, which can cause high voltage spikes and can damage the internal switching MOSFETs.
- 2. Place the inductor next to the LX bumps (as close as possible) and make the traces between the LX bumps and the inductor short and wide to minimize PCB trace impedance. Excessive PCB impedance reduces converter efficiency. When routing LX traces on a separate layer (as in the examples), make sure to include enough vias to minimize trace impedance. Routing LX traces on multiple layers is recommended to further reduce trace impedance. Furthermore, do not make LX traces take up an excessive amount of area. The voltage on this node switches very quickly and additional area creates more radiated emissions.
- 3. Route LX nodes to its corresponding bootstrap capacitor (C<sub>BST</sub>) as short as possible. Prioritize C<sub>BST</sub> placement to reduce trace length to the IC.
- 4. Connect the inner PGND bumps to the low-impedance ground plane on the PCB with vias placed next to the bumps. Do not create PGND islands, as PGND islands risk interrupting the hot loops. Connect AGND and AGND island to the low-impedance ground plane on the PCB (the same net as PGND).
- 5. Keep the power traces and load connections short and wide. This is essential for high converter efficiency.
- 6. Do not neglect ceramic capacitor DC voltage derating. Choose capacitor values and case sizes carefully. See the <a href="Output Capacitor Selection">Output Capacitor Selection</a> section and refer to <a href="Tutorial 5527">Tutorial 5527</a> for more information.



Figure 17. Non-HDI PCB Layout Recommendation for 35 WLP Package (with 4mm x 4mm Inductor and without POKB/INTB)



Figure 18. HDI PCB Layout Recommendation for 35 WLP Package (with 2520 Inductor and POKB/INTB)

## **Typical Application Circuits**



## **Ordering Information**

| PART NUMBER    | DEFAULT<br>SWITCHING FREQUENCY | DEFAULT OUTPUT<br>VOLTAGE | PIN-PACKAGE |
|----------------|--------------------------------|---------------------------|-------------|
| MAX77831BEWB+T | 1.8MHz                         | 5V                        | 35 WLP      |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

For other switching frequency options, contact sales representatives for availability.

T = Tape and reel.

## **Revision History**

| REVISION NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PAGES<br>CHANGED                                                      |
|-----------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------|
| 0               | 7/20          | Initial release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | _                                                                     |
| 1               | 10/20         | lints Cilitalit Voltage Contiguiration Civercurrent Protection (CiCP) Thermal                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1, 2, 7, 8,<br>10, 14–23,<br>25, 27–31,<br>43–51                      |
| 2               | 10/21         | Updated title, General Description, Benefits and Features, Simplified Block Diagram, Absolute Maximum Ratings, Recommended Operating Conditions, Electrical Characteristics, TOCs 32, 37, 38, 45 to 49, Pin Configuration, Detailed Description, Power-OK Monitor and Fault Interrupts, Table 2, Feedback Resistor Value Recommendations, Table 3, Thermal Shutdown (THS), I2C_CNFG (0x15) description, added V <sub>IO</sub> Power Supply section, updated Inductor Selection section and Typical Application Circuits | 1, 2, 7, 9,<br>18, 20, 21,<br>24, 26, 27,<br>29, 30, 32,<br>46–48, 52 |
| 3               | 11/22         | Updated Simplified Block Diagram, Pin Configuration, Startup, Overcurrent Protection (OCP), and Typical Application Circuits sections                                                                                                                                                                                                                                                                                                                                                                                   | 2, 22, 25,<br>31, 52                                                  |

