
#### Abstract

General Description The MAX1540A/MAX1541 dual pulse-width modulation (PWM) controllers provide the high efficiency, excellent transient response, and high DC-output accuracy necessary for stepping down high-voltage batteries to generate low-voltage chipset and RAM power supplies in notebook computers. The Maxim proprietary Quick-PWM ${ }^{\text {TM }}$ controllers are free running, constant on-time with input feed forward. This configuration provides ultra-fast transient response, wide input-output (I/O) differential range, low supply current, and tight load-regulation characteristics. The controllers can accurately sense the inductor current across an external current-sense resistor in series with the output to ensure reliable overload and inductor saturation protection. Alternatively, the controllers can use the synchronous rectifier itself or lossless inductor current-sensing methods to provide overload protection with lower power dissipation. For a single step-down PWM controller with inductorsaturation protection, external-reference input voltage, and dynamically selectable output voltages, refer to the MAX1992/MAX1993 data sheet.


Notebook Computers
Core/l/O Supplies as Low as 0.7V
0.7V to 5.5V Supply Rails
CPU/Chipset/GPU with Dynamic Voltage Core
Supplies (MAX1541)
DDR Memory Termination (MAX1541)
Active Termination Buses (MAX1541)
+Denotes a lead-free package.

Quick-PWM is a trademark of Maxim Integrated Products, Inc.
Features
Accurate Differential Current-Sense Inputs
Dual Ultra-High-Efficiency Quick-PWMs with
100ns Load-Step Response
MAX 1540 A
1.8V/1.2V Fixed or 0.7V to 5.5V Adjustable
Output (OUT1)
2.5V/1.5V Fixed or 0.7V to 5.5V Adjustable
Output (OUT2)
Fixed 5V, 100mA Linear Regulator
MAX1541
External Reference Input (REFIN1)
Dynamically Selectable Output Voltage-0.7V
to 5.5V (OUT1)
2.5V/1.8V Fixed or 0.7V to 5.5V Adjustable
Output (OUT2)
Optional Power-Good and Fault Blanking
During Transitions
Fixed 5V or Adjustable 100mA Linear Regulator

- $1 \%$ Vout Accuracy over Line and Load
- 2V to 28V Battery Input Range
- 170kHz to 620kHz Selectable Switching Frequency
- Overvoltage/Undervoltage-Protection Option
- 1.7ms Digital Soft-Start
- Drives Large Synchronous-Rectifier FETs
- 2V $\pm 0.7 \%$ Reference Output
- Separate Power-Good Window Comparators

Pin Configurations


A "+" SIGN WILL REPLACE THE FIRST PIN INDICATOR ON LEAD-FREE PACKAGES.
Pin Configurations continued at end of data sheet.

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

## ABSOLUTE MAXIMUM RATINGS

|  | V |
| :---: | :---: |
| LDOOUT to GND (MAX1540A, Note 1) | -0.3V to +6V |
| LDOOUT to GND (MAX1541, Note 1) | -0.3V to +28 V |
| VDD to GND (MAX1541, Note 1) | -0.3V to +6V |
| $V_{C C}, \mathrm{ON}_{\text {- }}$ to GND. | -0.3V to +6V |
| SKIP, PGOOD_ to GND | -0.3V to +6V |
| FB_, CSP_, ILIM_ to GND | -0.3V to +6V |
| TON, OVP/UVP, LSAT to GND | -0.3V to (VCC + 0.3V) |
| REF, OUT_ to GND | -0.3V to (VCC + 0.3V) |
| LDOIN to GND (MAX1541) | -0.3V to +28V |
| REFIN1, GATE, OD, FBLDO | 1541)....--0.3V to +6V |
| FBLANK, CC1 to GND (MAX1541). | -0.3V to ( $\mathrm{V}_{C C}+0.3 \mathrm{~V}$ ) |
| DL_ to GND (Note 1) | -0.3V to (VDD +0.3 V ) |
| CSN_ to GND | -2 V to +30 V |


| - to GND........................................................-2V to +30V |
| :---: |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |
|  |  |

Note 1: For the MAX1540A, the gate-driver input supply ( $V_{D D}$ ) is internally connected to the fixed 5 V linear-regulator output (LDOOUT), and the linear-regulator input supply (LDOIN) is internally connected to the battery voltage input (V+).

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}_{+}=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \operatorname{LDOIN}(\mathrm{MAX} 1541)=\mathrm{V}+\mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}\right.$ to $+\mathbf{8 5} 5^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT SUPPLIES (Note 1) |  |  |  |  |  |  |
| Input Voltage Range | VIN | MAX1540A: battery voltage, V+ > VLDOOUT | 5.5 |  | 28 | V |
|  |  | MAX1541: battery voltage, V+ > VLDOOUT | 2 |  | 28 |  |
|  | VBIAS | VCC, V ${ }_{\text {DD }}$ (MAX1541) | 4.5 |  | 5.5 |  |
|  | VLDOIN | MAX1541: LDO input supply, VLDOIN > VLDOOUT | 4.5 |  | 28 |  |
| Quiescent Supply Current (VCC) | Icc | FB1 and FB2 forced above the regulation point, LSAT = GND |  | 0.7 | 1.5 | mA |
|  |  | FB1 and FB2 forced above the regulation point, ON1 or ON2 $=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\text {LSAT }}>0.5 \mathrm{~V}$ |  |  | 1.8 |  |
| Quiescent Supply Current (VDD, MAX1541 Only) | IDD | FB1 and FB2 forced above the regulation point, ON1 or ON2 $=$ VCC |  | $<1$ | 5 | $\mu \mathrm{A}$ |
| Quiescent Supply Current (V+) | IV+ | MAX1540A: FB1 and FB2 forced above the regulation point, ON1 or ON2 $=\mathrm{V}_{\mathrm{CC}}$, $V_{\text {LDOON }}=\mathrm{V}_{+}=28 \mathrm{~V}$ |  |  | 150 | $\mu \mathrm{A}$ |
|  |  | MAX1541: ON1 or ON2 = Vcc, $\mathrm{V}_{\text {LDOON }}=\mathrm{V}+=28 \mathrm{~V}$ |  | 25 | 40 |  |
| Quiescent Supply Current (LDOIN, MAX1541 Only) | ILDOIN | FB1 and FB2 forced above the regulation point, ON1 or ON2 $=\mathrm{V}_{\mathrm{CC}}$, $\mathrm{V}_{\text {LDOON }}=\mathrm{V}_{+}=28 \mathrm{~V}$ |  |  | 110 | $\mu \mathrm{A}$ |
| Standby Supply Current (VCC) |  | ON1 $=$ ON2 $=$ GND, $\mathrm{V}_{\text {LDOON }}=\mathrm{V}+=28 \mathrm{~V}$ |  | $<1$ | 5 | $\mu \mathrm{A}$ |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \operatorname{LDOIN}(\mathrm{MAX} 1541)=\mathrm{V}+\mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}\right.$ to $+\mathbf{8 5} 5^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)


## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{+}=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}\right.$, LDOIN $(\mathrm{MAX1541})=\mathrm{V}_{+}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| OUT_ Input Resistance | Rout_ | MAX1540A | FB_ = GND | 70 | 145 | 350 | k $\Omega$ |
|  |  |  | $\mathrm{FB}_{-}=\mathrm{V}_{\mathrm{CC}} \text { or }$ adjustable | 50 | 115 | 220 |  |
|  |  | MAX1541 | FB1 = OUT1 | 400 | 700 | 1500 |  |
|  |  |  | FB2 $=$ GND | 90 | 170 | 350 |  |
|  |  |  | FB2 $=\mathrm{V}_{\mathrm{CC}}$ or adjustable | 60 | 130 | 270 |  |
| OUT_ Discharge Mode OnResistance | RDISCHARGE |  |  |  | 10 | 25 | $\Omega$ |
| OUT_ Synchronous-Rectifier Discharge-Mode Turn-On Level |  |  |  | 0.2 | 0.3 | 0.4 | V |
| Soft-Start Ramp Time | tss | Rising edge on ON_ | full current limit |  | 1.7 |  | ms |
|  |  |  | TON = GND (620kHz) | 149 | 169 | 190 |  |
|  |  | $\mathrm{V}+=15 \mathrm{~V}$, | TON = REF ( 485 kHz ) | 191 | 216 | 242 |  |
|  | ton 1 | $\begin{aligned} & \mathrm{V} \\ & (\mathrm{~N} \end{aligned}$ | TON = open ( 345 kHz ) | 274 | 304 | 335 |  |
|  |  |  | TON = VCC ( 235 kHz ) | 402 | 447 | 491 |  |
|  |  |  | TON = GND (460kHz) | 201 | 228 | 256 |  |
|  |  | $V+=15 \mathrm{~V}$, | TON = REF ( 355 kHz ) | 260 | 296 | 331 |  |
|  | ton2 | (Note 3) | TON = open ( 255 kHz ) | 371 | 412 | 453 |  |
|  |  |  | TON = VCC ( 170 kHz ) | 556 | 618 | 679 |  |
| On-Time Tracking |  | ton2 with respect to t | N1 (Note 3) | 120 | 135 | 150 | \% |
| Minimum Off-Time | toff(MIN) | (Note 3) |  |  | 400 | 500 | ns |
| LINEAR REGULATOR (LDO) (No | e 1) |  |  |  |  |  |  |
| MAX1540A LDO Output-Voltage |  | ON1 = ON2 = GND, | $0<1$ LDOOUT < 10mA | 4.85 | 5.0 | 5.10 | V |
| Accuracy | VLDOOUT | $\mathrm{V}+=6 \mathrm{~V}$ to 28 V | $0<1$ LDOOUT < 100mA | 4.70 |  | 5.10 | V |
| AX1541 LDO Output-Voltage |  | FBLDO = ON1 = | $0<1$ LDOOUT < 10mA | 4.85 | 5.0 | 5.10 |  |
| Accuracy (Fixed VLDOOUT) | VLDOOUT | $\mathrm{V}_{\text {LDOIN }}=6 \mathrm{~V} \text { to } 28 \mathrm{~V}$ | $0<$ LLDOOUT < 100mA | 4.70 |  | 5.10 |  |
| MAX1541 LDO Feedback |  | $\begin{aligned} & \text { FBLDO = LDOOUT, } \\ & \text { ON1 = ON2 = GND, } \end{aligned}$ | 0 < ILDOOUT < 10mA | 1.212 | 1.25 | 1.275 |  |
| (Adju |  | $\begin{aligned} & \operatorname{VLDOIN}=4.5 \mathrm{~V} \text { to } \\ & 28 \mathrm{~V} \end{aligned}$ | $0<$ LDOOUT $<100 \mathrm{~mA}$ | 1.175 |  | 1.275 |  |
| MAX1541 LDO Output Adjust Range |  |  |  | 1.175 |  | 24 | V |
| LDOOUT Short-Circuit Current |  |  |  |  | 130 |  | mA |
| FBLDO Input Bias Current | IfBLDO |  |  | -0.1 |  | +0.1 | $\mu \mathrm{A}$ |
|  |  | MAX1540A: V+ - VLD | OUUT, ILDOOUT $=50 \mathrm{~mA}$ |  | 500 | 800 |  |
| Dropout Voltage |  | MAX1541: VLDOIN - V <br> lldoout $=50 \mathrm{~mA}$ | _DOOUT, |  | 500 | 800 | mV |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}\right.$, LDOIN $(\mathrm{MAX1541})=\mathrm{V}+, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $\mathbf{+ 8 5}^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| REFERENCE (REF) |  |  |  |  |  |  |  |
| Reference Voltage | VREF | $\begin{aligned} & \mathrm{V} \mathrm{VC}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V}, \\ & \text { IREF }^{2}=0 \mathrm{~V} \end{aligned}$ | $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1.986 | 2.00 | 2.014 | V |
|  |  |  | $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 1.983 | 2.00 | 2.017 |  |
| Reference Load Regulation | $\Delta V_{\text {REF }}$ | IREF $=-10 \mu \mathrm{~A}$ to $+50 \mu \mathrm{~A}$ |  | -0.01 |  | +0.01 | V |
| REF Lockout Voltage | $\mathrm{V}_{\text {REF }}$ (UVLO) | Rising edge, hysteresis $=350 \mathrm{mV}$ |  | 1.95 |  |  | V |
| REFIN1 (MAX1541) Voltage Range | Vrefin |  |  | 0.7 |  | Vref | V |
| REFIN1 (MAX1541) Input Bias Current | IREFIN1 |  |  |  | 0.01 | 0.05 | $\mu \mathrm{A}$ |

FAULT DETECTION

| Overvoltage Trip Threshold |  | With respect to error-comparator threshold, OVP/UVP = VCC |  | 12 | 16 | 20 | \% |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Overvoltage Fault-Propagation Delay | tovp | FB forced 2\% above trip threshold |  |  | 10 |  | $\mu \mathrm{S}$ |
| Output Undervoltage-Protection Trip Threshold |  | With respect to error-comparator threshold, OVP/UVP = VCC |  | 65 | 70 | 75 | \% |
| Output Undervoltage-Protection Blanking Time | tBLANK | From rising edge of $\mathrm{ON}_{-}$ |  | 10 |  | 35 | ms |
| Output Undervoltage FaultPropagation Delay | tuvP |  |  |  | 10 |  | $\mu \mathrm{S}$ |
| PGOOD_ Lower Trip Threshold |  | With respect to error-comparator threshold, hysteresis $=1 \%$ |  | -13 | -10 | -7 | \% |
| PGOOD_ Upper Trip Threshold |  | With respect to error-comparator threshold, hysteresis $=1 \%$ |  | +7 | +10 | +13 | \% |
| PGOOD_Propagation Delay | tPGOOD_ | FB forced 2\% beyond PGOOD_trip threshold |  |  | 10 |  | $\mu \mathrm{S}$ |
| PGOOD_ Output Low Voltage |  | $\mathrm{ISINK}=4 \mathrm{~mA}$ |  |  |  | 0.3 | V |
| PGOOD_Leakage Current | IPGOOD_ | FB = REF (PGOOD PGOOD forced to 5 | h impedance), |  |  | 1 | $\mu \mathrm{A}$ |
| Fault-Blanking Time (MAX1541 Only) | tfrbLANK | FBLANK = VCC |  | 120 | 220 | 320 | $\mu \mathrm{s}$ |
|  |  | FBLANK = open |  | 80 | 140 | 205 |  |
|  |  | FBLANK = REF |  | 35 | 65 | 95 |  |
| Thermal-Shutdown Threshold | TSHDN | Hysteresis $=10^{\circ} \mathrm{C}$ | LDOON $=$ VCC | +150 |  |  | ${ }^{\circ} \mathrm{C}$ |
|  |  |  | LDOON = GND | +160 |  |  |  |
| VCC Undervoltage-Lockout Threshold | VuVLO(VCC) | Rising edge, PWM disabled below this level, hysteresis $=20 \mathrm{mV}$ |  | 4.1 | 4.25 | 4.4 | V |
| CURRENT LIMIT |  |  |  |  |  |  |  |
| ILIM_Adjustment Range |  |  |  | 0.25 |  | 2 | V |
| Current-Limit Input Range |  | CSP_ <br> CSN_ |  | 0 |  | 2.7 | V |
|  |  |  |  | -0.3 |  | +28 |  |
| CSP_/CSN_ Input Current |  |  |  |  |  | 0.5 | $\mu \mathrm{A}$ |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}\right.$, LDOIN $(\mathrm{MAX1541})=\mathrm{V}+, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}$ to $+\mathbf{8 5} 5^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Valley Current-Limit Threshold (Fixed) | VLIM_ (VAL) | $\mathrm{V}_{\text {CSP_ }}-\mathrm{V}_{\text {CSN_ }}$, ILIM ${ }_{\text {- }}=\mathrm{V}_{\text {CC }}$ |  | 45 | 50 | 55 | mV |
| Valley Current-Limit Threshold (Adjustable) | VLIM_ (VAL) | VCSP_- VCSN_ | $\mathrm{V}_{\text {ILIM }}=250 \mathrm{mV}$ | 15 | 25 | 35 | mV |
|  |  |  | VILIM_ $=2.00 \mathrm{~V}$ | 170 | 200 | 230 |  |
| Current-Limit Threshold (Negative) | $\mathrm{V}_{\text {NEG }}$ | $\begin{aligned} & \mathrm{V}_{\text {CSP }}-\mathrm{V}_{\mathrm{CSN}}, \overline{\text { SKIP }}=I \mathrm{ILIM} \\ & \mathrm{~T}_{A}=+2 \mathrm{~V}_{\mathrm{CC}}, \end{aligned}$ |  | -90 | -65 | -45 | mV |
| Current-Limit Threshold (Zero Crossing) | VZX | With respect to valley current-limit threshold, $\mathrm{V}_{\text {CSP_- }}-\mathrm{V}_{\mathrm{CSN}}$, $\overline{\mathrm{SKIP}}=$ GND, ILIM_ $=V_{C C}$ |  |  | 2.5 |  | mV |
| Inductor-Saturation Current-Limit Threshold |  | With respect to valley currentlimit threshold, ILIM_ = VCC | LSAT $=$ VCC | 180 | 200 | 220 | \% |
|  |  |  | LSAT = open | 157 | 175 | 193 |  |
|  |  |  | LSAT $=$ REF | 135 | 150 | 165 |  |
| ILIM_ Saturation Fault Sink Current | IILIM_ (LSAT) | VCSP - VCSN > inductor saturation current limit, $0.25 \mathrm{~V}<\mathrm{VILIM}_{-}<2.0 \mathrm{~V}$ |  | 4 | 6 | 8 | $\mu \mathrm{A}$ |
| ILIM_ Leakage Current |  | VCSP_ - VCSN_ < inductor saturation current limit |  |  |  | 0.1 | $\mu \mathrm{A}$ |
| GATE DRIVERS |  |  |  |  |  |  |  |
| DH_ Gate-Driver On-Resistance | RDH | BST_-LX_ forced to 5V |  |  | 1.5 | 5 | $\Omega$ |
| DL_ Gate-Driver On-Resistance | RDL | DL_, high state |  |  | 1.5 | 5 | $\Omega$ |
|  |  | DL_, low state |  |  | 0.6 | 3 |  |
| DH_ Gate-Driver Source/Sink Current | IDH | DH_ forced to 2.5V, BST_-LX_ forced to 5 V |  |  | 1 |  | A |
| DL_ Gate-Driver Source Current | IDL (SOURCE) | DL_ forced to 2.5 V |  |  | 1 |  | A |
| DL_ Gate-Driver Sink Current | IDL (SINK) | DL_ forced to 2.5 V |  |  | 3 |  | A |
| Dead Time | tDEAD | DL_ rising |  |  | 35 |  | ns |
|  |  | DH_rising |  |  | 26 |  |  |
| INPUTS AND OUTPUTS |  |  |  |  |  |  |  |
| OD On-Resistance | Rod | GATE $=$ VCC |  |  | 10 | 25 | $\Omega$ |
| OD Leakage Current |  | GATE = GND, OD forced to 5.5 V |  |  | 1 | 200 | nA |
| Logic Input Threshold |  | ON1, ON2, $\overline{\text { SKIP, GATE rising edge, }}$ hysteresis $=225 \mathrm{mV}$ |  | 1.2 | 1.7 | 2.2 | V |
| LDOON Input Trip Level |  | Rising edge, hysteresis $=250 \mathrm{mV}$ |  | 1.20 | 1.25 | 1.30 | V |
| Logic Input Current |  | ON1, ON2, LDOON, $\overline{\text { SKIP, GATE }}$ |  | -1 |  | +1 | $\mu \mathrm{A}$ |
| Dual Mode ${ }^{\text {TM }}$ Threshold Voltage |  | FB1 (MAX1540A), FB2 (MAX1540A/ MAX1541) | High | 1.9 | 2.0 | 2.1 | V |
|  |  |  | Low | 0.05 | 0.1 | 0.15 |  |

Dual Mode is a trademark of Maxim Integrated Products, Inc.

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \operatorname{LDOIN}(\mathrm{MAX1541})=\mathrm{V}_{+}, \mathbf{T}_{\mathbf{A}}=\mathbf{0}^{\circ} \mathbf{C}\right.$ to $+\mathbf{8 5} 5^{\circ} \mathbf{C}$, unless otherwise noted. Typical values are at $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$.)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Four-Level Input Logic Levels |  | TON, OVP/UVP, LSAT, $\overline{\text { SKIP, }}$ FBLANK | High | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}- \\ & 0.4 \mathrm{~V} \end{aligned}$ |  |  | V |
|  |  |  | Open | 3.15 |  | 3.85 |  |
|  |  |  | REF | 1.65 |  | 2.35 |  |
|  |  |  | Low |  |  | 0.5 |  |
| Four-Level Logic Input Current |  | TON, OVP/UVP, forced to GND | SAT, $\overline{\text { SKIP, FBLANK }}$ VCC | -3 |  | +3 | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS

$\left(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \operatorname{LDOIN}(\mathrm{MAX} 1541)=\mathrm{V}+, \mathbf{T}_{\mathbf{A}}=-\mathbf{4 0 ^ { \circ }} \mathbf{C}\right.$ to $+\mathbf{8 5} 5^{\circ} \mathbf{C}$, unless otherwise noted.) (Note 4)

| PARAMETER | SYMBOL | CONDITIONS | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT SUPPLIES (Note 1) |  |  |  |  |  |
| Input Voltage Range | VIN | MAX1540A: battery voltage, V+ > VLDOOUT | 5.5 | 28 | V |
|  |  | MAX1541: battery voltage, V+ > VLDOOUT | 2 | 28 |  |
|  | VBIAS | VCC, V ${ }_{\text {DD }}$ (MAX1541) | 4.5 | 5.5 |  |
|  | VLDOIN | MAX1541: LDO input supply, VLDOIN > VLDOOUT | 4.5 | 28 |  |
| Quiescent Supply Current (VCC) | Icc | FB1 and FB2 forced above the regulation point, LSAT = GND |  | 1.5 | mA |
|  |  | FB1 and FB2 forced above the regulation point, ON1 or ON2 $=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\text {LSAT }}>0.5 \mathrm{~V}$ |  | 1.8 |  |
| Quiescent Supply Current (VDD, MAX1541 Only) | IDD | FB1 and FB2 forced above the regulation point, ON1 or ON2 = VCC |  | 5 | $\mu \mathrm{A}$ |
| Quiescent Supply Current (V+) | IV+ | MAX1540A: FB1 and FB2 forced above the regulation point, ON1 or ON2 $=\mathrm{V}_{\mathrm{CC}}$, $\mathrm{V}_{\text {LDOON }}=\mathrm{V}_{+}=28 \mathrm{~V}$ |  | 150 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { MAX1541: ON1 or ON2 }=V_{C C}, V_{L D O O N}= \\ & V_{+}=28 \mathrm{~V} \end{aligned}$ |  | 40 |  |
| Quiescent Supply Current (LDOIN, MAX1541 Only) | ILDOIN | FB1 and FB2 forced above the regulation point, ON1 or ON2 $=V_{C C}$, <br> $\mathrm{V}_{\mathrm{LDOON}}=\mathrm{V}+=28 \mathrm{~V}$ |  | 110 | $\mu \mathrm{A}$ |
| Standby Supply Current (VDD) |  | ON1 $=$ ON2 $=$ GND, $\mathrm{V}_{\text {LDOON }}=\mathrm{V}+=28 \mathrm{~V}$ |  | 5 | $\mu \mathrm{A}$ |
| Standby Supply Current (VDD, MAX1541 Only) |  | $\mathrm{ON} 1=\mathrm{ON} 2=\mathrm{GND}, \mathrm{V}_{\text {LDOON }}=\mathrm{V}+=28 \mathrm{~V}$ |  | 5 | $\mu \mathrm{A}$ |
| Standby Supply Current (V+) |  | $\begin{aligned} & \text { MAX1540A: ON1 }=\text { ON2 }=\text { GND, LDOON }= \\ & \mathrm{V}+=28 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \text { or } 5 \mathrm{~V} \end{aligned}$ |  | 105 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { MAX1541: ON1 }=\mathrm{ON} 2=\mathrm{GND}, \mathrm{LDOON}= \\ & \mathrm{V}+=28 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=0 \text { or } 5 \mathrm{~V} \end{aligned}$ |  | 5 |  |
| Standby Supply Current (LDOIN, MAX1541 Only) |  | ON1 $=$ ON2 $=$ GND, $\mathrm{V}_{\text {LDOON }}=\mathrm{V}+=28 \mathrm{~V}$ |  | 100 | $\mu \mathrm{A}$ |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

ELECTRICAL CHARACTERISTICS (continued)
$\left(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \operatorname{LDOIN}(\mathrm{MAX1541})=\mathrm{V}+, \mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}\right.$ to $+\mathbf{8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. $)$ (Note 4)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Shutdown Supply Current (VCC) |  | ON1 $=$ ON2 $=$ LDOON $=$ GND |  |  | 5 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (VDD, MAX1541 Only) |  | $\mathrm{ON} 1=\mathrm{ON} 2=\mathrm{LDOON}=\mathrm{GND}$ |  |  | 5 | $\mu \mathrm{A}$ |
| Shutdown Supply Current (V+) |  | $\begin{aligned} & \mathrm{MAX1540A}: \mathrm{ON} 1=\mathrm{ON} 2=\mathrm{LDOON}=\mathrm{GND}, \\ & \mathrm{~V}+=28 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=0 \text { or } 5 \mathrm{~V} \end{aligned}$ |  |  | 15 |  |
|  |  | $\begin{aligned} & \text { MAX1541: ON1 }=\mathrm{ON} 2=\mathrm{LDOON}=\mathrm{GND}, \\ & \mathrm{~V}+=28 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=0 \text { or } 5 \mathrm{~V} \end{aligned}$ |  |  | 5 |  |
| Shutdown Supply Current (LDOIN, MAX1541 Only) |  | LDOON = GND |  |  | 10 | $\mu \mathrm{A}$ |
| PWM CONTROLLERS |  |  |  |  |  |  |
| MAX1540A Main Output-Voltage Accuracy (OUT1) (Note 2) | Vout1 | Preset output, $\mathrm{V}+=5.5 \mathrm{~V}$ to 28 V , $\overline{\mathrm{SKIP}}=\mathrm{V}_{\mathrm{CC}}$ | FB1 = GND | 1.773 | 1.827 | V |
|  |  |  | FB1 $=\mathrm{V}_{\mathrm{CC}}$ | 1.182 | 1.218 |  |
|  | $V_{\text {FB1 }}$ | Adjustable output, $\mathrm{V}+=5.5 \mathrm{~V}$ to 28 V , $\overline{\mathrm{SKIP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 0.689 | 0.711 |  |
| MAX1540A Secondary Output- <br> Voltage Accuracy (OUT2) <br> (Note 2) | Vout2 | Preset output, $\mathrm{V}+=5.5 \mathrm{~V}$ to 28 V , $\overline{\mathrm{SKIP}}=\mathrm{V}_{\mathrm{CC}}$ | FB2 $=$ GND | 2.462 | 2.538 | V |
|  |  |  | FB2 $=\mathrm{V}_{\mathrm{CC}}$ | 1.477 | 1.523 |  |
|  | $V_{\text {FB2 }}$ | Adjustable output, $\mathrm{V}+=5.5 \mathrm{~V}$ to 28 V , $\overline{\mathrm{SKIP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 0.689 | 0.711 |  |
| MAX1541 Main Feedback Voltage Accuracy (FB1) | $V_{\text {FB1 }}$ | $\begin{aligned} & \mathrm{V}+=4.5 \mathrm{~V} \text { to } 28 \mathrm{~V}, \\ & \mathrm{SKIP}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | REFIN1 $=0.35 \times$ REF | 0.689 | 0.711 | V |
|  |  |  | REFIN1 = REF | 1.97 | 2.03 |  |
| MAX1541 Secondary OutputVoltage Accuracy (OUT2) (Note 2) | Vout2 | Preset output, $\mathrm{V}+=4.5 \mathrm{~V}$ to 28 V , $\overline{\mathrm{SKIP}}=\mathrm{V}_{\mathrm{CC}}$ | FB2 = GND | 2.462 | 2.538 | V |
|  |  |  | FB2 $=\mathrm{V}_{\mathrm{CC}}$ | 1.773 | 1.827 |  |
|  | $V_{\text {FB2 }}$ | Adjustable output, $\mathrm{V}+=4.5 \mathrm{~V}$ to 28 V , $\overline{\mathrm{SKIP}}=\mathrm{V}_{\mathrm{CC}}$ |  | 0.689 | 0.711 |  |
| DH1 On-Time (Note 3) | ton1 | $\begin{aligned} & \mathrm{V}_{+}=15 \mathrm{~V}, \\ & \text { VoUT1 }=1.5 \mathrm{~V} \end{aligned}$ | TON = GND (620kHz) | 149 | 190 | ns |
|  |  |  | TON = REF (485kHz) | 191 | 242 |  |
|  |  |  | TON = open ( 345 kHz ) | 274 | 335 |  |
|  |  |  | TON = VCC ( 235 kHz ) | 402 | 491 |  |
| DH2 On-Time (Note 3) | ton2 | $\begin{aligned} & \mathrm{V}_{+}=15 \mathrm{~V}, \\ & \mathrm{~V}_{\text {OUT2 }}=1.5 \mathrm{~V} \end{aligned}$ | TON = GND (460kHz) | 201 | 256 | ns |
|  |  |  | TON = REF (355kHz) | 260 | 331 |  |
|  |  |  | TON = open ( 255 kHz ) | 371 | 453 |  |
|  |  |  | TON = VCC (170kHz) | 556 | 679 |  |
| On-Time Tracking |  | ton2 with respect to | N1 (Note 3) | 118 | 152 | \% |
| Minimum Off-Time | tOFF(MIN) | (Note 3) |  |  | 500 | ns |
| LINEAR REGULATOR (LDO) (Note 1) |  |  |  |  |  |  |
| MAX1540A LDO Output-Voltage Accuracy | VLDOOUT | $\begin{aligned} & \mathrm{ON} 1=\mathrm{ON} 2=\mathrm{GND}, \\ & \mathrm{~V}+=6 \mathrm{~V} \text { to } 28 \mathrm{~V} \end{aligned}$ | $0<1$ LDOOUT < 10mA | 4.85 | 5.10 | V |
|  |  |  | $0<1$ LDOOUT $<100 \mathrm{~mA}$ | 4.65 | 5.10 |  |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(\mathrm{V}+=15 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \mathrm{LDOIN}(\mathrm{MAX1541})=\mathrm{V}+, \mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}\right.$ to $\mathbf{+ 8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. $)$ (Note 4)

| PARAMETER | SYMBOL | CONDITIONS |  |  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MAX1541 LDO Output-Voltage Accuracy (Fixed VLDoout) | VLDOOUT | $\begin{aligned} & \text { FBLDO = ON1 }= \\ & \text { ON2 = GND, } \\ & \text { VLDOIN }=6 \mathrm{~V} \text { to } 28 \mathrm{~V} \end{aligned}$ | 0 < lLDOOUT < 10mA |  | 4.85 | 5.10 | V |
|  |  |  | $0<1 /$ | UT < 100mA | 4.65 | 5.10 |  |
| MAX1541 LDO Feedback Accuracy (Adjustable VLDoout) | $V_{\text {FBLDO }}$ | $\begin{aligned} & \text { FBLDO = LDOOUT, } \\ & \text { ON1 }=\text { ON2 }=\text { GND, } \\ & \text { VLDOIN }=4.5 \mathrm{~V} \text { to } \\ & 28 \mathrm{~V} \end{aligned}$ | 0 < lıDOOUT < 10mA |  | 1.212 | 1.275 | V |
|  |  |  | $0<1 \mathrm{~L}$ | Uut < 100mA | 1.175 | 1.275 |  |
| Dropout Voltage |  | MAX1540A: V+ - VLDOOUT, ILDOOUT $=50 \mathrm{~mA}$ |  |  |  | 800 | mV |
|  |  | $\begin{aligned} & \text { MAX1541: VLDOIN - VLDOOUT, } \\ & \text { ILDOOUT }=50 \mathrm{~mA} \end{aligned}$ |  |  |  | 800 |  |
| REFERENCE (REF) |  |  |  |  |  |  |  |
| Reference Voltage | VREF | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ to 5.5V, $\mathrm{I} \mathrm{REF}=0$ |  |  | 1.98 | 2.02 | V |
| REFIN1 Input Bias Current | IREFIN1 |  |  |  |  | 0.05 | $\mu \mathrm{A}$ |
| FAULT DETECTION |  |  |  |  |  |  |  |
| Overvoltage Trip Threshold |  | With respect to error-comparator threshold, OVP/UVP = VCC |  |  | 10 | 21 | \% |
| Output Undervoltage-Protection Trip Threshold |  | With respect to error-comparator threshold, OVP/UVP = VCC |  |  | 64 | 76 | \% |
| PGOOD_Lower Trip Threshold |  | With respect to error-comparator threshold, hysteresis $=1 \%$ |  |  | -14 | -5 | \% |
| PGOOD_ Upper Trip Threshold |  | With respect to error-comparator threshold, hysteresis = 1\% |  |  | +5 | +14 | \% |
| PGOOD_ Output Low Voltage |  | ISINK $=4 \mathrm{~mA}$ |  |  |  | 0.3 | V |
| Vcc Undervoltage-Lockout Threshold | VUVLO(VCC) | Rising edge, PWM disabled below this level, hysteresis $=20 \mathrm{mV}$ |  |  | 4.1 | 4.4 | V |
| CURRENT LIMIT |  |  |  |  |  |  |  |
| Current-Limit Input Range |  | CSP_ |  |  | 0 | 2.7 | V |
|  |  | CSN_ |  |  | -0.3 | +28.0 |  |
| Valley Current-Limit Threshold (Fixed) | VLIM_ (VAL) | $V_{C S P}-V_{C S N}$, ILIM ${ }_{\text {- }}=\mathrm{V}_{\text {CC }}$ |  |  | 40 | 60 | mV |
| Valley Current-Limit Threshold (Adjustable) | VLIM_ (VAL) | VCSP_ - VCSN_, VILIM_ $=2.00 \mathrm{~V}$ |  |  | 160 | 240 | mV |
| INPUTS AND OUTPUTS |  |  |  |  |  |  |  |
| Logic Input Threshold |  | ON1, ON2, $\overline{\text { SKIP, GATE, rising edge, }}$ hysteresis $=225 \mathrm{mV}$ |  |  | 1.2 | 2.2 | V |
| LDOON Input Trip Level |  | Rising edge, hysteresis $=250 \mathrm{mV}$ |  |  | 1.2 | 1.3 | V |
| Dual Mode Threshold Voltage |  | FB1 (MAX1540A), <br> FB2 (MAX1540A/MAX1541) |  | High | 1.9 | 2.1 | V |
|  |  |  |  | Low | 0.05 | 0.15 |  |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## ELECTRICAL CHARACTERISTICS (continued)

$\left(V_{+}=15 \mathrm{~V}, \mathrm{~V}_{C C}=\mathrm{V}_{\mathrm{DD}}=\mathrm{ON} 1=\mathrm{ON} 2=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \operatorname{LDOIN}(\mathrm{MAX1541})=\mathrm{V}+, \mathbf{T}_{\mathbf{A}}=\mathbf{- 4 0 ^ { \circ }} \mathbf{C}\right.$ to $\mathbf{+ 8 5}{ }^{\circ} \mathbf{C}$, unless otherwise noted. $)$ (Note 4)

| PARAMETER | SYMBOL | CONDITIONS |  | MIN | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Four-Level Input Logic Levels |  | TON, OVP/UVP, LSAT, $\overline{\text { SKIP, }}$ FBLANK | High | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}- \\ & 0.4 \mathrm{~V} \end{aligned}$ |  | V |
|  |  |  | Open | 3.15 | 3.85 |  |
|  |  |  | REF | 1.65 | 2.35 |  |
|  |  |  | Low |  | 0.5 |  |

Note 1: For the MAX1540A, the gate-driver input supply (VDD) is internally connected to the fixed 5 V linear-regulator output (LDOOUT), and the linear-regulator input supply (LDOIN) is internally connected to the battery voltage input ( $\mathrm{V}+$ ).
Note 2: When the inductor is in continuous conduction, the output voltage has a DC regulation level higher than the error-comparator threshold by $50 \%$ of the ripple. In discontinuous conduction ( $\overline{\text { SKIP }}=$ GND, light load), the output voltage has a DC regulation level higher than the trip level by approximately $1.5 \%$ due to slope compensation.
Note 3: On-time and off-time specifications are measured from $50 \%$ point to $50 \%$ point at the DH_ pin with LX_ = GND, VBST_ = 5V, and a 250 pF capacitor connected from DH_ to LX_. Actual in-circuit times may differ due to MOSFET switching speeds.
Note 4: Specifications to $-40^{\circ} \mathrm{C}$ are guaranteed by design, not production tested.
(MAX1541 circuit of Figure 12, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{C C}=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \mathrm{TON}=\mathrm{REF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Typical Operating Characteristics (continued)
(MAX1541 circuit of Figure 12, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{C C}=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \mathrm{TON}=\mathrm{REF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Typical Operating Characteristics (continued)
(MAX1541 circuit of Figure 12, V IN $=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \mathrm{TON}=$ REF, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)




$100 \Omega$ LOAD, OVP/UVP $=$ REF OR GND

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

## Typical Operating Characteristics (continued)

(MAX1541 circuit of Figure 12, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{C}} \mathrm{C}=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \mathrm{TON}=\mathrm{REF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)

$100 \Omega$ LOAD , OVP/UVP $=$ VCC OR OPEN

A. Iout2 $=0.1 \mathrm{~A}$ TO 4A, $5 \mathrm{~A} /$ div C. INDUCTOR CURRENT, $5 \mathrm{~A} /$ div B. $V_{\text {OuT2 }}=2.5 \mathrm{~V}, 100 \mathrm{mV} / \mathrm{div} \quad$ D. LX2, $10 \mathrm{~V} / \mathrm{div}$
$\overline{\mathrm{SKIP}}=\mathrm{GND}$

A. ILDOOUT $=1 \mathrm{~mA}$ TO $100 \mathrm{~mA}, 50 \mathrm{~mA} /$ div
B. $V_{\text {LDOOUT }}=3.3 \mathrm{~V}, 100 \mathrm{mV} / \mathrm{div}$
$\overline{\mathrm{SKIP}}=\mathrm{GND}$

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Typical Operating Characteristics (continued)
(MAX1541 circuit of Figure 12, V IN $=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \mathrm{TON}=\mathrm{REF}, \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


A. LOAD (0 TO 150m $\Omega$ ), 10A/div C. 2.5V OUTPUT, 2V/div B. INDUCTOR CURRENT, 10A/div D. PG00D2, 5V/div OVP/UVP = OPEN OR GND

A. LOAD ( 0 T0 $150 \mathrm{~m} \Omega$ ), 10A/div D. 2.5 V OUTPUT, $2 \mathrm{~V} / \mathrm{div}$ B. INDUCTOR CURRENT, 10A/div E. PGOOD2, 5V/div C. DL2, 5V/div

OVP/UVP $=V_{C C}$ OR REF

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Typical Operating Characteristics (continued)
(MAX1541 circuit of Figure 12, $\mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=\mathrm{V}_{\mathrm{C}}=5 \mathrm{~V}, \overline{\mathrm{SKIP}}=\mathrm{GND}, \mathrm{TON}=$ REF, $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.)


MAX1541
DYNAMIC OUTPUT-VOLTAGE TRANSITION

A. GATE, 5V/div
B. OUT1 (1.0V T0 1.5V), 0.5V/div E. INDUCTOR CURRENT, 5A/div C. REFIN1, 0.5V/div

200 mA LOAD,$\overline{\text { SKIP }}=$ GND

INDUCTOR-SATURATION PROTECTION

$20 \mu \mathrm{~s} / \mathrm{div}$
A. IouT2 $=0$ TO 5 A, $5 \mathrm{~A} /$ div $\quad$ D. ILIM, $400 \mathrm{mV} / \mathrm{div}$
B. 2.5 V OUTPUT, 1V/div E. INDUCTOR CURRENT, $5 \mathrm{~F} /$ div C. PGOOD, 5V/div

LSAT $=$ REF, $L=3.3 \mu \mathrm{H} 3.5 \mathrm{~A}$

MAX1541
DYNAMIC OUTPUT-VOLTAGE TRANSITION

A. GATE, 5V/div
D. PG00D1, 5V/div
B. OUT1 (1.0V TO 1.5V), 0.5V/div E. INDUCTOR CURRENT, 5A/div C. REFIN1, 0.5V/div

200mA LOAD, $\overline{\text { SKIP }}=$ GND

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Pin Description

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| MAX1540A | MAX1541 |  |  |
| 1 1 | 1 | OVP/UVP | Overvoltage/Undervoltage Protection and Discharge-Mode Control Input. This fourlevel logic input selects between various output fault-protection options (Table 7) by selectively enabling OVP protection and UVP protection. When enabled, the OVP limit defaults at $116 \%$ of the nominal output voltage, and the UVP limit defaults at $70 \%$ of the nominal output voltage. Discharge mode is enabled when OVP protection is also enabled. Connect OVP/UVP to the following pins for the desired function: <br> $\mathrm{V}_{\mathrm{CC}}=$ enable OVP and discharge mode, enable UVP. <br> Open = enable OVP and discharge mode, disable UVP. <br> REF = disable OVP and discharge mode, enable UVP. <br> GND = disable OVP and discharge mode, disable UVP. <br> See the Fault Protection and (ON_) sections. |
| 2 | 2 | $\overline{\text { SKIP }}$ | Pulse-Skipping Control Input. This four-level logic input enables or disables the lightload pulse-skipping operation of each output: <br> $\mathrm{V}_{\mathrm{CC}}=$ OUT1 and OUT2 in forced-PWM mode. <br> Open = OUT1 in forced-PWM mode, OUT2 in pulse-skipping mode. <br> REF = OUT1 in pulse-skipping mode, OUT2 in forced-PWM mode. <br> GND = OUT1 and OUT2 in pulse-skipping mode. |
| 3 | 3 | LSAT | Inductor-Saturation Control Input. This four-level logic input sets the inductor-current saturation limit as a multiple of the valley current-limit threshold set by ILIM, or disables the function if not required. Connect LSAT to the following pins to set the saturation current limit: $\mathrm{V}_{\mathrm{CC}}=2 \times \operatorname{ILIM}(\mathrm{VAL})$ <br> Open $=1.75 \times \operatorname{lLIM}(V A L)$ <br> REF $=1.5 \times \operatorname{ILIM}(\mathrm{VAL})$ <br> GND = disable LSAT protection <br> See the Inductor Saturation Limit and Setting the Current Limit sections. |
| 4 | 4 | TON | On-Time Selection Control Input. This four-level Iogic input sets the K-factor value used to determine the DH_ on-time (see the On-Time One-Shot (TON) section). Connect to analog ground (GND), REF, or Vcc; or leave TON unconnected to select the following nominal switching frequencies: $V_{C C}=235 \mathrm{kHz}(\mathrm{OUT} 1) / 170 \mathrm{kHz} \text { (OUT2) }$ <br> Open $=345 \mathrm{kHz}$ (OUT1) / 255kHz (OUT2) <br> REF $=485 \mathrm{kHz}$ (OUT1) $/ 355 \mathrm{kHz}$ (OUT2) <br> GND $=620 \mathrm{kHz}$ (OUT1) / 460kHz (OUT2) |
| 5 | 5 | Vcc | Analog Supply Input. Connect to the system supply voltage ( +4.5 V to +5.5 V ) through a series $20 \Omega$ resistor. Bypass $V_{C C}$ to analog ground with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor. |
| - | 6 | GATE | Buffered N-Channel MOSFET Gate Input. A logic low on GATE turns off the internal MOSFET so OD appears as high impedance. A logic high on GATE turns on the internal MOSFET, pulling OD to ground. |
| - | 7 | CC1 | Integrator Capacitor Connection for Controller 1. Connect a 47pF to 470pF (47pF typ) capacitor from CC1 to analog ground (GND) to set the integration time constant for the main MAX1541 controller (OUT1). |

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Pin Description (continued)

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| MAX1540A | MAX1541 |  |  |
| 6 | 8 | ILIM1 | Valley Current-Limit Threshold Adjustment for Controller 1. The valley current-limit threshold defaults to 50 mV if ILIM1 is tied to $\mathrm{V}_{\mathrm{CC}}$. In adjustable mode, the valley current-limit threshold across CSP1 and CSN1 is precisely $1 / 10$ the voltage seen at ILIM1 over a 250 mV to 2.5 V range. The logic threshold for switchover to the 50 mV default value is approximately $\mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}$. When the inductor-saturation protection threshold is exceeded, ILIM1 sinks $6 \mu \mathrm{~A}$. See the Current-Limit Protection section. |
| 7 | 9 | ILIM2 | Valley Current-Limit Threshold Adjustment for Controller 2. The valley current-limit threshold defaults to 50 mV if ILIM2 is tied to $\mathrm{V}_{\mathrm{CC}}$. In adjustable mode, the valley current-limit threshold across CSP2 and CSN2 is precisely 1/10th the voltage seen at ILIM2 over a 250 mV to 2.5 V range. The logic threshold for switchover to the 50 mV default value is approximately $\mathrm{V}_{\mathrm{CC}}-1 \mathrm{~V}$. When the inductor-saturation protection threshold is exceeded, ILIM2 sinks $6 \mu \mathrm{~A}$. See the Current-Limit Protection section. |
| 8 | 10 | REF | 2.0V Reference Voltage Output. Bypass REF to analog ground with a $0.1 \mu \mathrm{~F}$ or greater ceramic capacitor. The reference can source up to $50 \mu \mathrm{~A}$ for external loads. Loading REF degrades output voltage accuracy according to the REF load-regulation error. The reference is disabled when the MAX1540A/MAX1541 are shut down. |
| - | 11 | REFIN1 | External Reference Input for Controller 1. REFIN1 sets the main feedback regulation voltage ( $\mathrm{V}_{\text {FB1 }}=\mathrm{V}_{\text {REFIN1 }}$ ) of the MAX1541. |
| - | 12 | OD | Open-Drain Output. Controlled by GATE. |
| 9 | 13 | CSP2 | Positive Current-Sense Input for Controller 2. Connect to the positive terminal of the current-sense element. Figure 14 and Table 9 describe several current-sensing options. The PWM controller does not begin a cycle unless the current sensed is less than the valley current-limit threshold programmed at ILIM2. |
| 10 | 14 | CSN2 | Negative Current-Sense Input for Controller 2. Connect to the negative terminal of the current-sense element. Figure 14 and Table 9 describe several current-sensing options. The PWM controller does not begin a cycle unless the current sensed is less than the valley current-limit threshold programmed at ILIM2. |
| 11 | 15 | FB2 | Feedback Input for Controller 2: <br> MAX1540A: Connect to $\mathrm{V}_{\mathrm{CC}}$ for a +1.5 V fixed output or to analog ground (GND) for a +2.5 V fixed output. For an adjustable output ( 0.7 V to 5.5 V ), connect FB2 to a resistive divider from OUT2. The FB2 regulation level is +0.7 V . <br> MAX1541: Connect to VCC for a +1.8 V fixed output or to analog ground (GND) for a +2.5 V fixed output. For an adjustable output ( 0.7 V to 5.5 V ), connect FB2 to a resistive divider from OUT2. The FB2 regulation level is +0.7 V . |
| 12 | 16 | OUT2 | Output Voltage-Sense Connection for Controller 2. Connect directly to the positive terminal of the output capacitors as shown in the standard application circuits (Figures 1 and 12). OUT2 senses the output voltage to determine the on-time for the high-side switching MOSFET. OUT2 also serves as the feedback input when using the preset internal output voltages as shown in Figure 10. When discharge mode is enabled by OVP/UVP, the output capacitor is discharged through an internal $10 \Omega$ resistor connected between OUT2 and ground. |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

Pin Description (continued)

| PIN |  | NAME | FUNCTION |
| :---: | :---: | :---: | :---: |
| MAX1540A | MAX1541 |  |  |
| 13 | 17 | PGOOD2 | Open-Drain Power-Good Output. PGOOD2 is low when the output voltage is more than $10 \%$ (typ) above or below the normal regulation point, during soft-start, and in shutdown. After the soft-start circuit has terminated, PGOOD2 becomes high impedance if the output is in regulation. |
| 14 | 18 | DH2 | High-Side Gate-Driver Output for Controller 2. DH2 swings from LX2 to BST2. |
| 15 | 19 | LX2 | Inductor Connection for Controller 2. Connect to the switched side of the inductor LX2 serves as the lower supply rail for the DH2 high-side gate driver. |
| 16 | 20 | BST2 | Boost Flying-Capacitor Connection for Controller 2. Connect to an external capacitor and diode as shown in Figure 8. An optional resistor in series with BST2 allows the DH2 pullup current to be adjusted. |
| 17 | 21 | GND | Analog and Power Ground. Connect backside pad to GND. |
| 18 | 22 | DL2 | Low-Side Gate-Driver Output for Controller 2. DL2 swings from GND to LDOOUT (MAX1540A) or GND to VDD (MAX1541). |
| 19 | 23 | V+ | Battery Voltage Input. The controller uses $\mathrm{V}+$ to set the on-time one-shot timing. The DH on-time is inversely proportional to input voltage over a range of 2 V to 28 V . For the MAX1540A, $\mathrm{V}+$ also serves as the linear-regulator input supply. |
| - | 24 | LDOIN | Internal Linear-Regulator Input Supply. Power LDOIN from a 4.5 V to 28 V voltage source. Bypass LDOIN to GND with a $4.7 \mu \mathrm{~F}$ or greater capacitor. For the MAX1540A, LDOIN is internally connected to $\mathrm{V}+$. For the MAX1541, LDOIN must be connected to VDD when LDO is not used. |
| - | 25 | $V_{D D}$ | MAX1541 Supply Voltage Input for the DL_ Gate Driver. Connect to the system supply voltage $(+4.5 \mathrm{~V}$ to $+5.5 \mathrm{~V})$. Bypass $\mathrm{V}_{\mathrm{DD}}$ to power ground with a $1 \mu \mathrm{~F}$ or greater ceramic capacitor. For the MAX1540A, LDOOUT supplies the DL_ gate drivers ( $\mathrm{V}_{\mathrm{DD}}=$ LDOOUT). |
| 20 | 26 | LDOOUT | Linear Regulator Output. Bypass LDOOUT with a 1 䒑F or greater capacitor per 5 mA of load (internal and external), with a minimum of 4.74F. For the MAX1540A, LDOOUT powers the $\mathrm{DL}_{-}$gate drivers (VDD internally connected to LDOOUT), |
| - | 27 | FBLDO | Feedback Input for the Linear Regulator. Connect to GND for a fixed 5V output. For an adjustable output ( 1.25 V to V LDOIN -0.6 V ), connect FBLDO to a resistive voltagedivider from LDOOUT to analog ground (GND). The FBLDO regulation voltage is +1.25 V . For the MAX1540A, FBLDO is internally connected to GND for a fixed 5 V output. |
| 21 | 28 | DL1 | Low-Side Gate-Driver Output for Controller 1. DL1 swings from GND to LDOOUT (MAX1540A) or GND to VDD (MAX1541). |
| 22 | 29 | LDOON | Linear-Regulator Enable Input. For automatic startup, connect to $\mathrm{V}+$ or LDOIN (MAX1541). Connect to GND to shut down the linear regulator. |
| 23 | 30 | BST1 | Boost Flying-Capacitor Connection for Controller 1. Connect to an external capacitor and diode as shown in Figure 8. An optional resistor in series with BST1 allows the DH1 pullup current to be adjusted. |

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Pin Description (continued)

| PIN |  | NAME |  |
| :---: | :---: | :---: | :--- | :--- |
| MAX1540A | MAX1541 |  |  |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

Pin Description (continued)

| PIN |  | NAME |  |
| :---: | :---: | :---: | :--- |
| MAX1540A | MAX1541 |  | FUNCTION |
| 31 | 39 | ON2 | OUT2 Enable Input. Pull ON2 to GND to shut down controller 2 (OUT2). Connect to <br> VCC for normal operation. When discharge mode is enabled by OVP/UVP, the output <br> is discharged through a 10 2 resistor between OUT2 and GND, and DL2 is forced <br> high after VouT2 drops below 0.3V. When discharge mode is disabled by OVP/UVP, <br> OUT2 remains a high-impedance input and DL2 is forced low so LX2 also appears as <br> a high impedance. A rising edge on ON1 or ON2 clears the fault-protection latch. |
| 32 | 40 | ON1 | OUT1 Enable Input. Pull ON1 to GND to shut down controller 1 (OUT1). Connect to <br> VCC for normal operation. When discharge mode is enabled by OVP/UVP, the output <br> is discharged through a 10 2 resistor between OUT1 and GND, and DL1 is forced <br> high after Vout1 drops below 0.3V. When discharge mode is disabled by OVP/UVP, <br> OUT1 remains a high-impedance input and DL1 is forced low so LX1 also appears as <br> high impedance. A rising edge on ON1 or ON2 clears the fault-protection latch. |
| - | - | EP |  |

Table 1. Component Selection for Standard Applications

| COMPONENT | MAX1540A |  | MAX1541 |  |
| :---: | :---: | :---: | :---: | :---: |
|  | PWM1 | PWM2 | PWM1 | PWM2 |
| Input Voltage (VIN) | 7 V to 24 V | 7 V to 24V | 7 V to 24V | 7 V to 24V |
| Output Voltage (VOUT_) | 1.8 V | 2.5 V | $1.0 \mathrm{~V} / 1.5 \mathrm{~V}$ | 2.5 V |
| Load Current (Iout_) | 4A | 8A | 4A | 4A |
| Switching Frequency (fsw_) | TON = REF (485kHz) | TON = REF ( 355 kHz ) | TON = REF ( 485 kHz ) | TON = REF (355kHz) |
| Input Capacitor (CIN) | (2) $10 \mu \mathrm{~F}, 25 \mathrm{~V}$ <br> Taiyo Yuden TMK432BJ106KM |  | (2) $4.7 \mu \mathrm{~F}, 25 \mathrm{~V}$ <br> Taiyo Yuden TMK325BJ475KM |  |
| Output Capacitor (Cout_) | $220 \mu \mathrm{~F}, 6.3 \mathrm{~V}, 12 \mathrm{~m} \Omega$ Sanyo POSCAP 6TPD220M | $330 \mu \mathrm{~F}, 4 \mathrm{~V}, 12 \mathrm{~m} \Omega$ Sanyo POSCAP 4TPD330M | $470 \mu \mathrm{~F}, 4 \mathrm{~V}, 10 \mathrm{~m} \Omega$ Sanyo POSCAP 4TPD470M | $220 \mu \mathrm{~F}, 6.3 \mathrm{~V}, 12 \mathrm{~m} \Omega$ Sanyo POSCAP 6TPD220M |
| High-Side MOSFET ( $\mathrm{NH}_{-}$) | $\begin{gathered} 35 \mathrm{~m} \Omega, 30 \mathrm{~V} \\ \text { Fairchild } 1 / 2 \text { FDS6982S } \end{gathered}$ | $20 \mathrm{~m} \Omega$, 30V <br> Fairchild FDS6690 | $\begin{gathered} 35 \mathrm{~m} \Omega, 30 \mathrm{~V} \\ \text { Fairchild } 1 / 2 \text { FDS6982S } \end{gathered}$ | ```35m\Omega,30V Fairchild 1/2 FDS6982S``` |
| Low-Side MOSFET ( NL _) | $\begin{gathered} 22 \mathrm{~m} \Omega, 30 \mathrm{~V} \\ \text { Fairchild } 1 / 2 \text { FDS6982S } \end{gathered}$ | $12.5 \mathrm{~m} \Omega, 30 \mathrm{~V}$ <br> Fairchild FDS6670S | $\begin{gathered} 22 \mathrm{~m} \Omega, 30 \mathrm{~V} \\ \text { Fairchild } 1 / 2 \text { FDS6982S } \end{gathered}$ | $\begin{gathered} 22 \mathrm{~m} \Omega, 30 \mathrm{~V} \\ \text { Fairchild } 1 / 2 \text { FDS6982S } \end{gathered}$ |
| Low-Side Schottky (DL_) <br> (if needed) | 1A, 30V Schottky Nihon EP10QS03L | 1A, 30V Schottky Nihon EP10QS03L | 1A, 30V Schottky Nihon EP10QS03L | 1A, 30V Schottky Nihon EP10QS03L |
| Inductor (L_) | $2.5 \mu \mathrm{H}, 6.2 \mathrm{~A}, 15 \mathrm{~m} \Omega$ Sumida CDEP105(H)-2R5 | $2.2 \mu \mathrm{H}, 10 \mathrm{~A}, 4.4 \mathrm{~m} \Omega$ Sumida CDEP105(L)-2R2 | $\begin{gathered} 1.8 \mu \mathrm{H}, 9.0 \mathrm{~A}, 6.2 \mathrm{~m} \Omega \\ \text { Sumida } \\ \text { CDEP105(S)-1R8 } \end{gathered}$ | $4.3 \mu \mathrm{H}, 6.8 \mathrm{~A}, 8.7 \mathrm{~m} \Omega$ Sumida CDEP105(L)-4R3 |
| RSENSE_ | $15 \mathrm{~m} \Omega \pm 1 \%, 0.5 \mathrm{~W}$ <br> IRC LR2010-01-R015F <br> or Dale WSL-2010-R015F | $5 \mathrm{~m} \Omega \pm 1 \%, 0.5 \mathrm{~W}$ <br> IRC LR2010-01-R005F or Dale WSL-2010-R005F | $15 \mathrm{~m} \Omega \pm 1 \%, 0.5 \mathrm{~W}$ <br> IRC LR2010-01-R015F or Dale WSL-2010-R015F | $15 \mathrm{~m} \Omega \pm 1 \%, 0.5 \mathrm{~W}$ <br> IRC LR2010-01-R015F or Dale WSL-2010-R015F |

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 


-tG\&XVW/VOtS\&XVW

Figure 1. MAX1540A Standard Application Circuit

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Table 2. Component Suppliers

| SUPPLIER | PHONE | WEBSITE |
| :---: | :---: | :---: |
| Central Semiconductor | $\begin{gathered} \text { 631-435-1110 } \\ \text { (USA) } \end{gathered}$ | www.centralsemi.com |
| Coilcraft | $\begin{gathered} \text { 800-322-2645 } \\ \text { (USA) } \end{gathered}$ | www.coilcraft.com |
| Fairchild Semiconductor | $\begin{gathered} \text { 888-522-5372 } \\ \text { (USA) } \end{gathered}$ | www.fairchildsemi.com |
| International Rectifier | $\begin{gathered} \text { 310-322-3331 } \\ \text { (USA) } \end{gathered}$ | www.irf.com |
| Kemet | $\begin{gathered} \text { 408-986-0424 } \\ \text { (USA) } \end{gathered}$ | www.kemet.com |
| Panasonic | $\begin{gathered} \text { 65-6231-3226 } \\ \text { (Singapore), } \\ 408-749-9714 \\ \text { (USA) } \end{gathered}$ | www.panasonic.com |
| Sanyo | 619-661-6835 (USA) | www.sanyovideo.com |
| Siliconix (Vishay) | $\begin{gathered} \text { 203-268-6261 } \\ \text { (USA) } \end{gathered}$ | www.vishay.com |
| Sumida | $\begin{gathered} \text { 408-982-9660 } \\ \text { (USA) } \end{gathered}$ | www.sumida.com |
| Taiyo Yuden | $\begin{aligned} & \text { 03-3667-3408 } \\ & \text { (Japan), } \\ & \text { 408-573-4150 } \\ & \text { (USA) } \end{aligned}$ | www.t-yuden.com |
| TDK | $\begin{gathered} \text { 847-803-6100 } \\ \text { (USA), } \\ \text { 81-3-5201-7241 } \\ \text { (Japan) } \end{gathered}$ | www.component.tdk.com |
| TOKO | 858-675-8013 <br> (USA) | www.tokoam.com |

## Standard Application Circuits

The MAX1540A standard application circuit (Figure 1) generates a 1.8 V and 2.5 V rail for general-purpose use in a notebook computer. The MAX1541 Standard Application Circuit (Figure 12) generates a dynamically adjustable output voltage (OUT1), typical of a graphicsprocessor core requirement, and a fixed 2.5 V output (OUT2).
See Table 1 for component selections. Table 2 lists the component manufacturers.

## Detailed Description

The MAX1540A/MAX1541 provide three independent outputs with independent enable controls. They contain two Quick-PWM step-down controllers ideal for low-voltage power supplies for notebook computers, and a 100 mA linear regulator. Maxim's proprietary Quick-PWM pulsewidth modulators in the MAX1540A/ MAX1541 are specifically designed for handling fast load steps while maintaining a relatively constant operating frequency and inductor operating point over a wide range of input voltages. The Quick-PWM architecture circumvents the poor load-transient timing problems of fixed-frequency currentmode PWMs, while also avoiding the problems caused by widely varying switching frequencies in conventional constant-on-time and constant-off-time PWM schemes.
The MAX1540A linear regulator draws power from the battery voltage and generates a preset 5 V , which can be used to bootstrap the buck controllers for automatic startup. The MAX1541's linear regulator can be connected to any input source from 4.5 V to 28 V to generate an adjustable output voltage as low as 1.25 V , or as high as the input source with 800 mV of dropout at 50mA load.
Single-stage buck conversion allows the MAX1540A/ MAX1541 to directly step down high-voltage batteries for the highest possible efficiency. Alternatively, twostage conversion (stepping down from another system supply rail instead of the battery at a higher switching frequency) allows the minimum possible physical size.
The MAX1540A generates chipset, dynamic randomaccess memory (DRAM), CPU I/O, or other low-voltage supplies down to 0.7 V . The MAX1541 powers chipsets and graphics processor cores that require dynamically adjustable output voltages, or generates the active termination bus that must track the input reference. The MAX1540A is available in a 32-pin thin QFN package with optional inductor-saturation protection and overvoltage/undervoltage protection. The MAX1541 is available in a 40-pin thin QFN package with optional inductor-saturation protection and overvoltage/undervoltage protection.

## +5V Bias Supply (Vcc and VDD)

 The MAX1540A/MAX1541 require a 5 V bias supply in addition to the battery. This 5 V bias supply is either the MAX1540A/MAX1541s' internal linear regulator or the notebook's $95 \%$-efficient 5 V system supply. Keeping the bias supply external to the IC can improve efficiency and allows the fixed 5 V or adjustable linear regulator (MAX1541) to be used for other applications. For the MAX1540A, the gate-driver input supply (VDD) is con-
# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

nected internally to the fixed 5V linear-regulator output (LDOOUT).
The 5V bias supply must provide VCC (PWM controller) and VDD (gate-drive power), so the maximum current drawn is:

$$
\begin{aligned}
\mathrm{I}_{\mathrm{BIAS}} & =\mathrm{ICC}+\text { fSW }\left(\mathrm{QGG}_{\mathrm{G}}(\mathrm{LOW})+\mathrm{QG}_{\mathrm{G}(\mathrm{HIGH}))}\right. \\
& =4 \mathrm{~mA} \text { to } 50 \mathrm{~mA}(\text { typ })
\end{aligned}
$$

where ICC is 1.1 mA (typ), fsw is the switching frequency, and $Q_{G}\left(\right.$ LOW ) and $Q_{G(H I G H)}$ are the MOSFET data sheet's total gate-charge specification limits at $\mathrm{VGS}=5 \mathrm{~V}$.
The $\mathrm{V}+$ battery input and 5 V bias inputs ( $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{DD}}$ ) can be connected together if the input source is a fixed 4.5 V to 5.5 V supply. If the 5 V bias supply powers up prior to the battery supply, the enable signals (ON1 and ON2 going from low to high) must be delayed until the battery voltage is present in order to ensure startup.

## Free-Running, Constant On-Time, PWM Controller with Input Feed Forward

 The Quick-PWM control architecture is a pseudofixedfrequency, constant on-time, current-mode regulator with voltage feed forward (Figure 2). This architecture relies on the output filter capacitor's ESR to act as a current-sense resistor, so the output ripple voltage provides the PWM ramp signal. The Quick-PWM algorithm is simple: the high-side switch on-time relies solely on an adjustable one-shot whose pulse width is inversely proportional to input voltage and directly proportional to output voltage. Another one-shot sets a fixed minimum off-time (400ns typ). The controller triggers the on-time one-shot when the error comparator is low, the inductor current is below the valley current-limit threshold, and the minimum off-time one-shot has timed out.
## On-Time One-Shot (TON)

The heart of the PWM core is the one-shot that sets the high-side switch on-time. This fast, low-jitter, adjustable one-shot includes circuitry that varies the on-time in response to the battery and output voltages. The highside switch on-time is inversely proportional to the battery voltage as measured by the $\mathrm{V}+$ input ( V IN $=\mathrm{V}+$ ), and proportional to the output voltage as measured by the OUT_ input:

$$
\text { On-Time }=K\left(\frac{\mathrm{~V}_{\mathrm{OUT}}}{\mathrm{~V}_{\mathrm{IN}}}\right)
$$

where $K$ (switching period) is set by the TON pin-strap connection (Table 3). This algorithm results in a nearly constant switching frequency despite the lack of a fixedfrequency clock generator. The benefits of a constant switching frequency are twofold: 1) the frequency can be selected to avoid noise-sensitive regions such as the 455 kHz IF band and 2) the inductor ripple-current operating point remains relatively constant, resulting in easy design methodology and predictable output voltage ripple. The on-time for the main controller ( DH 1 ) is set $15 \%$ higher than the nominal frequency setting $(200 \mathrm{kHz}$, $300 \mathrm{kHz}, 420 \mathrm{kHz}$, or 540 kHz ), while the on-time for the secondary controller ( DH 2 ) is set $15 \%$ lower than the nominal setting. This prevents audio-frequency "beating" between the two asynchronous regulators.
The on-time one-shot has good accuracy at the operating points specified in the Electrical Characteristics (approximately $\pm 12.5 \%$ at 540 kHz and 420 kHz nominal settings, and $\pm 10 \%$ with the 300 kHz and 200 kHz settings). On-times at operating points far removed from the conditions specified in the Electrical Characteristics can vary over a wider range.
The constant on-time translates only roughly to a constant switching frequency. The on-times guaranteed in the Electrical Characteristics are influenced by resistive losses and by switching delays in the high-side MOSFET. Resistive losses-including the inductor, both MOSFETs, and PC board copper losses in the output and groundtend to raise the switching frequency as the load increases. The dead-time effect increases the effective on-time, reducing the switching frequency as one or both dead times add to the effective on-time. It occurs only in PWM mode $\overline{\mathrm{SKIP}}=\mathrm{V}_{\mathrm{CC}}$ ) and during dynamic output-voltage transitions when the inductor current reverses at light- or negative-load currents. With reversed inductor current, the inductor's EMF causes LX_ to go high earlier than normal, extending the on-time by a period equal to the driver dead time.
For loads above the critical conduction point, where the dead-time effect no longer occurs, the actual switching frequency is:

$$
f_{S W}=\frac{V_{\text {OUT_ }}+V_{\text {DROP1 }}}{t_{\text {ON }}\left(V_{I_{N}}+V_{\text {DROP1 }}-V_{\text {DROP2 } 2}\right)}
$$

where VDROP1 is the sum of the parasitic voltage drops in the inductor discharge path, including synchronous rectifier, inductor, and PC board resistances; VDROP2 is the sum of the resistances in the charging path, includ-

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator



Figure 2. MAX1540A/MAX1541 Functional Diagram

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

Table 3. Approximate K-Factor Errors

| NOMINAL TON SETTING (kHz) | K-FACTOR ERROR (\%) | CONTROLLER 1 (OUT1) |  | CONTROLLER 2 (OUT2) |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | $\begin{aligned} & \text { TYPICAL } \\ & \text { K-FACTOR } \\ & (\mu \mathrm{s}) \\ & \hline \end{aligned}$ | MINIMUM Vin AT Vout1 $=1.8 \mathrm{~V}^{*}$ <br> (V) | $\begin{aligned} & \text { TYPICAL } \\ & \text { K-FACTOR } \\ & (\mu \mathrm{s}) \\ & \hline \end{aligned}$ | MINIMUM VIN AT VOUT2 $=2.5 \mathrm{~V}^{*}$ <br> (V) |
| 200 kHz (TON = VCC) | $\pm 10$ | 4.5 (235kHz) | 2.28 | 6.2 (170kHz) | 2.96 |
| 300 kHz (TON = open) | $\pm 10$ | 3.0 (345kHz) | 2.52 | 4.1 (255kHz) | 3.18 |
| 420 kHz (TON = REF) | $\pm 12.5$ | 2.2 (485kHz) | 2.91 | 3.0 (355kHz) | 3.48 |
| 540 kHz (TON = GND) | $\pm 12.5$ | 1.7 (620kHz) | 3.42 | 2.3 (460kHz) | 3.87 |

*See the Step-Down Converter Dropout Performance section ( $h=1.5$ and worst-case K-factor value used).

## Table 4. $\overline{\text { SKIP }}$ Configuration Table

| $\overline{\mathbf{S K I P}}$ | OUT1 MODE | OUT2 MODE |
| :---: | :---: | :---: |
| VCC $^{2}$ | Forced PWM | Forced PWM |
| Open | Forced PWM | Pulse skipping |
| REF | Pulse skipping | Forced PWM |
| GND | Pulse skipping | Pulse skipping |

ing the high-side switch, inductor, and PC board resistances; and tow is the on-time calculated by the MAX1540A/MAX1541.

## Light-Load Operation (SKIP)

The four-level SKIP input selects light-load, pulse-skipping operation by independently enabling or disabling the zero-crossing comparator for each controller (Table 4). When the zero-crossing comparator is enabled, the controller forces DL_ low when the current-sense inputs detect zero inductor current. This keeps the inductor from discharging the output capacitors and forces the controller to skip pulses under light-load conditions to avoid overcharging the output. When the zero-crossing comparator is disabled, the controller maintains PWM operation under light-load conditions (see the ForcedPWM Mode section).

## Automatic Pulse-Skipping Mode

 In skip mode, an inherent automatic switchover to PFM takes place at light loads (Figure 3). This switchover is affected by a comparator that truncates the low-side switch on-time at the inductor current's zero crossing. The zero-crossing comparator differentially senses the inductor current across the current-sense inputs (CSP_ to CSN_). Once VCSP_ - VCSN_ drops below 5\% of the current-limit threshold ${ }^{-}(2.5 \mathrm{mV}$ for the default 50 mV cur-rent-limit threshold), the comparator forces DL_ low (Figure 3). This mechanism causes the threshold between pulse-skipping PFM and nonskipping PWM operation to coincide with the boundary between con-tinuous and discontinuous inductor-current operation (also known as the "critical-conduction" point). The load-current level at which PFM/PWM crossover occurs, ILOAD(SKIP), is equal to half the peak-to-peak ripple current, which is a function of the inductor value (Figure 4). This threshold is relatively constant, with only a minor dependence on battery voltage:

$$
\operatorname{LOAD}(S K I P) \approx\left(\frac{V_{\text {OUT }} K}{2 L}\right)\left(\frac{V_{I N}-V_{\text {OUT }}}{V_{I N}}\right)
$$

where K is the on-time scale factor (Table 3). For example, in the MAX1541 Standard Application Circuit (Figure 12) ( $\mathrm{K}=3.0 \mathrm{Hs}$, Vout2 $=2.5 \mathrm{~V}, \mathrm{~V} \mathbb{I N}=12 \mathrm{~V}$, and L $=4.3 \mu \mathrm{H})$, the pulse-skipping switchover occurs at:

$$
\left(\frac{2.5 \mathrm{~V} \times 3.0 \mu \mathrm{~s}}{2 \times 4.3 \mu \mathrm{H}}\right)\left(\frac{12 \mathrm{~V}-2.5 \mathrm{~V}}{12 \mathrm{~V}}\right)=0.69 \mathrm{~A}
$$

The crossover point occurs at an even lower value if a swinging (soft-saturation) inductor is used. The switching waveforms may appear noisy and asynchronous when light loading causes pulse-skipping operation, but this is a normal operating condition that results in high light-load efficiency. Trade-offs in PFM noise vs. light-load efficiency are made by varying the inductor value. Generally, low inductor values produce a broader efficiency vs. load curve, while higher values result in higher full-load efficiency (assuming that the coil resistance remains fixed) and less output voltage ripple. Penalties for using higher inductor values include larger physical size and degraded load-transient response (especially at low input-voltage levels).
DC-output accuracy specifications refer to the threshold of the error comparator. When the inductor is in continuous conduction, the MAX1540A/MAX1541 regulate the valley of the output ripple, so the actual DC output voltage is higher than the trip level by $50 \%$ of the output ripple voltage. In discontinuous conduction

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator



Figure 3. MAX1540A/MAX1541 PWM-Controller Functional Diagram


Figure 4. Pulse-Skipping/Discontinuous Crossover Point
(IOUT < ILOAD(SKIP)), the output voltage has a DC regulation level higher than the error-comparator threshold by approximately $1.5 \%$ due to slope compensation.

## Forced-PWM Mode

The low-noise forced-PWM mode disables the zerocrossing comparator, which controls the low-side switch on-time. This forces the low-side gate-drive waveform to be constantly the complement of the highside gate-drive waveform, so the inductor current
reverses at light loads while DH_ maintains a duty factor of Vout_ / VIN. The benefit of forced-PWM mode is to keep the switching frequency fairly constant. However, forced-PWM operation comes at a cost: the no-load 5 V bias current remains between 4 mA to 40 mA , depending on the external MOSFETs and switching frequency.
Forced-PWM mode is most useful for reducing audiofrequency noise, improving load-transient response, and providing sink-current capability for dynamic out-put-voltage adjustment. The MAX1541 uses forcedPWM operation during all dynamic output-voltage transitions (GATE transition detected) in order to ensure fast, accurate transitions. Since forced-PWM operation disables the zero-crossing comparator, the inductor current reverses under light loads, quickly discharging the output capacitors. FBLANK determines how long the MAX1541 maintains forced-PWM operation-typically $220 \mu \mathrm{~s}($ FBLANK $=\mathrm{Vcc}), 140 \mu \mathrm{~s}(F B L A N K=o p e n$ or GND), or $65 \mu \mathrm{~s}$ (FBLANK = REF).

## Current-Limit Protection (ILIM_) <br> Valley Current Limit

The current-limit circuit employs a unique "valley" cur-rent-sensing algorithm that uses a current-sense resistor between CSP_ and CSN_ as the current-sensing ele-

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 



Figure 5. MAX1540A/MAX1541 Current-Limit Functional Diagram
ment (Figure 1). If the magnitude of the current-sense signal is above the valley current-limit threshold, the PWM controller is not allowed to initiate a new cycle (Figures 3 and 5). The actual peak current is greater than the valley current-limit threshold by an amount equal to the inductor ripple current. Therefore, the exact current-limit characteristic and maximum load capability are a function of the current-sense resistance, inductor value, and battery voltage. When combined with the undervoltage protection circuit, this current-limit method is effective in almost every circumstance. Figure 6 shows the valley current-limit threshold point.
In forced-PWM mode, the MAX1540A/MAX1541 also implement a negative current limit to prevent excessive reverse inductor currents when VOUT is sinking current. The negative current-limit threshold is set to approximately 120\% of the positive current limit and tracks the positive current limit when ILIM is adjusted.
The current-limit threshold is adjusted with an external resistor-divider at ILIM_. A $2 \mu \mathrm{~A}$ to $20 \mu \mathrm{~A}$ divider current is recommended for accuracy and noise immunity. The current-limit threshold adjustment range is from 25 mV to 200 mV . In the adjustable mode, the current-limit threshold voltage is precisely $1 / 10$ th the voltage seen at ILIM_. The threshold defaults to 50 mV when ILIM_ is


Figure 6. Valley Current-Limit Threshold Point
connected to VCC. The logic threshold for switchover to the 50 mV default value is approximately VCC -1 V .
Carefully observe the PC board layout guidelines to ensure that noise and DC errors do not corrupt the differential current-sense signals seen by CSP_ and CSN_. Place the IC close to the sense resistor with short, direct traces, making a Kelvin-sense connection to the current-sense resistor.

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## Inductor-Saturation Limit

The LSAT connection selects an upper current-sense limit as the inductor-saturation threshold, or disables the inductor-saturation protection feature altogether (LSAT = GND). When enabled, the inductor-saturation threshold is a multiple of the positive valley current-limit threshold (Table 5) and tracks the valley current limit when ILIM is adjusted. The selected inductor-saturation threshold should give sufficient headroom above the peak inductor current so switching noise does not accidentally trip the saturation protection. Selecting an excessively high threshold may allow inductor saturation to go undetected. For an inductor with a low LIR (the ratio of the inductor ripple current to the designed maximum load current) near 20\%, select the lowest saturation threshold of $1.5 \times \operatorname{lLIM}(V A L)(L S A T=R E F)$. When using an inductor with a higher LIR, increase the induc-tor-saturation threshold accordingly.
When inductor-saturation protection is enabled, the MAX1540A/MAX1541 continuously monitor the inductor current through the voltage across the current-sense resistor. When the inductor-saturation threshold is exceeded, the MAX1540A/MAX1541 immediately turn off the high-side gate driver and enable a $6 \mu \mathrm{~A}$ discharge current on ILIM_ (Figure 7) at the beginning of the next $\mathrm{DH}_{-}$on-time. This reduces the voltage on ILIM_ by $\Delta$ VILIM where:

$$
\left.\Delta V_{\text {ILIM }}=-\left(\frac{R_{A} R_{B}}{R_{A}+R_{B}}\right) \right\rvert\, \operatorname{ILIM}(L S A T)
$$



Figure 7. Adjustable Current-Limit Threshold
where the ILIM saturation fault sink current (IILIM(LSAT)) is typically $6 \mu \mathrm{~A}$ (see the Electrical Characteristics table). When using the default 50 mV valley current-limit threshold (ILIM_ = VCC), the ILIM_ saturation fault sink current does not lower the current-limit threshold (Figure 5).
If the inductor current remains below the saturation threshold during the next cycle, the controller disables the ILIM_ discharge current, allowing the ILIM_ voltage to return to its nominal set point. The inductor should not remain in saturation once the controller reduces the valley current limit. If the inductor remains saturated, the output voltage may drop low enough to trip the undervoltage fault protection (UVP enabled), causing the MAX1540A/MAX1541 to set the fault latch and shut down both outputs. Adding a capacitor from ILIM_ to GND slows the ILIM_ voltage change by the time constant $\tau=\left(R_{A} \| R_{B}\right) \times$ CILIM, where $\tau$ is between 5 to 10 switching periods. If the inductor saturation occurs only during a short load transient, the time constant allows the power supply to recover before the output voltage drops below the output undervoltage threshold.
Set $\Delta$ VILIM to be at least $30 \%$ of the ILIM_ set voltage. Calculate $R_{A}$ and $R_{B}$ using the equations below:

$$
\begin{gathered}
R_{A}=\frac{V_{\text {REF }}}{\operatorname{ILIM(LSAT)}}\left(\frac{\Delta V_{\text {ILIM }}}{V_{\text {ILIM(SET) }}}\right) \text { with }\left(\frac{\Delta V_{\text {ILIM }}}{V_{\text {ILIM }(S E T)}}\right) \text { set at } 30 \% \\
R_{B}=\frac{R_{A}}{\left(\frac{V_{\text {REF }}}{V_{\text {ILIM }(S E T)}}-1\right)}
\end{gathered}
$$

Inductor-saturation sensing works best when using a cur-rent-sense resistor in series with the inductor. See the Setting the Current Limit section for various current-sense configurations (Figure 14) and LSAT recommendations.

Table 5. LSAT Configuration Table

| LSAT | INDUCTOR-SATURATION THRESHOLD |
| :---: | :---: |
| $V_{C C}$ | $2.00 \times$ ILIM(VAL) |
| Open | $1.75 \times$ LIIM(VAL) |
| REF | $1.50 \times$ ILIM(VAL) |
| GND | Disabled |

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 


#### Abstract

MOSFET Gate Drivers (DH_, DL_) The $\mathrm{DH}_{-}$and $\mathrm{DL}_{-}$drivers are optimized for driving mod-erate-sized high-side, and larger low-side power MOSFETs. This is consistent with the low duty factor seen in notebook applications where a large VIN - VOUT differential exists. An adaptive dead-time circuit monitors the DL_ output and prevents the high-side MOSFET from turning on until DL_ is off. A similar adaptive deadtime circuit monitors the DH_ output, preventing the lowside MOSFET from turning on until $\mathrm{DH}_{-}$is off. There must be a low-resistance, low-inductance path from the DL_ and DH_ drivers to the MOSFET gates for the adaptive dead-time circuits to work properly; otherwise, the sense circuitry in the MAX1540A/MAX1541 interprets the MOSFET gates as "off" while charge actually remains. Use very short, wide traces ( 50 mils to 100 mils wide if the MOSFET is 1 in from the driver). The internal pulldown transistor that drives DL_ low is robust, with a $0.6 \Omega$ (typ) on-resistance. This helps prevent $D L_{\text {_ }}$ from being pulled up due to capacitive coupling from the drain to the gate of the low-side MOSFETs when the inductor node (LX_) quickly switches from ground to $\mathrm{V}_{\mathrm{IN}}$. Applications with high input voltages and long inductive driver traces may require additional gate-to-source capacitance to ensure fast-rising LX_ edges do not pull up the low-side MOSFETs gate, causing shoot-through currents. The capacitive coupling between LX_ and DL_ created by the MOSFET's gate-todrain capacitance (CRSS), gate-to-source capacitance (CISS-CRSS), and additional board parasitics should not exceed the following minimum threshold:


$$
\mathrm{V}_{\mathrm{GS}(\mathrm{TH})}>\mathrm{V}_{\mathrm{IN}}\left(\frac{\mathrm{C}_{\mathrm{RSS}}}{\mathrm{C}_{\mathrm{ISS}}}\right)
$$

Lot-to-lot variation of the threshold voltage can cause problems in marginal designs. Alternatively, adding a resistor less than $10 \Omega$ in series with BST_ can remedy the problem by increasing the turn-on time of the high-side MOSFET without degrading the turn-off time (Figure 8).

POR, UVLO, and Soft-Start Power-on reset (POR) occurs when $V_{C C}$ rises above approximately 2 V , resetting the fault latch and soft-start counter, powering-up the reference, and preparing the PWM for operation. Until VCC reaches 4.25V (typ), VCC undervoltage lockout (UVLO) circuitry inhibits switching. The controller inhibits switching by pulling $\mathrm{DH}_{\mathbf{\prime}}$ low, and holding DL_ low when OVP and shutdown discharge are disabled or forcing DL_ high when OVP and shutdown discharge are enabled (Table 7). When VCC rises above 4.25 V and $\mathrm{ON}_{-}$is driven high, the controller activates the PWM controller and initializes soft-start.
 THE SWITCHING NODE RISE TIME.
(CNL)* OPTIONAL—THE CAPACITOR REDUCES LX TO DL CAPACITIVE COUPLING THAT CAN CAUSE SHOOT-THROUGH CURRENTS.

Figure 8. Optional Gate-Driver Circuitry

Soft-start allows a gradual increase of the internal currentlimit level during startup to reduce the input surge currents. The MAX1540A/MAX1541 divide the soft-start period into five phases. During the first phase, the controller limits the current limit to only 20\% of the full current limit. If the output does not reach regulation within $425 \mu \mathrm{~s}$, soft-start enters the second phase, and the current limit is increased by another 20\%. This process is repeated until the maximum current limit is reached after 1.7 ms or when the output reaches the nominal regulation voltage, whichever occurs first (see the soft-start waveforms in the Typical Operating Characteristics).

## Power-Good Output (PGOOD_)

 PGOOD_ is the open-drain output for a window comparator that continuously monitors the output. PGOOD_ is actively held low in shutdown and during soft-start. After the digital soft-start terminates, PGOOD_ becomes high impedance as long as the respective output voltage is within $\pm 10 \%$ of the nominal regulation voltage set by FB_. When the output voltage drops $10 \%$ below or rises $10 \%$ above the nominal regulation voltage, the MAX1540A/MAX1541 pull the respective power-good output (PGOOD_) low by turning on the MOSFET (Figure 9). Any fault condition forces both PGOOD1 and PGOOD2 low until the fault latch is cleared by toggling
# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 



Figure 9. Power-Good and Fault Protection
ON1 or ON2, or cycling VCC power below 1V. For logiclevel output voltages, connect an external pullup resistor between PGOOD_ and VCC. A 100k $\Omega$ resistor works well in most applications.
Note that the power-good window detectors are completely independent of the overvoltage and undervolt-age-protection fault detectors.

Fault Blanking (MAX1541 FBLANK)
The main MAX1541 controller (OUT1) automatically enters forced-PWM operation during all dynamic outputvoltage transitions (GATE transition detected) in order to ensure fast, accurate transitions. FBLANK determines how long the main MAX1541 controller maintains forcedPWM operation (Table 6-typically 220 s (FBLANK = VCC), $140 \mu \mathrm{~s}$ (FBLANK $=$ open or GND), or $65 \mu \mathrm{~s}$ (FBLANK = REF).
When fault blanking is enabled (FBLANK $=\mathrm{V}_{\mathrm{CC}}$, open, or REF), the MAX1541 also disables the overvoltage and undervoltage fault protection for OUT1, and forces PGOOD1 to a high-impedance state during the transition period selected by FBLANK (Table 6). This prevents fault protection from latching off the MAX1541 and the PGOOD1 signal from going low when the output voltage change ( $\Delta$ VOUT1) cannot occur as fast as the REFIN1 voltage change ( $\Delta V_{\text {REFIN } 1}$ ).

Table 6. FBLANK Configuration Table

| FBLANK | OUT1 FAULT <br> BLANKING | FORCED-PWM <br> DURATION (MIN/TYP) <br> $(\boldsymbol{\mu s})$ |
| :---: | :---: | :---: |
| VCC $^{\text {OR }}$ | Enabled | $120 / 220$ |
| Open | Enabled | $80 / 140$ |
| REF | Enabled | $35 / 65$ |
| GND | Disabled | $80 / 140$ |

Shutdown and Output Discharge (ON_) When the output discharge mode is enabled (OVP/UVP connected to VCc or left open), and either ON_ is pulled low or an OVP fault or thermal fault sets the fault latch (Table 7), the controller discharges each output through an internal $10 \Omega$ switch connected between OUT_ and ground. While the output discharges, DL_ is forced low and the PWM controller is disabled. Once the output voltage drops below 0.3 V , the low-side driver pulls DL_ high, effectively clamping the output and LX_ switching node to ground. The reference remains active until both output voltages are below 0.3 V to provide an accurate 0.3 V discharge threshold.
When OVP/UVP is connected to REF or GND, the controller does not actively discharge either output, and the DL_ driver remains low until the system reenables the controller. Under these conditions, the output discharge rate is determined by the load current and output capacitance.
The controller detects and latches the discharge-mode state set by OVP/UVP on startup.

## Fault Protection

The MAX1540A/MAX1541 provide over/undervoltage fault protection (Figure 9). Drive OVP/UVP to enable and disable fault protection as shown in Table 7. Once activated, the controller continuously monitors the output for undervoltage and overvoltage fault conditions.

## Overvoltage Protection (OVP)

 When the output voltage rises above $116 \%$ of the nominal regulation voltage and OVP is enabled (OVP/UVP $=$ Vcc or open), the OVP circuit sets the fault latch, shuts down both the Quick-PWM controllers, immediately pulls DH1 and DH2 low, and forces DL1 and DL2 high. This turns on the synchronous-rectifier MOSFETs with $100 \%$ duty, rapidly discharging the output capacitors and clamping both outputs to ground. Note that immediately latching DL_ high can cause the output voltages to go slightly negative due to energy stored in the output LC at the instant the OV fault occurs. If the load
# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

cannot tolerate a negative voltage, place a power Schottky diode across the output to act as a reversepolarity clamp. If the condition that caused the overvoltage persists (such as a shorted high-side MOSFET), the input fuse blows. The MAX1541 ignores OVP faults on OUT1 when it detects a transition on GATE (FBLANK enabled). Toggle ON1 or ON2, or cycle VCC power below 1 V to clear the fault latch and restart the controller.
OVP is disabled when OVP/UVP is connected to REF or GND (Table 7).

Undervoltage Protection (UVP) When the output voltage drops below $70 \%$ of the nominal regulation voltage and UVP is enabled (OVP/UVP = VCC or REF), the controller sets the fault latch and activates the output discharge sequence (see the Shutdown and Output Discharge (ON_) section) of both outputs. When the output voltage drops to 0.3 V , the driver pulls DL high so the synchronous rectifier turns on, clamping the output to GND. UVP is ignored for at least 10 ms (min) after startup (ON_ rising edge), and when transitions are detected on GATE (MAX1541 only, FBLANK enabled). Toggle ON1 or ON2, or cycle VCC power below 1 V to clear the fault latch and restart the controller.
UVP is disabled when OVP/UVP is left open or connected to GND (Table 7).

## Thermal Fault Protection

The MAX1540A/MAX1541 feature a thermal fault-protection circuit. When the linear regulator is disabled
(LDOON = GND), the controller sets the thermal limit at $+160^{\circ} \mathrm{C}$. When the linear regulator is enabled (LDOON $=\mathrm{V}_{\mathrm{C}}$ ), the controller sets the thermal limit at $+150^{\circ} \mathrm{C}$ to protect the internal linear regulator from continuous short-circuit conditions. Once the junction temperature exceeds the thermal limit, the thermal-protection circuit activates the fault latch, pulls PGOOD1 and PGOOD2 low, disables the linear regulator, and activates the output discharge sequence of both outputs regardless of the OVP/UVP setting. Toggle ON1 or ON2, or cycle VCC power below 1 V to reactivate the controller after the junction temperature cools by $10^{\circ} \mathrm{C}$.

## Output Voltage <br> Preset Output Voltages

The MAX1540A/MAX1541s' Dual Mode operation allows the selection of common voltages without requiring external components (Figure 10). For the main controller (OUT1) of the MAX1540A, connect FB1 to GND for a fixed 1.8 V output, to $\mathrm{V}_{\mathrm{C}}$ for a fixed 1.2 V output, or connect FB1 directly to OUT1 for a fixed 0.7 V output. For the secondary controller (OUT2) of the MAX1540A, connect FB2 to GND for a fixed 2.5 V output, to VCC for a fixed 1.5 V output, or connect FB2 directly to OUT2 for a fixed 0.7 V output. The main controller (OUT1) of the MAX1541 regulates to the voltage set at REFIN1 (VFB1 $=\mathrm{V}_{\text {REFIN1 }}$ ) and does not support Dual Mode operation. For the secondary controller (OUT2) of the MAX1541, connect FB2 to GND for a fixed 2.5 V output, to $\mathrm{V}_{\mathrm{CC}}$ for a fixed 1.8 V output, or connect FB2 directly to OUT2 for a fixed 0.7 V output. Table 8 shows the output voltage configuration.

## Table 7. Fault Protection and Shutdown Setting Truth Table

| OVP/UVP | ON_DISCHARGE* | UVP PROTECTION | OVP PROTECTION | THERMAL PROTECTION |
| :---: | :--- | :--- | :--- | :--- |
| VCC | Yes. Output discharged <br> through a $10 \Omega$ resistor, <br> and DL forced high when <br> output drops below 0.3V. | Yes. UVP fault activates <br> the discharge sequence. | Yes. DH pulled low and DL <br> forced high immediately. | Yes. Thermal fault activates <br> the discharge sequence. |
| Open | Yes. Output discharged <br> through a 10 $\Omega$ resistor, <br> and DL forced high when <br> output drops below 0.3V. | No. UVP disabled. | Yes. DH pulled low and DL <br> forced high immediately. | Yes. Thermal fault activates <br> the discharge sequence. |
| REF | No. DL forced low when <br> shut down. | Yes. UVP fault activates <br> the discharge sequence. | No. OVP disabled. | Yes. Thermal fault activates <br> the discharge sequence. |
| GND | No. DL forced low when <br> shut down. | No. UVP disabled. | No. OVP disabled. | Yes. Thermal fault activates <br> the discharge sequence. |

[^0]
# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 



Figure 10. MAX1540A/MAX1541 Dual Mode Feedback Decoder

## Table 8. Output Voltage Configuration

|  | OUT1 |  | OUT2 |  |
| :--- | :---: | :---: | :---: | :---: |
|  | MAX1540A | MAX1541 | MAX1540A | MAX1541 |
| FB_ = VCC | Fixed 1.2V | Not <br> allowed | Fixed 1.5V | Fixed <br> 1.8 V |
| FB_ = GND | Fixed 1.8V | Not <br> allowed | Fixed 2.5V | Fixed <br> 2.5 V |
| FB_ = OUT_ <br> or adjustable | 0.7 V | V REFIN1 | 0.7 V | 0.7 V |

## Setting Vout with a Resistive Voltage-Divider at FB_

The output voltage can be adjusted from 0.7 V to 5.5 V using a resistive voltage-divider (Figure 11). The MAX1540A regulates FB1 and FB2 to a fixed 0.7 V reference voltage. The MAX1541 regulates FB1 to the voltage set at REFIN1 and regulates FB2 to a fixed 0.7 V reference voltage. This makes the main MAX1541 controller (OUT1) ideal for memory applications where the termination supply must track the supply voltage. The adjusted output voltage is:

$$
\mathrm{V}_{\mathrm{OUT}_{-}}=\mathrm{V}_{\mathrm{FB}}\left(1+\frac{\mathrm{R}_{\mathrm{C}}}{\mathrm{R}_{\mathrm{D}}}\right)
$$

where $\mathrm{V}_{\mathrm{FB}}=0.7 \mathrm{~V}$ for the $\mathrm{MAX1540A}$, and $\mathrm{V}_{\mathrm{FB}} 1=$ $V_{\text {REFIN1 }}$ and $\mathrm{V}_{\mathrm{FB} 2}=0.7 \mathrm{~V}$ for the MAX1541.

## Dynamic Output Voltages (MAX1541 OUT1 Only)

The MAX1541 regulates FB1 to the voltage set at REFIN1. By changing the voltage at REFIN1, the MAX1541 can be used in applications that require dynamic output-voltage changes between two set points. Figure 12 shows a dynamically adjustable resistive voltage-divider network at REFIN1. Using the GATE signal and open-drain output (OD), a resistor can be switched in and out of the REFIN1 resistor-divider, changing the voltage at REFIN1. A logic high on GATE turns on the internal N -channel MOSFET, forcing OD to a low-impedance state. A logic low on GATE disables the N -channel MOSFET, so OD is high impedance. The two output voltages (FB1 = OUT1) are determined by the following equations:

$$
\begin{gathered}
V_{\text {OUT1 (LOW) }}=V_{\text {REF }}\left(\frac{R 9}{R 8+R 9}\right) \\
V_{\text {OUT1 }}(H I G H)=V_{\text {REF }}\left[\frac{(R 9+R 10)}{R 8+(R 9+R 10)}\right]
\end{gathered}
$$

The main MAX1541 controller (OUT1) automatically enters forced-PWM operation on the rising and falling edges of GATE, and remains in forced-PWM mode for a minimum time selected by FBLANK (Table 6). ForcedPWM operation is required to ensure fast, accurate negative voltage transitions when REFIN1 is lowered. Since forced-PWM operation disables the zero-crossing comparator, the inductor current may reverse under

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 



Figure 11. Setting VOUT with a Resistive Voltage-Divider at FB_
light loads, quickly discharging the output capacitors. If fault blanking is enabled, the MAX1541 also disables the main controller's (OUT1) overvoltage and undervoltage fault protection, and forces PGOOD1 to a highimpedance state for the period selected by FBLANK (Table 6).
For a step-voltage change at REFIN1, the rate of change of the output voltage is limited by the inductor current ramp, the total output capacitance, the current limit, and the load during the transition. The inductor current ramp is limited by the voltage across the inductor and the inductance. The total output capacitance determines how much current is needed to change the output voltage. Additional load current slows down the output-voltage change during a positive REFIN1 voltage change, and speeds up the output-voltage change during a negative REFIN1 voltage change. For fast positive output-voltage transitions, the current limit must be greater than the load current plus the transition current:

$$
\text { LIMIT }>\text { LOADD }+ \text { COUT } \frac{d_{V}}{d_{t}}
$$

Adding a capacitor across REFIN1 and GND filters noise and controls the rate of change of the REFIN1
voltage during dynamic transitions. With the additional capacitance, the REFIN1 voltage slews between the two set points with a time constant given by REQ $x$ CREFIN1, where REQ is the equivalent parallel resistance seen by the slew capacitor. Looking at Figure 12, the time constant for a positive REFIN1 voltage transition is:

$$
\tau_{\mathrm{POS}}=\left[\frac{\mathrm{R} 8 \times(\mathrm{R} 9+\mathrm{R} 10)}{\mathrm{R8}+(\mathrm{R} 9+\mathrm{R} 10)}\right] \mathrm{C}_{\text {REFIN1 }}
$$

and the time constant for a negative REFIN1 voltage transition is:

$$
\tau_{\mathrm{NEG}}=\left(\frac{\mathrm{R} 8 \times \mathrm{R} 9}{\mathrm{R} 8+\mathrm{R} 9}\right) \mathrm{C}_{\mathrm{REFIN} 1}
$$

## Linear Regulator (LDO)

The maximum input voltage for the linear regulator is 28 V , while the minimum input voltage is determined by the 800 mV (max) dropout voltage (VLDOIN(MIN) = VLDOOUT + VDROPOUT) at 50 mA load. Bypass the linear regulator's output (LDOOUT) with a $4.7 \mu \mathrm{~F}$ or greater capacitor, providing at least $1 \mu \mathrm{~F}$ per 5 mA of internal and external load on the linear regulator. The LDO can source up to 100 mA for powering the controller or supplying a small external load.
For the MAX1540A, the linear regulator provides the 5V bias supply that powers the gate drivers and analog controller (Figure 1), providing stand-alone capability. The linear regulator's input is internally connected to the battery voltage input (LDOIN $=\mathrm{V}+$ ), and the gatedriver input supply is internally connected to the linear regulator's output (VDD $=$ LDOOUT). Figure 13 is the internal linear-regulator functional diagram.
For the MAX1541, the linear regulator supports Dual Mode operation to allow the selection of a 5 V output voltage without requiring external components (Figure 1). Connect FBLDO to GND for a fixed 5.0 V output. The linear regulator's output voltage can be adjusted from 1.25 V to 5.5 V using a resistive voltage-divider (Figure 12). The MAX1541 regulates FBLDO to a 1.25 V feedback voltage. The adjusted output voltage is:

$$
\mathrm{V}_{\mathrm{LDOOUT}}=\mathrm{V}_{\mathrm{FBLDO}}\left(1+\frac{\mathrm{R} 11}{\mathrm{R} 12}\right)
$$

where $\mathrm{V}_{\mathrm{FBLDO}}=1.25 \mathrm{~V}$. If unused, disable the MAX1541 linear regulator by connecting LDOON to GND.

Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## MAX1540A/MAX1541



Figure 12. MAX1541 Standard Application Circuit

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 



Figure 13. Internal Linear-Regulator Functional Diagram

## Design Procedure

Firmly establish the input voltage range and maximum load current before choosing a switching frequency and inductor operating point (ripple-current ratio). The primary design trade-off lies in choosing a good switching frequency and inductor operating point, and the following four factors dictate the rest of the design:

- Input voltage range: The maximum value $\left(\mathrm{V}_{\mathrm{IN}(\mathrm{MAX})}\right)$ must accommodate the worst-case, high AC-adapter voltage. The minimum value ( $\left.\mathrm{V}_{\mathrm{IN}(\mathrm{MIN})}\right)$ must account for the lowest battery voltage after drops due to connectors, fuses, and battery selector switches. If there is a choice at all, lower input voltages result in better efficiency.
- Maximum load current: There are two values to consider. The peak load current (ILOAD(MAX)) determines the instantaneous component stresses and filtering requirements and thus drives output capacitor selection, inductor saturation rating, and the design of the current-limit circuit. The continuous load current (ILOAD) determines the thermal stresses and thus drives the selection of input capacitors, MOSFETs, and other critical heat-contributing components.
- Switching frequency: This choice determines the basic trade-off between size and efficiency. The optimal frequency is largely a function of maximum input voltage due to MOSFET switching losses that are proportional to frequency and $\mathrm{V}_{\mathrm{IN} 2}$. The optimum frequency is also a moving target, due to rapid improvements in MOSFET technology that are making higher frequencies more practical.
- Inductor operating point: This choice provides trade-offs between size vs. efficiency and transient response vs. output ripple. Low inductor values provide better transient response and smaller physical size, but also result in lower efficiency and higher output ripple due to increased ripple currents. The minimum practical inductor value is one that causes the circuit to operate at the edge of critical conduction (where the inductor current just touches zero with every cycle at maximum load). Inductor values lower than this grant no further sizereduction benefit. The optimum operating point is usually found between $20 \%$ and $50 \%$ ripple current. When pulse skipping (SKIP low and light loads), the inductor value also determines the load-current value at which PFM/PWM switchover occurs.


# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

## Inductor Selection

The switching frequency and inductor operating point determine the inductor value as follows:

$$
\mathrm{L}=\frac{\mathrm{V}_{\text {OUT }}\left(\mathrm{V}_{\text {IN }}-V_{\text {OUT }}\right)}{V_{\text {IN }} \times \mathrm{fSW}_{\mathrm{SW}} \times \operatorname{LOAD}(\mathrm{MAX})^{\operatorname{LIR}}}
$$

For example: $\operatorname{ILOAD}(\mathrm{MAX})=4 \mathrm{~A}, \mathrm{~V}$ IN $=12 \mathrm{~V}$, VOUT2 $=$ $2.5 \mathrm{~V}, \mathrm{fsw}=355 \mathrm{kHz}, 30 \%$ ripple current or $\mathrm{LIR}=0.3$ :

$$
\mathrm{L}=\frac{2.5 \mathrm{~V} \times(12 \mathrm{~V}-2.5 \mathrm{~V})}{12 \mathrm{~V} \times 355 \mathrm{kHz} \times 4 \mathrm{~A} \times 0.3}=4.65 \mu \mathrm{H}
$$

Find a low-loss inductor with the lowest possible DC resistance that fits in the allotted dimensions. Ferrite cores are often the best choice, although powdered iron is inexpensive and can work well at 200 kHz . The core must be large enough not to saturate at the peak inductor current (IPEAK):

$$
I_{\text {PEAK }}=\operatorname{LOAD}(\operatorname{MAX})\left(1+\frac{\operatorname{LIR}}{2}\right)
$$

Most inductor manufacturers provide inductors in standard values, such as $1.0 \mu \mathrm{H}, 1.5 \mu \mathrm{H}, 2.2 \mu \mathrm{H}, 3.3 \mu \mathrm{H}$, etc. Also look for nonstandard values, which can provide a better compromise in LIR across the input voltage range. If using a swinging inductor (where the no-load inductance decreases linearly with increasing current), evaluate the LIR with properly scaled inductance values.

## Transient Response

The inductor ripple current also impacts transientresponse performance, especially at low VIN - Vout differentials. Low inductor values allow the inductor current to slew faster, replenishing charge removed from the output filter capacitors by a sudden load step. The amount of output sag is also a function of the maximum duty factor, which can be calculated from the ontime and minimum off-time:

$$
V_{S A G}=\frac{\left.L_{\left(\Delta I_{\text {LOAD }}(M A X)\right.}\right)^{2}\left[\left(\frac{V_{\text {OUT }} \times K}{V_{\text {IN }}}\right)+t_{\text {OFF }}(M I N)\right]}{2 C_{\text {OUT }} \times V_{\text {OUT }}\left[\left(\frac{\left.V_{\text {IN }}-V_{\text {OUT }}\right) \times K}{V_{\text {IN }}}\right)-\mathrm{t}_{\text {OFF(MIN }}\right]}
$$

where tOFF(MIN) is the minimum off-time (see the Electrical Characteristics) and K is from Table 3.
The amount of overshoot during a full-load to no-load transient due to stored inductor energy can be calculated as:

$$
\mathrm{V}_{\text {SOAR }} \approx \frac{\left(\Delta \mathrm{L}_{\mathrm{LOAD}(\mathrm{MAX})}\right)^{2} \mathrm{~L}}{2 \mathrm{C}_{\text {OUT }} \times \mathrm{V}_{\text {OUT }}}
$$

## Setting the Current Limit

The minimum current-limit threshold must be great enough to support the maximum load current when the current limit is at the minimum tolerance value. The valley of the inductor current occurs at ILOAD(MAX) minus half the ripple current; therefore:

$$
\operatorname{LIM}(V A L)>\operatorname{LOAD}(M A X)-\left(\frac{V_{\text {OUT }}\left(V_{I N(M I N)}-V_{O U T}\right)}{2 V_{\operatorname{IN}(M I N)} f_{S W} L}\right)
$$

where ILIM(VAL) equals the minimum valley current-limit threshold voltage divided by the current-sense resistance (RSENSE). For the 50 mV default setting, the minimum valley current-limit threshold is 40 mV .
Connect ILIM_ to VCc for a default 50 mV valley currentlimit threshold. In adjustable mode, the valley currentlimit threshold is precisely $1 / 10$ th the voltage seen at ILIM_. For an adjustable threshold, connect a resistive divider from REF to analog ground (GND) with ILIM_ connected to the center tap. The external 250 mV to 2 V adjustment range corresponds to a 25 mV to 200 mV valley current-limit threshold. When adjusting the current limit, use $1 \%$ tolerance resistors and a divider current of approximately $10 \mu \mathrm{~A}$ to prevent significant inaccuracy in the valley current-limit tolerance.
The current-sense method (Figure 14) and magnitude determine the achievable current-limit accuracy and power loss (Table 9). Typically, higher current-sense voltage limits provide tighter accuracy, but also dissipate more power. Most applications employ a valley current-sense voltage (VLIM(VAL)) of 50 mV to 100 mV , so the sense resistor may be determined by:
RSENSE = VLIM(VAL) / ILIM(VAL)

For the best current-sense accuracy and overcurrent protection, use a $1 \%$ tolerance current-sense resistor between the inductor and output as shown in Figure 14a. This configuration constantly monitors the inductor current, allowing accurate valley current-limiting and inductor-saturation protection.
For low-output-voltage applications that require higher efficiency, the current-sense resistor can be connected between the source of the low-side MOSFET (NL_) and power ground (Figure 14b) with CSN_ connected to the drain of NL_ and CSP_ connected to power ground. In this configuration, the additional current-sense resistance only dissipates power when $N L_{-}$is conducting current. Inductor-saturation protection must be disabled with this configuration (LSAT = GND) since the inductor current is only properly sensed when the lowside MOSFET is turned on.

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

For high-power applications that do not require highaccuracy current sensing or inductor-saturation protection, the MAX1540A/MAX1541 can use the low-side MOSFET's on-resistance as the current-sense element (RSENSE $=$ RDS(ON)) by connecting CSN_ to the drain of $\mathrm{NL}_{-}$and CSP_ to the source of $\mathrm{NL}_{-}$(Figure 14c). Use the worst-case maximum value for $\mathrm{RDS}_{\mathrm{D}}(\mathrm{ON})$ from the MOSFET data sheet, and add some margin for the rise in $\operatorname{RDS}(\mathrm{ON})$ with temperature. A good general rule is to allow $0.5 \%$ additional resistance for each ${ }^{\circ} \mathrm{C}$ of temperature rise. Inductor-saturation protection must be disabled with this configuration (LSAT = GND) since the inductor current is only properly sensed when the lowside MOSFET is turned on.
Alternatively, high-power applications that require inductor saturation can constantly detect the inductor current by connecting a series RC circuit across the inductor (Figure 14d) with an equivalent time constant:

$$
\frac{L}{R_{L}}=C_{E Q} \times R_{E Q}
$$

where $R_{L}$ is the inductor's series DC resistance. In this configuration, the current-sense resistance is equivalent to the inductor's DC resistance (RSENSE = RL). Use the worst-case inductance and $R_{L}$ values provided by the inductor manufacturer, adding some margin for the inductance drop over temperature and load.
In all cases, ensure an acceptable valley current-limit threshold voltage and inductor-saturation configurations despite inaccuracies in sense-resistance values.

## Output Capacitor Selection

The output filter capacitor must have low enough equivalent series resistance (ESR) to meet output ripple and load-transient requirements, yet have high enough ESR to satisfy stability requirements.

For processor-core voltage converters and other applications where the output is subject to violent load transients, the output capacitor's size depends on how much ESR is needed to prevent the output from dipping too low under a load transient. Ignoring the sag due to finite capacitance:

$$
R_{\mathrm{ESR}} \leq \frac{\mathrm{V}_{\mathrm{STEP}}}{\Delta \mathrm{l}_{\mathrm{LOAD}}(\mathrm{MAX})}
$$

In applications without large and fast load transients, the output capacitor's size often depends on how much ESR is needed to maintain an acceptable level of output voltage ripple. The output ripple voltage of a stepdown controller equals the total inductor ripple current multiplied by the output capacitor's ESR. Therefore, the maximum ESR required to meet ripple specifications is:

$$
\mathrm{R}_{\mathrm{ESR}} \leq \frac{\mathrm{V}_{\mathrm{RIPPLE}}}{\Delta \mathrm{I}_{\mathrm{LOAD}(\mathrm{MAX})} \times \mathrm{LIR}}
$$

The actual capacitance value required relates to the physical size needed to achieve low ESR, as well as to the chemistry of the capacitor technology. Thus, the capacitor is usually selected by ESR and voltage rating rather than by capacitance value (this is true of tantalums, OS-CONs, polymers, and other electrolytics).
When using low-capacity filter capacitors, such as ceramic capacitors, size is usually determined by the capacity needed to prevent VSAG and VSOAR from causing problems during load transients. Generally, once enough capacitance is added to meet the overshoot requirement, undershoot at the rising load edge is no longer a problem (see the VSAG and VSOAR equations in the Transient Response section). However, lowcapacity filter capacitors typically have high-ESR zeros that may affect the overall stability (see the OutputCapacitor Stability Considerations section).

## Table 9. Current-Sense Configurations

| METHOD | CURRENT-SENSE <br> ACCURACY | INDUCTOR-SATURATION <br> PROTECTION | CURRENT-SENSE POWER LOSS <br> (EFFICIENCY) |
| :--- | :---: | :---: | :---: |
| a) Output current-sense resistor | High | Allowed <br> (highest accuracy) | RSENSE $\times$ IOUT $^{2}$ |
| b) Low-side current-sense resistor | High | Not allowed <br> (LSAT $=$ GND) | $\left(1-\frac{V_{\text {OUT }}}{V_{\text {IN }}}\right) \times R_{\text {SENSE }} \times I_{\text {OUT }}{ }^{2}$ |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator



Figure 14. Current-Sense Configurations

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

## Output-Capacitor Stability Considerations

For Quick-PWM controllers, stability is determined by the value of the ESR zero relative to the switching frequency. The boundary of instability is given by the following equation:

$$
\mathrm{f}_{\mathrm{ESR}} \leq \frac{\mathrm{f} S W}{\pi}
$$

where:

$$
\mathrm{f}_{\mathrm{ESR}}=\frac{1}{2 \pi \mathrm{R}_{\mathrm{ESR}} \mathrm{C}_{\mathrm{OUT}}}
$$

For a typical 300 kHz application, the ESR zero frequency must be well below 95 kHz , preferably below 50 kHz . Tantalum and OS-CON capacitors in widespread use at the time of publication have typical ESR zero frequencies of 25 kHz . In the design example used for inductor selection, the ESR needed to support $25 \mathrm{mVP}-\mathrm{P}$ ripple is $25 \mathrm{mV} / 1.2 \mathrm{~A}=20.8 \mathrm{~m} \Omega$. One $220 \mu \mathrm{~F} / 4 \mathrm{~V}$ Sanyo polymer (TPE) capacitor provides $15 \mathrm{~m} \Omega$ (max) ESR. This results in a zero at 48 kHz , well within the bounds of stability.
Do not put high-value ceramic capacitors directly across the feedback sense point without taking precautions to ensure stability. Large ceramic capacitors can have a high-ESR zero frequency and cause erratic, unstable operation. However, it is easy to add enough series resistance by placing the capacitors a couple of inches downstream from the feedback sense point, which should be as close as possible to the inductor.
Unstable operation manifests itself in two related but distinctly different ways: double pulsing and fast-feedback loop instability. Double pulsing occurs due to noise on the output or because the ESR is so low that there is not enough voltage ramp in the output voltage signal. This "fools" the error comparator into triggering a new cycle immediately after the 400ns minimum offtime period has expired. Double pulsing is more annoying than harmful, resulting in nothing worse than increased output ripple. However, it can indicate the possible presence of loop instability due to insufficient ESR. Loop instability can result in oscillations at the output after line or load steps. Such perturbations are usually damped, but can cause the output voltage to rise above or fall below the tolerance limits.
The easiest method for checking stability is to apply a very fast zero-to-max load transient and carefully observe the output voltage ripple envelope for overshoot and ringing. It can help to monitor simultaneously the inductor current with an AC current probe. Do not allow more than one cycle of ringing after the initial step-response under/overshoot.

## Input-Capacitor Selection

The input capacitor must meet the ripple current requirement (IRMS) imposed by the switching currents:


For most applications, nontantalum chemistries (ceramic, aluminum, or OS-CON) are preferred due to their resistance to power-up surge currents typical of systems with a mechanical switch or connector in series with the input. If the MAX1540A/MAX1541 are operated as the second stage of a two-stage power conversion system, tantalum input capacitors are acceptable. In either configuration, choose a capacitor that has less than $10^{\circ} \mathrm{C}$ temperature rise at the RMS input current for optimal reliability and lifetime.

Power MOSFET Selection Most of the following MOSFET guidelines focus on the challenge of obtaining high load-current capability when using high-voltage (>20V) AC adapters. Low-current applications usually require less attention.
The high-side MOSFET ( NH ) must be able to dissipate the resistive losses plus the switching losses at both $\operatorname{VIN}(\operatorname{MIN})$ and $\operatorname{VIN}(M A X)$. Ideally, the losses at $\operatorname{VIN(MIN)}$ should be roughly equal to the losses at $\operatorname{VIN}(\mathrm{MAX})$, with lower losses in between. If the losses at $\operatorname{VIN}(\mathrm{MIN})$ are significantly higher, consider increasing the size of $\mathrm{NH}_{\mathrm{H}}$.
Conversely, if the losses at $\mathrm{VIN}(\mathrm{MAX})$ are significantly higher, consider reducing the size of $\mathrm{NH}_{\mathrm{H}}$. If $\mathrm{VIN}_{\mathrm{N}}$ does not vary over a wide range, maximum efficiency is achieved by selecting a high-side MOSFET (NH) that has conduction losses equal to the switching losses.
Choose a low-side MOSFET (NL) that has the lowest possible on-resistance (RDS(ON)), comes in a moderate-sized package (i.e., 8 -pin SO, DPAK, or D2PAK), and is reasonably priced. Ensure that the MAX1540A/MAX1541 DL_ gate driver can supply sufficient current to support the gate charge and the current injected into the parasitic drain-to-gate capacitor caused by the high-side MOSFET turning on; otherwise, cross-conduction problems may occur. Switching losses are not an issue for the low-side MOSFET since it is a zero-voltage switched device when used in the step-down topology.

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

Worst-case conduction losses occur at the duty factor extremes. For the high-side MOSFET (NH), the worstcase power dissipation due to resistance occurs at minimum input voltage:

$$
\operatorname{PD}\left(N_{H} \text { Resistance }\right)=\left(\frac{V_{O U T}}{V_{I N}}\right)(\operatorname{LLOAD})^{2} \times R_{\mathrm{DS}(\mathrm{ON})}
$$

Generally, use a small high-side MOSFET to reduce switching losses at high input voltages. However, the RDS(ON) required to stay within package power-dissipation limits often restricts how small the MOSFET can be. The optimum occurs when the switching losses equal the conduction ( $\operatorname{RDS}(\mathrm{ON})$ ) losses. High-side switching losses do not become an issue until the input is greater than approximately 15 V .
Calculating the power dissipation in high-side MOSFETs ( $\mathrm{N}_{\mathrm{H}}$ ) due to switching losses is difficult, since it must allow for difficult-to-quantify factors that influence the turn-on and turn-off times. These factors include the internal gate resistance, gate charge, threshold voltage, source inductance, and PC board layout characteristics. The following switching loss calculation provides only a very rough estimate and is no substitute for breadboard evaluation, preferably including verification using a thermocouple mounted on $\mathrm{NH}_{\mathrm{H}}$ :

$$
\mathrm{PD}\left(\mathrm{~N}_{H} \text { Switching }\right)=\frac{\left(\mathrm{V}_{\operatorname{IN}(\mathrm{MAX})}\right)^{2} \mathrm{C}_{\mathrm{RSS}} \times \mathrm{f}_{S W} \times \mathrm{I}_{\mathrm{LOAD}}}{\mathrm{I}_{\mathrm{GATE}}}
$$

where CRSS is the reverse transfer capacitance of $\mathrm{NH}_{\mathrm{H}}$, and IGATE is the peak gate-drive source/sink current (1A typ).
Switching losses in the high-side MOSFET can become a heat problem when maximum AC adapter voltages are applied due to the squared term in the switchingloss equation ( $\mathrm{C} \times \mathrm{V}_{\mathrm{IN}}{ }^{2} \times \mathrm{fSW}$ ). If the high-side MOSFET chosen for adequate RDS(ON) at low-battery voltages becomes extraordinarily hot when subjected to VIN(MAX), consider choosing another MOSFET with lower parasitic capacitance.
For the low-side MOSFET (NL), the worst-case power dissipation always occurs at maximum battery voltage:
$\operatorname{PD}\left(N_{L}\right.$ Resistance $)=\left[1-\left(\frac{V_{O U T}}{V_{\text {IN(MAX }}}\right)\right]\left(\left(_{\text {LOAD }}\right)^{2} \times R_{\text {DS }}(O N)\right.$

The absolute worst case for MOSFET power dissipation occurs under heavy overload conditions that are greater than ILOAD(MAX) but are not high enough to exceed the current limit and cause the fault latch to trip. To protect against this possibility, "overdesign" the circuit to tolerate:

$$
\operatorname{l}_{\mathrm{LOAD}}=\operatorname{l}_{\mathrm{VALLEY}(\mathrm{MAX})}+\left(\frac{\mathrm{V}_{\mathrm{OUT}}\left(\mathrm{~V}_{\text {IN }}-\mathrm{V}_{\mathrm{OUT}}\right)}{2 \mathrm{~V}_{\mathrm{IN}} \mathrm{f}_{\mathrm{SW}} \mathrm{~L}}\right)
$$

where $\operatorname{IVALLEY}(\mathrm{MAX})$ is the maximum valley current allowed by the current-limit circuit, including threshold tolerance and sense-resistance variation. The MOSFETs must have a relatively large heatsink to handle the overload power dissipation.
Choose a Schottky diode ( D L ) with a forward-voltage drop low enough to prevent the low-side MOSFET's body diode from turning on during the dead time. As a general rule, select a diode with a DC current rating equal to $1 / 3$ the load current. This diode is optional and can be removed if efficiency is not critical.

## Applications Information

## Step-Down Converter Dropout

 PerformanceThe output-voltage adjustable range for continuousconduction operation is restricted by the nonadjustable minimum off-time one-shot. For best dropout performance, use the slower ( 200 kHz ) on-time setting. When working with low input voltages, the duty-factor limit must be calculated using worst-case values for on- and off-times. Manufacturing tolerances and internal propagation delays introduce an error to the TON K-factor. This error is greater at higher frequencies (Table 3). Also, keep in mind that transient-response performance of buck regulators operated too close to dropout is poor, and bulk output capacitance must often be added (see the VSAG equation in the Design Procedure section).
The absolute point of dropout is when the inductor current ramps down during the minimum off-time ( $\triangle$ IDOWN) as much as it ramps up during the on-time ( $\Delta l \cup P$ ). The ratio $h=\Delta I U P / \Delta I D O W N$ indicates the controller's ability to slew the inductor current higher in response to increased load, and must always be greater than 1. As h approaches 1, the absolute minimum dropout point, the inductor current cannot increase as much during each switching cycle, and VSAG greatly increases unless additional output capacitance is used.

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

A reasonable minimum value for h is 1.5 , but adjusting this up or down allows trade-offs between VSAG, output capacitance, and minimum operating voltage. For a given value of $h$, the minimum operating voltage can be calculated as:

$$
V_{\mathrm{IN}(\mathrm{MIN})}=\frac{\mathrm{V}_{\mathrm{OUT}}+\mathrm{V}_{\mathrm{DROP} 1}}{1-\left(\frac{\mathrm{h} \times \mathrm{t}_{\mathrm{OFF}(\mathrm{MIN})}}{\mathrm{K}}\right)}
$$

where $\mathrm{V}_{\text {DROP1 }}$ is the parasitic voltage drop in the charge path (see the On-Time One-Shot (TON) section), toff(MIN) is from the Electrical Characteristics, and K is taken from Table 3. The absolute minimum input voltage is calculated with $\mathrm{h}=1$.
If the calculated $\operatorname{VIN}(M I N)$ is greater than the required minimum input voltage, then operating frequency must be reduced or output capacitance added to obtain an acceptable VSAG. If operation near dropout is anticipated, calculate $\mathrm{V}_{\text {SAG }}$ to be sure of adequate transient response.

Dropout Design Example

- VOUT2 $=2.5 \mathrm{~V}$
- $\mathrm{fsw}=355 \mathrm{kHz}$
- $K=3.0 \mu \mathrm{~s}$, worst-case $\mathrm{K}_{\mathrm{MII}}=3.3 \mu \mathrm{~s}$
- tOFF(MIN) $=500 \mathrm{~ns}$
- $\quad \mathrm{V}_{\text {DROP } 1}=100 \mathrm{mV}$
- $\mathrm{h}=1.5$

$$
\mathrm{V}_{\mathrm{IN}(\mathrm{MIN})}=\frac{2.5 \mathrm{~V}+0.1 \mathrm{~V}}{1-\left(\frac{1.5 \times 500 \mathrm{~ns}}{3.0 \mu \mathrm{~s}}\right)}=3.47 \mathrm{~V}
$$

Calculating again with $\mathrm{h}=1$ and the typical K -factor value ( $K=3.3 \mu \mathrm{~s}$ ) gives the absolute limit of dropout:

$$
\mathrm{V}_{\mathrm{IN}(\mathrm{MIN})}=\frac{2.5 \mathrm{~V}+0.1 \mathrm{~V}}{1-\left(\frac{1 \times 500 \mathrm{~ns}}{3.3 \mu \mathrm{~s}}\right)}=3.06 \mathrm{~V}
$$

Therefore, $\mathrm{V}_{\mathrm{IN}}$ must be greater than 3.06 V , even with very large output capacitance, and a practical input voltage with reasonable output capacitance would be 3.47 V .

## Multi-Output Voltage Settings <br> (MAX1541 OUT1 Only)

While the main MAX1541 controller (OUT1) is optimized to work with applications that require two dynamic out-
put voltages, it can produce three or more output voltages if required by using discrete logic or a DAC.
Figure 15 shows an application circuit providing four voltage levels using discrete logic. Switching resistors in and out of the resistor network changes the voltage at REFIN1. An edge-detection circuit is added to generate a $1 \mu$ s pulse on GATE to trigger the fault blanking and forced-PWM operation. When using PWM mode $\overline{\mathrm{SKIP}}=\mathrm{Vcc}$ or open) on the main controller, the edgedetection circuit is only required if fault blanking is enabled. Otherwise, leave OD unconnected.

## Active Bus Termination <br> (MAX1541 OUT1 Only)

Active-bus-termination power supplies generate a voltage rail that tracks a set reference. They are required to source and sink current. DDR memory architecture requires active bus termination. In DDR memory architecture, the termination voltage is set at exactly half the memory supply voltage. Configure the main MAX1541 controller (OUT1) to generate the termination voltage using a resistive voltage-divider at REFIN1. In such an application, the main MAX1541 controller (OUT1) must be kept in PWM mode ( $\overline{\text { SKIP }}=$ VCC or open) in order for it to source and sink current. Figure 16 shows the main MAX1541 controller configured as a DDR termination regulator. Connect GATE and FBLANK to GND when unused.


Figure 15. Multi-Output Voltage Settings

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator



Figure 16. Active Bus Termination

## Voltage Positioning

In applications where fast load transients occur, the output voltage changes instantly by ESRCOUT x $\Delta$ LIOAD. Voltage positioning allows the use of fewer output capacitors for such applications, and maximizes the output voltage AC and DC tolerance window in tight-tolerance applications.
Figure 17 shows the connection of OUT_ and FB_ in voltage-positioned and nonvoltage-positioned circuits. In nonvoltage-positioned circuits, the MAX1540A/ MAX1541 regulate at the output capacitor. In voltagepositioned circuits, the MAX1540A/MAX1541 regulate on the inductor side of the current-sense resistor. VOUT_ is reduced to:

$$
\text { VOUT(VPS) }=\text { VOUT(NO LOAD) }- \text { RSENSE } \times \text { ILOAD }
$$

Figure 18 shows the voltage-positioning transient response.

PC Board Layout Guidelines
Careful PC board layout is critical to achieving low switching losses and clean, stable operation. The switching power stage requires particular attention (Figure 19). If possible, mount all the power components on the top side of the board, with their ground terminals flush against one another. Follow these guidelines for good PC board layout:

- Keep the high-current paths short, especially at the ground terminals. This practice is essential for stable, jitter-free operation.
- Keep the power traces and load connections short. This practice is essential for high efficiency. Using thick copper PC boards (2oz vs. 1oz) can enhance full-load efficiency by $1 \%$ or more. Correctly routing

PC board traces is a difficult task that must be approached in terms of fractions of centimeters, where a single milliohm of excess trace resistance causes a measurable efficiency penalty.

- Minimize current-sensing errors by connecting CSP_ and CSN_ directly across the current-sense resistor (RSENSE_).
- When trade-offs in trace lengths must be made, it is preferable to allow the inductor charging path to be made longer than the discharge path. For example, it is better to allow some extra distance between the input capacitors and the high-side MOSFET than to allow distance between the inductor and the lowside MOSFET or between the inductor and the output filter capacitor.
- Route high-speed switching nodes (BST_, LX_, DH_, and DL_) away from sensitive analog areas (REF, FB_, CSP_, CSN_).


## Layout Procedure

1) Place the power components first, with ground terminals adjacent ( $\mathrm{N}_{\mathrm{L}}$ _ source, CIN, COUT_, and $\mathrm{DL}_{\mathrm{L}}$ anode). If possible, make all these connections on the top layer with wide, copper-filled areas.
2) Mount the controller IC adjacent to the low-side MOSFET, preferably on the back side opposite $\mathrm{N}_{\mathrm{L}}$ _ and $\mathrm{NH}_{-}$in order to keep LX_, GND, $\mathrm{DH}_{-}$, and the DL_ gate-drive lines short and wide. The DL_ and DH_ gate traces must be short and wide ( 50 mils to 100 mils wide if the MOSFET is 1 in from the controller IC) to keep the driver impedance low and for proper adaptive dead-time sensing.

# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 



Figure 17. Voltage Positioning


Figure 18. Voltage-Positioning Transient Response

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator



Figure 19. PC Board Layout
3) Group the gate-drive components (BST_ diode and capacitor, VDD bypass capacitor) together near the controller IC.
4) Make the DC-DC controller ground connections as shown in Figures 1 and 12. This diagram can be viewed as having two separate ground planes: power ground, where all the high-power components go, and an analog ground plane for sensitive analog components. The analog ground plane and power ground plane must meet only at a single point directly at the IC.
5) Connect the output power planes directly to the output filter capacitor positive and negative terminals with multiple vias. Place the entire DC-DC converter circuit as close to the load as is practical.

## Chip Information

TRANSISTOR COUNT: 8612
PROCESS: BiCMOS

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## Pin Configurations (continued)



## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

 Package Information(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

| COMMEN DIMENSIDNS |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. | 16 L 5x5 |  |  | $20 \mathrm{~L} \quad 5 \times 5$ |  |  | 28L $5 \times 5$ |  |  | 32L $5 \times 5$ |  |  | 40L $5 \times 5$ |  |  |
| SYMBCL | MIN. | NDM. | MAX. | MIN. | NOM. | MAX. | MIN. | NDM. | MAX. | MIN. | NDM. | MAX. | MIN. | NOM. | MAX. |
| A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 |
| Al | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 |
| A2 | 0.20 REF. |  |  | 0.20 REF. |  |  | 0.20 REF. |  |  | 0.20 REF. |  |  | 0.20 REF. |  |  |
| b | 0.25 | 0.30 | 0.35 | 0.25 | 0.30 | 0.35 | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 |
| D | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 |
| E | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5.10 | 4.90 | 5.00 | 5,10 |
| e | 0.80 BSC. |  |  | 0.65 BSC. |  |  | 0.50 BSC. |  |  | 0.50 BSC. |  |  | 0.40 BSC. |  |  |
| $k$ | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - |
| L | 0.30 | 0.40 | 0.50 | 0.45 | 0.55 | 0.65 | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 |
| N | 16 |  |  | 20 |  |  | 28 |  |  | 32 |  |  | 40 |  |  |
| ND | 4 |  |  | 5 |  |  | 7 |  |  | 8 |  |  | 10 |  |  |
| NE | 4 |  |  | 5 |  |  | 7 |  |  | 8 |  |  | 10 |  |  |
| JEDEC | VHHB |  |  | WHHC |  |  | WHHD-1 |  |  | WHHD-2 |  |  | ----- |  |  |

notes.

1. DIMENSIDNING \& TOLERANCING CONFORM TD ASME Y14.5M-1994.
2. ALL DIMENSIONS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
3. N IS THE TDTAL MUMBER DF TERMINALS.
4. THE TERMINAL \#I IDENTIFIER AND TERMINAL NUMBERING CINVENTIDN SHALL CONFDRM TD JESD 95-1 SPP-012. DETAILS DF TERMINAL *1 IDENTIFIER ARE OPTIINAL, BUT MUST BE LDCATED WITHIN THE ZDNE INDICATED. THE TERMINAL \#I IDENTIFIER MAY BE EITHER A MOLD DR MARKED FEATURE.
S. Dimensicn bapplies to metallized terminal and is measured between 0.25 mm AND 0.30 mm FRDM TERMINAL TIP.
5. ND AND NE REFER TD THE NUMBER DF TERMINALS IN EACH D AND E SIDE RESPECTIVELY DEPOPULATIDN IS PDSSIBLE IN A SYMMETRICAL FASHIDN
6. CDPLANARITY APPLIES TO THE EXPDSED HEAT SINK SLUG AS VELL AS THE TERMINALS.

DRAVING CINFDRMS TO JEDEC MD2EO, EXCEPT EXPOSED PAD DINENSIIN FDR
T2855-3, T2855-6, T4055-1 AND T4055-2.
(1) WARPAGE SHALL NDT EXCEED 0.10 mm .
11. MARKING IS FDR PACKAGE ORIENTATIIN REFERENCE DNLY.
12. NUMBER OF LEADS SHOVN ARE FIR REFERENCE ONLY
43. LEAD CENTERLINES TO BE AT TRUE POSITION AS DEFINED BY BASIC DIMENSIDN 'e", $\pm 0,05$
-DRAWING NOT TO SCALE-

| EXPOSED PAD VARIATIONS |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. <br> CODES | D2 |  |  | E2 |  |  |
|  | NLM. | MAX. | MIN. | NLM. | MAX. |  |
| T1655-2 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T1655-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T1655N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T2055-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T2055-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T2055-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2055M-5 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855-3 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855-4 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 |
| T2855-5 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 |
| T2855-6 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855-7 | 2.60 | 2.70 | 2.80 | 2.60 | 2.70 | 2.80 |
| T2855-8 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T2855N-1 | 3.15 | 3.25 | 3.35 | 3.15 | 3.25 | 3.35 |
| T3255-3 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255M-4 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255-5 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T3255N-1 | 3.00 | 3.10 | 3.20 | 3.00 | 3.10 | 3.20 |
| T4055-1 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 |
| T4055-2 | 3.40 | 3.50 | 3.60 | 3.40 | 3.50 | 3.60 |

## Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)


# Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator 

## Package Information (continued)

(The package drawing(s) in this data sheet may not reflect the most current specifications. For the latest package outline information, go to www.maxim-ic.com/packages.)

| COMMON DIMENSIONS |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. | 36L 8x6 |  |  | 40 L 6x6 |  |  | 48L $8 \times 6$ |  |  |
| STMBOL | M N . | NOM. | max. | MN. | NOM. | max. | MN. | NOM. | max. |
| A | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 | 0.70 | 0.75 | 0.80 |
| A1 | 0 | 0.02 | 0.05 | 0 | 0.02 | 0.05 | 0 | - | 0.05 |
| A2 | 0.20 REF. |  |  | 0.20 REF . |  |  | 0.20 REF. |  |  |
| $b$ | 0.20 | 0.25 | 0.30 | 0.20 | 0.25 | 0.30 | 0.15 | 0.20 | 0.25 |
| D | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 |
| E | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 | 5.90 | 6.00 | 6.10 |
| - | 0.50 BSC. |  |  | 0.50 BSC. |  |  | 0.40 BSC. |  |  |
| k | 0.25 | - | - | 0.25 | - | - | 0.25 | - | - |
| L | 0.45 | 0.55 | 0.65 | 0.30 | 0.40 | 0.50 | 0.30 | 0.40 | 0.50 |
| N | 36 |  |  | 40 |  |  | 48 |  |  |
| ND | 9 |  |  | 10 |  |  | 12 |  |  |
| NE | 9 |  |  | 10 |  |  | 12 |  |  |
| JEDEC | W. ${ }^{\text {O-1 }}$ |  |  | WUJD-2 |  |  | - |  |  |


| EXPOSED PAD VARIATIONS |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| PKG. <br> CODES | D2 |  |  | E2 |  |  |
|  | MN. | NOM. | MAX. | MIN. | NOM. | MAX. |
| T3666-2 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |
| T3886-3 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |
| T3666N-1 | 3.60 | 3.70 | 3.80 | 3.60 | 3.70 | 3.80 |
| T3666MN-1 | 3.60 | 3.70 | 3.60 | 3.60 | 3.70 | 3.80 |
| T4066-2 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |
| T4066-3 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |
| T4066-4 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |
| T4066-5 | 4.00 | 4.10 | 4.20 | 4.00 | 4.10 | 4.20 |
| T4886-1 | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |
| T4866-2 | 4.40 | 4.50 | 4.60 | 4.40 | 4.50 | 4.60 |

NOTES:

1. DIMENSIONING \& TULERANCING CONFIRM TO ASME Y14.5M-1994
2. ALL DIMENSIUNS ARE IN MILLIMETERS. ANGLES ARE IN DEGREES.
3. $N$ IS THE TITAL NUMBER DF TERMINALS.
4. THE TERMINAL \#1 IDENTIFIER AND TERMINAL NUMBERING CINVENTIDN SHALL CZNFORM TI JESD 95-1 SPP-012. DETAILS DF TERMINAL \#1 IDENTIFIER ARE OPTIDNAL, BUT MUST BE LICATED WITHIN THE ZZNE INDICATED. THE TERMINAL \#I IDENTIFIER MAY BE EITHER A MLLD IR MARKED FEATURE.
5. DIMENSION b APPLIES TD METALLIZED TERMINAL AND IS MEASURED BETWEEN 0.25 mm AND 0.30
mm FRIM TERMINAL TIP.
6. ND AND NE REFER TD THE NUMBER DF TERMINALS GN EACH D AND E SIDE RESPECTIVELY.
7. DEPIPULATIUN IS PDSSIBLE IN A SYMMETRICAL FASHION.
8. CIPLANARITY APPLIES TI THE EXPOSED HEAT SINK SLUG AS WELL AS THE TERMINALS.
9. DRAWING CONFDRMS TD JEDEC MD220, EXCEPT FDR 0.4mm LEAD PITCH

PACKAGE T4866-1.
10. WARPAGE SHALL NDT EXCEED 0.10 mm .
41. MARKING IS FIR PACKAGE DRIENTATION REFERENCE $\quad$ NLY.
12. NUMBER OF LEADS SHOWN FIR REFERENCE ONLY .

|  |  |  |  |
| :---: | :---: | :---: | :---: |
| TTLE: PACKAGE QUTLINE, |  |  |  |
|  |  |  |  |
| 36, 40, 48L THIN QFN, $6 \times 6 \times 0.8 \mathrm{~mm}$ |  |  |  |
| APPROVAL | DOCUMENT CONTROL NO. $21-0141$ | $\xrightarrow{\text { REV. }}$ | $2 / 2$ |

## Revision History

Pages changed at Rev 3: 1, 10-15, 18, 20, 21, 22, 24,
34, 46-49

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.

Maxim > Products > Power and Battery Management

## MAX1540A, MAX1541

Dual Step-Down Controllers with Saturation Protection, Dynamic Output, and Linear Regulator

## Dual, Quick-PWM, Step-Down Controllers have Saturation Protection and Dynamic Output Voltages

## QuickView $\quad$ Technical Documents $\quad$ Ordering Info More Information $_{\text {Q }}$ All

## Ordering Information

Notes:

1. Other options and links for purchasing parts are listed at: http://www.maxim-ic.com/sales.
2. Didn't Find What You Need? Ask our applications engineers. Expert assistance in finding parts, usually within one business day.
3. Part number suffixes: T or T\&R = tape and reel; + = RoHS/lead-free; \# = RoHS/lead-exempt. More: SeeFull Data

Sheet or Part Naming Conventions.
4. * Some packages have variations, listed on the drawing. "PkgCode/Variation" tells which variation the product uses.

## Devices: 1-6 of 6

| MAX1540A | Free Sam ple | Buy | Package: TYPE PINS FOOTPRINT DRAWING CODE/VAR * | Temp | RoHS/Lead-Free? Materials Analysis |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MAX1540AETJ+ |  |  | THIN QFN;32 pin;26 mm <br> Dwg: 21-0140L (PDF) <br> Use pkgcode/variation: T3255+4* | -40 C to +85C | RoHS/Lead-Free: Lead Free Materials Analysis |
| MAX1540AETJ+T |  |  | THIN QFN;32 pin;26 mm <br> Dwg: 21-0140L (PDF) <br> Use pkgcode/variation: T3255+4* | -40 C to +85C | RoHS/Lead-Free: Lead Free Materials Analysis |
| M AX1541 | Free Sample | Buy | Pack age: TYPE PINS FOOTPRINT DRAWING CODE/VAR * | Temp | RoHS/Lead-Free? Materials Analysis |
| MAX1541ETL |  |  | THIN QFN;40 pin;37 mm <br> Dwg: 21-0141H (PDF) <br> Use pkgcode/variation: T4066-5* | -40 C to +85C | RoHS/Lead-Free: No Materials Analysis |
| MAX1541ETL-T |  |  | THIN QFN;40 pin;37 mm Dwg: 21-0141H (PDF) Use pkgcode/variation: T4066-5* | -40 C to +85C | RoHS/Lead-Free: No Materials Analysis |
| MAX1541ETL+ |  |  | THIN QFN;40 pin;37 mm <br> Dwg: 21-0141H (PDF) <br> Use pkgcode/variation: T4066+5* | -40 C to +85C | RoHS/Lead-Free: Lead Free Materials Analysis |
| MAX1541ETL+T |  |  | THIN QFN;40 pin;37 mm <br> Dwg: 21-0141H (PDF) <br> Use pkgcode/variation: T4066+5* | -40 C to +85C | RoHS/Lead-Free: Lead Free Materials Analysis |

## Didn't Find What You Need?

- Next Day Product Selection Assistance from Applications Engineers
- Parametric Search
- Applications Help

| QuickView |
| :--- |
| Description |
| Key Features |
| Applications/Uses |
| Key Specifications |
| Diagram |
|  |


| Technical Documents |
| :--- |
| Data Sheet |
| Application Notes |
| Design Guides |
| Engineering Journals |
| Reliability Reports |
| Software/Models |
| Evaluation Kits |

Ordering Info
Price and A vailability
Samples
Buy Online
Package Information
Lead-Free Information

Document Ref.: 19-2861; Rev 3; 2007-02-13 This page last modified: 2007-08-21


[^0]:    *Discharge-mode state latched on power-up.

