









DRV3255-Q1 SLVSG27A - JULY 2022 - REVISED AUGUST 2022

# DRV3255-Q1 Integrated 3-Phase 48-V Automotive Gate Driver Unit (GDU) with **Advanced Protection and Diagnostics**

### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Device ambient temperature grade 0: –40°C to +150°C
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C4B
- Functional Safety-Compliant targeted
  - Developed for functional safety applications
  - Documentation to aid ISO 26262 system design will be available upon production release
  - Systematic capability up to ASIL D targeted
- Three N-Channel half-bridge gate driver
  - 3.5-A/4.5-A max peak gate drive current
  - Power architecture optimized for 48-V applications
  - 12-V/48-V split supply architecture
  - 95-V transient absolute maximum rating of DC link power supply (DHCP)
  - 105-V Bootstrap voltage to support 90-V MOSFET operating voltage range
  - Bootstrap with charge pump for 100% duty
- Integrated configurable Active Short Circuit (ASC) function
  - Low-side and High-side ASC support
  - Device pin control available
  - Fault handling capability
- Serial peripheral interface (SPI) with CRC
- Supports 3.3-V and 5-V logic inputs
- Advanced protection features
  - Battery voltage monitors
  - MOSFET V<sub>DS</sub> overcurrent monitors
  - MOSFET V<sub>GS</sub> gate fault monitors
  - Analog built in self test
  - Internal regulator and clock monitors
  - Device thermal warning and shutdown
  - Fault condition indicator pins

## 2 Applications

- Automotive 48-V Mild Hybrid Motor Drives
  - Belt and integrated starter generators, and Motor generators
  - Electrical Power Steering
  - eTurbos and eBoosters
  - HVAC compressors and fans
  - Transmission control and actuation
  - Oil, transmission, and water pumps

## 3 Description

The DRV3255-Q1 device is a highly-integrated three phase gate driver for 48-V automotive motor drive applications. The device is specifically designed to support high-power motor drive applications by providing 3.5-A peak source and 4.5-A peak sink gate drive currents, and 90-V MOSFET transient over voltage support. A highly efficient bootstrap architecture is used to minimize power losses and self-heating of the gate drivers. A charge pump allows for the gate drivers to support 100% PWM duty cycle control.

A wide range of diagnostics, monitoring, and protection features supports a robust motor drive system design. A highly configurable Active Short Circuit (ASC) function which enables selected external MOSFETs is integrated to achieve the fast response to system faults and to eliminate the needs of external components.

### **Package Information**

| PART NUMBER <sup>(1)</sup> | PACKAGE    | BODY SIZE (NOM)        |
|----------------------------|------------|------------------------|
| DRV3255-Q1                 | HTQFP (64) | 10.00 mm × 10.00<br>mm |

See the orderable addendum at the end of the data sheet.



Figure 3-1. Simplified Schematic



# **4 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | Changes from Revision * (February 2021) to Revision A (August 2022) | Page |
|---|---------------------------------------------------------------------|------|
| • | Updated the device status for DRV3255-Q1                            | 1    |



# **5 Device and Documentation Support**

## **5.1 Device Support**

### 5.1.1 Device Nomenclature

Device Nomenclature shows a legend for reading the complete orderable device name for the DRV3256-Q1 device

### **5.2 Documentation Support**

For related documentation see the following:

- Texas Instruments, How to Build a Small, Functionally Safe 48-V, 30-kW MHEV Motor-Drive System White paper
- Texas Instruments, How to optimize a motor-driver design for 48-V starter generators Technical article
- Texas Instruments, System Design Considerations for High-Power Motor Driver Applications Application note
- Texas Instruments, Driving parallel MOSFETs using the DRV3255-Q1 Application brief
- Texas Instruments, A basic brushless gate driver design part 3: integrated vs. discrete half bridges
  Technical article
- Texas Instruments, PowerPAD™ Thermally Enhanced Package application report
- Texas Instruments, PowerPAD™ Made Easy application report
- Texas Instruments, Sensored 3-Phase BLDC Motor Control Using MSP430 application report

### 5.2.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **5.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

### 5.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 5.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 5.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 6 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## 6.1 Package Option Addendum

### **Packaging Information**

| Orderable<br>Device | Status | Package IVne | Package<br>Drawing | Pins | Package Qty | Eco Plan     |   | MSL Peak<br>Temp        | Op Temp (°C) | Device<br>Marking |
|---------------------|--------|--------------|--------------------|------|-------------|--------------|---|-------------------------|--------------|-------------------|
| DRV3255EPAP<br>RQ1  | ACTIVE | HTQFP        | PAP                | 64   | 1000        | RoHS & Green | _ | Level 3-260C-1<br>68 HR | -40 to 150   | DRV3255           |

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated

# 6.2 Tape and Reel Information



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV3255EPAPRQ1 | HTQFP           | PAP                | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.5        | 16.0       | 24.0      | DRV3255          |





|       | evice e   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV32 | 55EPAPRQ1 | HTQFP        | PAP             | 64   | 1000 | 10.0        | 10.0       | 1.0         |



## **PACKAGE OUTLINE**

# PAP0064N

## HTQFP - 1.2 mm max height



NOTES:

PowerPAD is a trademark of Texas Instruments

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- Strap features may not be present.
- 6. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





## **EXAMPLE BOARD LAYOUT**

# **PAP0064N**

HTQFP - 1.2 mm max height



- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. This package is designed to be soldered to a thermal pad on the board. Refer to technical brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).



## **EXAMPLE STENCIL DESIGN**

## **PAP0064N**

## HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



www.ti.com 10-Feb-2023

### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| DRV3255EPAPRQ1   | ACTIVE | HTQFP        | PAP                | 64   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 150   | DRV3255<br>Q1           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 11-Aug-2022

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV3255EPAPRQ1 | HTQFP           | PAP                | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.5        | 16.0       | 24.0      | Q2               |

www.ti.com 11-Aug-2022



### \*All dimensions are nominal

| Ì | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | DRV3255EPAPRQ1 | HTQFP        | PAP             | 64   | 1000 | 367.0       | 367.0      | 55.0        |  |

10 x 10, 0.5 mm pitch

QUAD FLATPACK

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK



NOTES:

PowerPAD is a trademark of Texas Instruments

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- Strap features may not be present.
- The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK



- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. This package is designed to be soldered to a thermal pad on the board. Refer to technical brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).



PLASTIC QUAD FLATPACK



- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated