SCES440C-MAY 2003-REVISED JANUARY 2007

#### **FEATURES**

- Available in the Texas Instruments
   NanoFree™ Package
- Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation
- I<sub>off</sub> Supports Partial-Power-Down Mode Operation
- Sub-1-V Operable
- Max t<sub>pd</sub> of 1.2 ns at 1.8 V

- Low Power Consumption, 10 μA at 1.8 V
- ±8-mA Output Drive at 1.8 V
- Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)



See mechanical drawings for dimensions.

### **DESCRIPTION/ORDERING INFORMATION**

This dual 2-input positive-NAND gate is operational at 0.8-V to 2.7-V  $V_{CC}$ , but is designed specifically for 1.65-V to 1.95-V  $V_{CC}$  operation.

The SN74AUC2G00 performs the Boolean function  $Y = \overline{A \cdot B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### ORDERING INFORMATION

| T <sub>A</sub> | PACKAGE <sup>(1)</sup>                                                     |              | ORDERABLE PART NUMBER | TOP-SIDE MARKING(2) |
|----------------|----------------------------------------------------------------------------|--------------|-----------------------|---------------------|
| 1000 : 0000    | NanoFree <sup>™</sup> – WCSP (DSBGA)<br>0.23-mm Large Bump – YZP (Pb-free) | Reel of 3000 | SN74AUC2G00YZPR       | UA_                 |
| -40°C to 85°C  | SSOP - DCT                                                                 | Reel of 3000 | SN74AUC2G00DCTR       | U00_                |
|                | VSSOP - DCU                                                                | Reel of 3000 | SN74AUC2G00DCUR       | U00_                |

- (1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.
- (2) DCT: The actual top-side marking has three additional characters that designate the year, month, and assembly/test site. DCU: The actual top-side marking has one additional character that designates the assembly/test site. YZP: The actual top-side marking has three preceding characters to denote year, month, and sequence code, and one following character to designate the assembly/test site.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

NanoFree is a trademark of Texas Instruments.



#### **FUNCTION TABLE** (EACH GATE)

| INP | UTS | OUTPUT |  |  |  |  |
|-----|-----|--------|--|--|--|--|
| Α   | В   | Y      |  |  |  |  |
| Н   | Н   | L      |  |  |  |  |
| L   | Χ   | Н      |  |  |  |  |
| X   | L   | Н      |  |  |  |  |

### **LOGIC DIAGRAM (POSITIVE LOGIC)**



## **Absolute Maximum Ratings**(1)

over operating free-air temperature range (unless otherwise noted)

|                  |                                                                                  |                    | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------------------------------------------|--------------------|------|-----------------------|------|
| V <sub>CC</sub>  | Supply voltage range                                                             |                    | -0.5 | 3.6                   | V    |
| VI               | Input voltage range <sup>(2)</sup>                                               | -0.5               | 3.6  | V                     |      |
| Vo               | Voltage range applied to any output in the high-impedance or power-off state (2) |                    |      | 3.6                   | V    |
| Vo               | Output voltage range <sup>(2)</sup>                                              |                    | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                              | V <sub>I</sub> < 0 |      | <b>-</b> 50           | mA   |
| I <sub>OK</sub>  | Output clamp current                                                             | V <sub>O</sub> < 0 |      | <b>-</b> 50           | mA   |
| Io               | Continuous output current                                                        |                    |      | ±20                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                                |                    |      | ±100                  | mA   |
|                  |                                                                                  | DCT package        |      | 220                   |      |
| $\theta_{JA}$    | Package thermal impedance (3)                                                    | DCU package        |      | 227                   | °C/W |
|                  |                                                                                  | YZP package        |      | 102                   |      |
| T <sub>stg</sub> | Storage temperature range                                                        |                    | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

 <sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
 (3) The package thermal impedance is calculated in accordance with JESD 51-7.



# Recommended Operating Conditions<sup>(1)</sup>

|                      |                                    |                                             | MIN                  | MAX                    | UNIT |  |  |  |
|----------------------|------------------------------------|---------------------------------------------|----------------------|------------------------|------|--|--|--|
| V <sub>CC</sub>      | Supply voltage                     | supply voltage                              |                      |                        |      |  |  |  |
|                      |                                    | V <sub>CC</sub> = 0.8 V                     | V <sub>CC</sub>      |                        |      |  |  |  |
| $V_{IH}$             | High-level input voltage           | $V_{CC} = 1.1 \text{ V to } 1.95 \text{ V}$ | $0.65 \times V_{CC}$ |                        | V    |  |  |  |
|                      |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$  | 1.7                  |                        |      |  |  |  |
|                      |                                    | $V_{CC} = 0.8 \text{ V}$                    |                      | 0                      |      |  |  |  |
| V <sub>IL</sub> Low- | Low-level input voltage            | V <sub>CC</sub> = 1.1 V to 1.95 V           |                      | 0.35 × V <sub>CC</sub> | V    |  |  |  |
|                      |                                    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$  |                      | 0.7                    |      |  |  |  |
| VI                   | Input voltage                      |                                             | 0                    | 3.6                    | V    |  |  |  |
| Vo                   | Output voltage                     |                                             | 0                    | V <sub>CC</sub>        | V    |  |  |  |
|                      |                                    | V <sub>CC</sub> = 0.8 V                     |                      | -0.7                   |      |  |  |  |
|                      |                                    | V <sub>CC</sub> = 1.1 V                     |                      | -3                     |      |  |  |  |
| I <sub>OH</sub>      | High-level output current          | V <sub>CC</sub> = 1.4 V                     |                      | <b>-</b> 5             | mA   |  |  |  |
|                      |                                    | V <sub>CC</sub> = 1.65 V                    |                      | -8                     | -8   |  |  |  |
|                      |                                    | $V_{CC} = 2.3 \text{ V}$                    |                      | <b>-</b> 9             |      |  |  |  |
|                      |                                    | $V_{CC} = 0.8 \text{ V}$                    |                      | 0.7                    |      |  |  |  |
|                      |                                    | V <sub>CC</sub> = 1.1 V                     |                      | 3                      |      |  |  |  |
| I <sub>OL</sub>      | Low-level output current           | V <sub>CC</sub> = 1.4 V                     |                      | 5                      | mA   |  |  |  |
|                      |                                    | V <sub>CC</sub> = 1.65 V                    |                      | 8                      |      |  |  |  |
|                      |                                    | V <sub>CC</sub> = 2.3 V                     |                      | 9                      |      |  |  |  |
| Δt/Δν                | Input transition rise or fall rate |                                             |                      | 20                     | ns/V |  |  |  |
| $T_A$                | Operating free-air temperature     |                                             | -40                  | 85                     | °C   |  |  |  |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

#### **Electrical Characteristics**

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                    | TEST CONDITIONS                         | V <sub>cc</sub> | MIN TYP(1) MAX        | UNIT |  |  |
|------------------------------|-----------------------------------------|-----------------|-----------------------|------|--|--|
|                              | $I_{OH} = -100 \mu\text{A}$             | 0.8 V to 2.7 V  | V <sub>CC</sub> - 0.1 |      |  |  |
|                              | $I_{OH} = -0.7 \text{ mA}$              | V 8.0           | 0.55                  |      |  |  |
| V                            | $I_{OH} = -3 \text{ mA}$                | 1.1 V           | 0.8                   | V    |  |  |
| V <sub>OH</sub>              | $I_{OH} = -5 \text{ mA}$                | 1.4 V           | 1                     | V    |  |  |
|                              | $I_{OH} = -8 \text{ mA}$                | 1.65 V          | 1.2                   |      |  |  |
|                              | $I_{OH} = -9 \text{ mA}$                | 2.3 V           | 1.8                   |      |  |  |
|                              | I <sub>OL</sub> = 100 μA                | 0.8 V to 2.7 V  | 0.2                   |      |  |  |
|                              | I <sub>OL</sub> = 0.7 mA                | V 8.0           | 0.25                  |      |  |  |
| V                            | I <sub>OL</sub> = 3 mA                  | 1.1 V           | 0.3                   | V    |  |  |
| V <sub>OL</sub>              | I <sub>OL</sub> = 5 mA                  | 1.4 V           | 0.4                   | V    |  |  |
|                              | I <sub>OL</sub> = 8 mA                  | 1.65 V          | 0.45                  |      |  |  |
|                              | I <sub>OL</sub> = 9 mA                  | 2.3 V           | 0.6                   |      |  |  |
| I <sub>I</sub> A or B inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | 0 to 2.7 V      | ±5                    | μΑ   |  |  |
| I <sub>off</sub>             | $V_I$ or $V_O = 2.7 \text{ V}$          | 0               | ±10                   | μΑ   |  |  |
| I <sub>CC</sub>              | $V_I = V_{CC}$ or GND, $I_O = 0$        | 0.8 V to 2.7 V  | 10                    | μΑ   |  |  |
| C <sub>i</sub>               | $V_I = V_{CC}$ or GND                   | 2.5 V           | 2.5                   | pF   |  |  |

<sup>(1)</sup> All typical values are at  $T_A = 25$ °C.

## SN74AUC2G00 DUAL 2-INPUT POSITIVE-NAND GATE

SCES440C-MAY 2003-REVISED JANUARY 2007



## **Switching Characteristics**

over recommended operating free-air temperature range,  $C_L = 15 \text{ pF}$  (unless otherwise noted) (see Figure 1)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC} = 0.8 \text{ V}$ $V_{CC} = 1.2 \text{ V}$ $\pm 0.1 \text{ V}$ |     | V <sub>CC</sub> = ± 0. |     |     | <sub>CC</sub> = 1.8 V<br>0.15 V |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | UNIT |    |
|-----------------|-----------------|----------------|-----------------------------------------------------------------------|-----|------------------------|-----|-----|---------------------------------|-----|------------------------------------|-----|------|----|
|                 |                 |                | TYP                                                                   | MIN | MAX                    | MIN | MAX | MIN                             | TYP | MAX                                | MIN | MAX  |    |
| t <sub>pd</sub> | A or B          | Y              | 8                                                                     | 1   | 2.5                    | 0.8 | 1.6 | 0.6                             | 0.9 | 1.2                                | 0.5 | 1    | ns |

## **Switching Characteristics**

over recommended operating free-air temperature range,  $C_L = 30 \text{ pF}$  (unless otherwise noted) (see Figure 1)

|  | PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) |     | <sub>C</sub> = 1.8<br>: 0.15 \ |     | V <sub>CC</sub> = 2.5 V<br>± 0.2 V |     | UNIT |
|--|-----------------|-----------------|----------------|-----|--------------------------------|-----|------------------------------------|-----|------|
|  |                 | (INFOI)         | (001701)       | MIN | TYP                            | MAX | MIN                                | MAX |      |
|  | t <sub>pd</sub> | A or B          | Y              | 1.2 | 1.6                            | 2.1 | 1                                  | 1.7 | ns   |

## **Operating Characteristics**

 $T_A = 25^{\circ}C$ 

|          | PARAMETER                     | TEST<br>CONDITIONS | V <sub>CC</sub> = 0.8 V<br>TYP | V <sub>CC</sub> = 1.2 V<br>TYP | V <sub>CC</sub> = 1.5 V<br>TYP | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | UNIT |
|----------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|--------------------------------|------|
| $C_{pd}$ | Power dissipation capacitance | f = 10 MHz         | 12                             | 12                             | 12                             | 12                             | 13                             | pF   |



#### PARAMETER MEASUREMENT INFORMATION



| TEST                               | S1                  |
|------------------------------------|---------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>cc</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                 |

| V <sub>cc</sub> | C <sub>∟</sub> | R <sub>∟</sub> | V <sub>Δ</sub> |
|-----------------|----------------|----------------|----------------|
| 0.8 V           | 15 pF          | <b>2 k</b> Ω   | 0.1 V          |
| 1.2 V ± 0.1 V   | 15 pF          | <b>2 k</b> Ω   | 0.1 V          |
| 1.5 V ± 0.1 V   | 15 pF          | <b>2 k</b> Ω   | 0.1 V          |
| 1.8 V ± 0.15 V  | 15 pF          | <b>2 k</b> Ω   | 0.15 V         |
| 2.5 V ± 0.2 V   | 15 pF          | <b>2 k</b> Ω   | 0.15 V         |
| 1.8 V ± 0.15 V  | 30 pF          | <b>1 k</b> Ω   | 0.15 V         |
| 2.5 V ± 0.2 V   | 30 pF          | 500 Ω          | 0.15 V         |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  10 MHz,  $Z_o$  = 50  $\Omega$ , slew rate  $\geq$  1 V/ns.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\text{\tiny PLZ}}$  and  $t_{\text{\tiny PHZ}}$  are the same as  $t_{\text{\tiny dis}}$ .
- F.  $t_{\mbox{\tiny PZL}}$  and  $t_{\mbox{\tiny PZH}}$  are the same as  $t_{\mbox{\tiny en}}.$
- G.  $t_{Pl\,H}$  and  $t_{PHl}$  are the same as  $t_{pd}$ .

Figure 1. Load Circuit and Voltage Waveforms



## PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| SN74AUC2G00DCTR  | ACTIVE     | SM8          | DCT                | 8    | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 85    | U00<br>(R, Z)           | Samples |
| SN74AUC2G00DCUR  | ACTIVE     | VSSOP        | DCU                | 8    | 3000           | RoHS & Green | NIPDAU   SN                   | Level-1-260C-UNLIM | -40 to 85    | (U00Q, U00R)<br>UR      | Samples |
| SN74AUC2G00YZPR  | ACTIVE     | DSBGA        | YZP                | 8    | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | UAN                     | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



## **PACKAGE OPTION ADDENDUM**

10-Dec-2020

| In no event shall TI's liabilit | y arising out of such information | exceed the total purchase | price of the TI part(s) a | at issue in this document sold by | TI to Customer on an annual basis. |
|---------------------------------|-----------------------------------|---------------------------|---------------------------|-----------------------------------|------------------------------------|
|                                 |                                   |                           |                           |                                   |                                    |

## PACKAGE MATERIALS INFORMATION

www.ti.com 27-May-2021

## TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| "All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74AUC2G00DCTR             | SM8             | DCT                | 8 | 3000 | 180.0                    | 13.0                     | 3.35       | 4.5        | 1.55       | 4.0        | 12.0      | Q3               |
| SN74AUC2G00DCTR             | SM8             | DCT                | 8 | 3000 | 177.8                    | 12.4                     | 3.45       | 4.4        | 1.45       | 4.0        | 12.0      | Q3               |
| SN74AUC2G00DCUR             | VSSOP           | DCU                | 8 | 3000 | 178.0                    | 9.5                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74AUC2G00DCUR             | VSSOP           | DCU                | 8 | 3000 | 180.0                    | 8.4                      | 2.25       | 3.35       | 1.05       | 4.0        | 8.0       | Q3               |
| SN74AUC2G00YZPR             | DSBGA           | YZP                | 8 | 3000 | 178.0                    | 9.2                      | 1.02       | 2.02       | 0.63       | 4.0        | 8.0       | Q1               |

www.ti.com 27-May-2021



\*All dimensions are nominal

| All difficions die fiorinal |              |                 |      |      |             |            |             |  |  |  |  |
|-----------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--|--|
| Device                      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |  |  |  |
| SN74AUC2G00DCTR             | SM8          | DCT             | 8    | 3000 | 182.0       | 182.0      | 20.0        |  |  |  |  |
| SN74AUC2G00DCTR             | SM8          | DCT             | 8    | 3000 | 183.0       | 183.0      | 20.0        |  |  |  |  |
| SN74AUC2G00DCUR             | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |  |  |  |  |
| SN74AUC2G00DCUR             | VSSOP        | DCU             | 8    | 3000 | 202.0       | 201.0      | 28.0        |  |  |  |  |
| SN74AUC2G00YZPR             | DSBGA        | YZP             | 8    | 3000 | 220.0       | 220.0      | 35.0        |  |  |  |  |





#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.





NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.





DIE SIZE BALL GRID ARRAY



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.







#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-187 variation CA.





NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



### **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated